irq-ftintc010.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * irqchip for the Faraday Technology FTINTC010 Copyright (C) 2017 Linus
  4. * Walleij <[email protected]>
  5. *
  6. * Based on arch/arm/mach-gemini/irq.c
  7. * Copyright (C) 2001-2006 Storlink, Corp.
  8. * Copyright (C) 2008-2009 Paulius Zaleckas <[email protected]>
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/irq.h>
  12. #include <linux/io.h>
  13. #include <linux/irqchip.h>
  14. #include <linux/irqdomain.h>
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/cpu.h>
  20. #include <asm/exception.h>
  21. #include <asm/mach/irq.h>
  22. #define FT010_NUM_IRQS 32
  23. #define FT010_IRQ_SOURCE(base_addr) (base_addr + 0x00)
  24. #define FT010_IRQ_MASK(base_addr) (base_addr + 0x04)
  25. #define FT010_IRQ_CLEAR(base_addr) (base_addr + 0x08)
  26. /* Selects level- or edge-triggered */
  27. #define FT010_IRQ_MODE(base_addr) (base_addr + 0x0C)
  28. /* Selects active low/high or falling/rising edge */
  29. #define FT010_IRQ_POLARITY(base_addr) (base_addr + 0x10)
  30. #define FT010_IRQ_STATUS(base_addr) (base_addr + 0x14)
  31. #define FT010_FIQ_SOURCE(base_addr) (base_addr + 0x20)
  32. #define FT010_FIQ_MASK(base_addr) (base_addr + 0x24)
  33. #define FT010_FIQ_CLEAR(base_addr) (base_addr + 0x28)
  34. #define FT010_FIQ_MODE(base_addr) (base_addr + 0x2C)
  35. #define FT010_FIQ_POLARITY(base_addr) (base_addr + 0x30)
  36. #define FT010_FIQ_STATUS(base_addr) (base_addr + 0x34)
  37. /**
  38. * struct ft010_irq_data - irq data container for the Faraday IRQ controller
  39. * @base: memory offset in virtual memory
  40. * @chip: chip container for this instance
  41. * @domain: IRQ domain for this instance
  42. */
  43. struct ft010_irq_data {
  44. void __iomem *base;
  45. struct irq_chip chip;
  46. struct irq_domain *domain;
  47. };
  48. static void ft010_irq_mask(struct irq_data *d)
  49. {
  50. struct ft010_irq_data *f = irq_data_get_irq_chip_data(d);
  51. unsigned int mask;
  52. mask = readl(FT010_IRQ_MASK(f->base));
  53. mask &= ~BIT(irqd_to_hwirq(d));
  54. writel(mask, FT010_IRQ_MASK(f->base));
  55. }
  56. static void ft010_irq_unmask(struct irq_data *d)
  57. {
  58. struct ft010_irq_data *f = irq_data_get_irq_chip_data(d);
  59. unsigned int mask;
  60. mask = readl(FT010_IRQ_MASK(f->base));
  61. mask |= BIT(irqd_to_hwirq(d));
  62. writel(mask, FT010_IRQ_MASK(f->base));
  63. }
  64. static void ft010_irq_ack(struct irq_data *d)
  65. {
  66. struct ft010_irq_data *f = irq_data_get_irq_chip_data(d);
  67. writel(BIT(irqd_to_hwirq(d)), FT010_IRQ_CLEAR(f->base));
  68. }
  69. static int ft010_irq_set_type(struct irq_data *d, unsigned int trigger)
  70. {
  71. struct ft010_irq_data *f = irq_data_get_irq_chip_data(d);
  72. int offset = irqd_to_hwirq(d);
  73. u32 mode, polarity;
  74. mode = readl(FT010_IRQ_MODE(f->base));
  75. polarity = readl(FT010_IRQ_POLARITY(f->base));
  76. if (trigger & (IRQ_TYPE_LEVEL_LOW)) {
  77. irq_set_handler_locked(d, handle_level_irq);
  78. mode &= ~BIT(offset);
  79. polarity |= BIT(offset);
  80. } else if (trigger & (IRQ_TYPE_LEVEL_HIGH)) {
  81. irq_set_handler_locked(d, handle_level_irq);
  82. mode &= ~BIT(offset);
  83. polarity &= ~BIT(offset);
  84. } else if (trigger & IRQ_TYPE_EDGE_FALLING) {
  85. irq_set_handler_locked(d, handle_edge_irq);
  86. mode |= BIT(offset);
  87. polarity |= BIT(offset);
  88. } else if (trigger & IRQ_TYPE_EDGE_RISING) {
  89. irq_set_handler_locked(d, handle_edge_irq);
  90. mode |= BIT(offset);
  91. polarity &= ~BIT(offset);
  92. } else {
  93. irq_set_handler_locked(d, handle_bad_irq);
  94. pr_warn("Faraday IRQ: no supported trigger selected for line %d\n",
  95. offset);
  96. }
  97. writel(mode, FT010_IRQ_MODE(f->base));
  98. writel(polarity, FT010_IRQ_POLARITY(f->base));
  99. return 0;
  100. }
  101. static struct irq_chip ft010_irq_chip = {
  102. .name = "FTINTC010",
  103. .irq_ack = ft010_irq_ack,
  104. .irq_mask = ft010_irq_mask,
  105. .irq_unmask = ft010_irq_unmask,
  106. .irq_set_type = ft010_irq_set_type,
  107. };
  108. /* Local static for the IRQ entry call */
  109. static struct ft010_irq_data firq;
  110. asmlinkage void __exception_irq_entry ft010_irqchip_handle_irq(struct pt_regs *regs)
  111. {
  112. struct ft010_irq_data *f = &firq;
  113. int irq;
  114. u32 status;
  115. while ((status = readl(FT010_IRQ_STATUS(f->base)))) {
  116. irq = ffs(status) - 1;
  117. generic_handle_domain_irq(f->domain, irq);
  118. }
  119. }
  120. static int ft010_irqdomain_map(struct irq_domain *d, unsigned int irq,
  121. irq_hw_number_t hwirq)
  122. {
  123. struct ft010_irq_data *f = d->host_data;
  124. irq_set_chip_data(irq, f);
  125. /* All IRQs should set up their type, flags as bad by default */
  126. irq_set_chip_and_handler(irq, &ft010_irq_chip, handle_bad_irq);
  127. irq_set_probe(irq);
  128. return 0;
  129. }
  130. static void ft010_irqdomain_unmap(struct irq_domain *d, unsigned int irq)
  131. {
  132. irq_set_chip_and_handler(irq, NULL, NULL);
  133. irq_set_chip_data(irq, NULL);
  134. }
  135. static const struct irq_domain_ops ft010_irqdomain_ops = {
  136. .map = ft010_irqdomain_map,
  137. .unmap = ft010_irqdomain_unmap,
  138. .xlate = irq_domain_xlate_onetwocell,
  139. };
  140. int __init ft010_of_init_irq(struct device_node *node,
  141. struct device_node *parent)
  142. {
  143. struct ft010_irq_data *f = &firq;
  144. /*
  145. * Disable the idle handler by default since it is buggy
  146. * For more info see arch/arm/mach-gemini/idle.c
  147. */
  148. cpu_idle_poll_ctrl(true);
  149. f->base = of_iomap(node, 0);
  150. WARN(!f->base, "unable to map gemini irq registers\n");
  151. /* Disable all interrupts */
  152. writel(0, FT010_IRQ_MASK(f->base));
  153. writel(0, FT010_FIQ_MASK(f->base));
  154. f->domain = irq_domain_add_simple(node, FT010_NUM_IRQS, 0,
  155. &ft010_irqdomain_ops, f);
  156. set_handle_irq(ft010_irqchip_handle_irq);
  157. return 0;
  158. }
  159. IRQCHIP_DECLARE(faraday, "faraday,ftintc010",
  160. ft010_of_init_irq);
  161. IRQCHIP_DECLARE(gemini, "cortina,gemini-interrupt-controller",
  162. ft010_of_init_irq);
  163. IRQCHIP_DECLARE(moxa, "moxa,moxart-ic",
  164. ft010_of_init_irq);