exynos-combiner.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Combiner irqchip for EXYNOS
  7. */
  8. #include <linux/err.h>
  9. #include <linux/export.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/slab.h>
  13. #include <linux/syscore_ops.h>
  14. #include <linux/irqdomain.h>
  15. #include <linux/irqchip.h>
  16. #include <linux/irqchip/chained_irq.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_irq.h>
  20. #define COMBINER_ENABLE_SET 0x0
  21. #define COMBINER_ENABLE_CLEAR 0x4
  22. #define COMBINER_INT_STATUS 0xC
  23. #define IRQ_IN_COMBINER 8
  24. static DEFINE_SPINLOCK(irq_controller_lock);
  25. struct combiner_chip_data {
  26. unsigned int hwirq_offset;
  27. unsigned int irq_mask;
  28. void __iomem *base;
  29. unsigned int parent_irq;
  30. #ifdef CONFIG_PM
  31. u32 pm_save;
  32. #endif
  33. };
  34. static struct combiner_chip_data *combiner_data;
  35. static struct irq_domain *combiner_irq_domain;
  36. static unsigned int max_nr = 20;
  37. static inline void __iomem *combiner_base(struct irq_data *data)
  38. {
  39. struct combiner_chip_data *combiner_data =
  40. irq_data_get_irq_chip_data(data);
  41. return combiner_data->base;
  42. }
  43. static void combiner_mask_irq(struct irq_data *data)
  44. {
  45. u32 mask = 1 << (data->hwirq % 32);
  46. writel_relaxed(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
  47. }
  48. static void combiner_unmask_irq(struct irq_data *data)
  49. {
  50. u32 mask = 1 << (data->hwirq % 32);
  51. writel_relaxed(mask, combiner_base(data) + COMBINER_ENABLE_SET);
  52. }
  53. static void combiner_handle_cascade_irq(struct irq_desc *desc)
  54. {
  55. struct combiner_chip_data *chip_data = irq_desc_get_handler_data(desc);
  56. struct irq_chip *chip = irq_desc_get_chip(desc);
  57. unsigned int combiner_irq;
  58. unsigned long status;
  59. int ret;
  60. chained_irq_enter(chip, desc);
  61. spin_lock(&irq_controller_lock);
  62. status = readl_relaxed(chip_data->base + COMBINER_INT_STATUS);
  63. spin_unlock(&irq_controller_lock);
  64. status &= chip_data->irq_mask;
  65. if (status == 0)
  66. goto out;
  67. combiner_irq = chip_data->hwirq_offset + __ffs(status);
  68. ret = generic_handle_domain_irq(combiner_irq_domain, combiner_irq);
  69. if (unlikely(ret))
  70. handle_bad_irq(desc);
  71. out:
  72. chained_irq_exit(chip, desc);
  73. }
  74. #ifdef CONFIG_SMP
  75. static int combiner_set_affinity(struct irq_data *d,
  76. const struct cpumask *mask_val, bool force)
  77. {
  78. struct combiner_chip_data *chip_data = irq_data_get_irq_chip_data(d);
  79. struct irq_chip *chip = irq_get_chip(chip_data->parent_irq);
  80. struct irq_data *data = irq_get_irq_data(chip_data->parent_irq);
  81. if (chip && chip->irq_set_affinity)
  82. return chip->irq_set_affinity(data, mask_val, force);
  83. else
  84. return -EINVAL;
  85. }
  86. #endif
  87. static struct irq_chip combiner_chip = {
  88. .name = "COMBINER",
  89. .irq_mask = combiner_mask_irq,
  90. .irq_unmask = combiner_unmask_irq,
  91. #ifdef CONFIG_SMP
  92. .irq_set_affinity = combiner_set_affinity,
  93. #endif
  94. };
  95. static void __init combiner_cascade_irq(struct combiner_chip_data *combiner_data,
  96. unsigned int irq)
  97. {
  98. irq_set_chained_handler_and_data(irq, combiner_handle_cascade_irq,
  99. combiner_data);
  100. }
  101. static void __init combiner_init_one(struct combiner_chip_data *combiner_data,
  102. unsigned int combiner_nr,
  103. void __iomem *base, unsigned int irq)
  104. {
  105. combiner_data->base = base;
  106. combiner_data->hwirq_offset = (combiner_nr & ~3) * IRQ_IN_COMBINER;
  107. combiner_data->irq_mask = 0xff << ((combiner_nr % 4) << 3);
  108. combiner_data->parent_irq = irq;
  109. /* Disable all interrupts */
  110. writel_relaxed(combiner_data->irq_mask, base + COMBINER_ENABLE_CLEAR);
  111. }
  112. static int combiner_irq_domain_xlate(struct irq_domain *d,
  113. struct device_node *controller,
  114. const u32 *intspec, unsigned int intsize,
  115. unsigned long *out_hwirq,
  116. unsigned int *out_type)
  117. {
  118. if (irq_domain_get_of_node(d) != controller)
  119. return -EINVAL;
  120. if (intsize < 2)
  121. return -EINVAL;
  122. *out_hwirq = intspec[0] * IRQ_IN_COMBINER + intspec[1];
  123. *out_type = 0;
  124. return 0;
  125. }
  126. static int combiner_irq_domain_map(struct irq_domain *d, unsigned int irq,
  127. irq_hw_number_t hw)
  128. {
  129. struct combiner_chip_data *combiner_data = d->host_data;
  130. irq_set_chip_and_handler(irq, &combiner_chip, handle_level_irq);
  131. irq_set_chip_data(irq, &combiner_data[hw >> 3]);
  132. irq_set_probe(irq);
  133. return 0;
  134. }
  135. static const struct irq_domain_ops combiner_irq_domain_ops = {
  136. .xlate = combiner_irq_domain_xlate,
  137. .map = combiner_irq_domain_map,
  138. };
  139. static void __init combiner_init(void __iomem *combiner_base,
  140. struct device_node *np)
  141. {
  142. int i, irq;
  143. unsigned int nr_irq;
  144. nr_irq = max_nr * IRQ_IN_COMBINER;
  145. combiner_data = kcalloc(max_nr, sizeof (*combiner_data), GFP_KERNEL);
  146. if (!combiner_data)
  147. return;
  148. combiner_irq_domain = irq_domain_add_linear(np, nr_irq,
  149. &combiner_irq_domain_ops, combiner_data);
  150. if (WARN_ON(!combiner_irq_domain)) {
  151. pr_warn("%s: irq domain init failed\n", __func__);
  152. return;
  153. }
  154. for (i = 0; i < max_nr; i++) {
  155. irq = irq_of_parse_and_map(np, i);
  156. combiner_init_one(&combiner_data[i], i,
  157. combiner_base + (i >> 2) * 0x10, irq);
  158. combiner_cascade_irq(&combiner_data[i], irq);
  159. }
  160. }
  161. #ifdef CONFIG_PM
  162. /**
  163. * combiner_suspend - save interrupt combiner state before suspend
  164. *
  165. * Save the interrupt enable set register for all combiner groups since
  166. * the state is lost when the system enters into a sleep state.
  167. *
  168. */
  169. static int combiner_suspend(void)
  170. {
  171. int i;
  172. for (i = 0; i < max_nr; i++)
  173. combiner_data[i].pm_save =
  174. readl_relaxed(combiner_data[i].base + COMBINER_ENABLE_SET);
  175. return 0;
  176. }
  177. /**
  178. * combiner_resume - restore interrupt combiner state after resume
  179. *
  180. * Restore the interrupt enable set register for all combiner groups since
  181. * the state is lost when the system enters into a sleep state on suspend.
  182. *
  183. */
  184. static void combiner_resume(void)
  185. {
  186. int i;
  187. for (i = 0; i < max_nr; i++) {
  188. writel_relaxed(combiner_data[i].irq_mask,
  189. combiner_data[i].base + COMBINER_ENABLE_CLEAR);
  190. writel_relaxed(combiner_data[i].pm_save,
  191. combiner_data[i].base + COMBINER_ENABLE_SET);
  192. }
  193. }
  194. #else
  195. #define combiner_suspend NULL
  196. #define combiner_resume NULL
  197. #endif
  198. static struct syscore_ops combiner_syscore_ops = {
  199. .suspend = combiner_suspend,
  200. .resume = combiner_resume,
  201. };
  202. static int __init combiner_of_init(struct device_node *np,
  203. struct device_node *parent)
  204. {
  205. void __iomem *combiner_base;
  206. combiner_base = of_iomap(np, 0);
  207. if (!combiner_base) {
  208. pr_err("%s: failed to map combiner registers\n", __func__);
  209. return -ENXIO;
  210. }
  211. if (of_property_read_u32(np, "samsung,combiner-nr", &max_nr)) {
  212. pr_info("%s: number of combiners not specified, "
  213. "setting default as %d.\n",
  214. __func__, max_nr);
  215. }
  216. combiner_init(combiner_base, np);
  217. register_syscore_ops(&combiner_syscore_ops);
  218. return 0;
  219. }
  220. IRQCHIP_DECLARE(exynos4210_combiner, "samsung,exynos4210-combiner",
  221. combiner_of_init);