qcm2290.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Qualcomm QCM2290 Network-on-Chip (NoC) QoS driver
  4. *
  5. * Copyright (c) 2021, Linaro Ltd.
  6. *
  7. */
  8. #include <dt-bindings/interconnect/qcom,qcm2290.h>
  9. #include <linux/clk.h>
  10. #include <linux/device.h>
  11. #include <linux/interconnect-provider.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/of_device.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/regmap.h>
  18. #include <linux/slab.h>
  19. #include "icc-rpm.h"
  20. #include "smd-rpm.h"
  21. enum {
  22. QCM2290_MASTER_APPSS_PROC = 1,
  23. QCM2290_MASTER_SNOC_BIMC_RT,
  24. QCM2290_MASTER_SNOC_BIMC_NRT,
  25. QCM2290_MASTER_SNOC_BIMC,
  26. QCM2290_MASTER_TCU_0,
  27. QCM2290_MASTER_GFX3D,
  28. QCM2290_MASTER_SNOC_CNOC,
  29. QCM2290_MASTER_QDSS_DAP,
  30. QCM2290_MASTER_CRYPTO_CORE0,
  31. QCM2290_MASTER_SNOC_CFG,
  32. QCM2290_MASTER_TIC,
  33. QCM2290_MASTER_ANOC_SNOC,
  34. QCM2290_MASTER_BIMC_SNOC,
  35. QCM2290_MASTER_PIMEM,
  36. QCM2290_MASTER_QDSS_BAM,
  37. QCM2290_MASTER_QUP_0,
  38. QCM2290_MASTER_IPA,
  39. QCM2290_MASTER_QDSS_ETR,
  40. QCM2290_MASTER_SDCC_1,
  41. QCM2290_MASTER_SDCC_2,
  42. QCM2290_MASTER_QPIC,
  43. QCM2290_MASTER_USB3_0,
  44. QCM2290_MASTER_QUP_CORE_0,
  45. QCM2290_MASTER_CAMNOC_SF,
  46. QCM2290_MASTER_VIDEO_P0,
  47. QCM2290_MASTER_VIDEO_PROC,
  48. QCM2290_MASTER_CAMNOC_HF,
  49. QCM2290_MASTER_MDP0,
  50. QCM2290_SLAVE_EBI1,
  51. QCM2290_SLAVE_BIMC_SNOC,
  52. QCM2290_SLAVE_BIMC_CFG,
  53. QCM2290_SLAVE_CAMERA_NRT_THROTTLE_CFG,
  54. QCM2290_SLAVE_CAMERA_RT_THROTTLE_CFG,
  55. QCM2290_SLAVE_CAMERA_CFG,
  56. QCM2290_SLAVE_CLK_CTL,
  57. QCM2290_SLAVE_CRYPTO_0_CFG,
  58. QCM2290_SLAVE_DISPLAY_CFG,
  59. QCM2290_SLAVE_DISPLAY_THROTTLE_CFG,
  60. QCM2290_SLAVE_GPU_CFG,
  61. QCM2290_SLAVE_HWKM,
  62. QCM2290_SLAVE_IMEM_CFG,
  63. QCM2290_SLAVE_IPA_CFG,
  64. QCM2290_SLAVE_LPASS,
  65. QCM2290_SLAVE_MESSAGE_RAM,
  66. QCM2290_SLAVE_PDM,
  67. QCM2290_SLAVE_PIMEM_CFG,
  68. QCM2290_SLAVE_PKA_WRAPPER,
  69. QCM2290_SLAVE_PMIC_ARB,
  70. QCM2290_SLAVE_PRNG,
  71. QCM2290_SLAVE_QDSS_CFG,
  72. QCM2290_SLAVE_QM_CFG,
  73. QCM2290_SLAVE_QM_MPU_CFG,
  74. QCM2290_SLAVE_QPIC,
  75. QCM2290_SLAVE_QUP_0,
  76. QCM2290_SLAVE_SDCC_1,
  77. QCM2290_SLAVE_SDCC_2,
  78. QCM2290_SLAVE_SNOC_CFG,
  79. QCM2290_SLAVE_TCSR,
  80. QCM2290_SLAVE_USB3,
  81. QCM2290_SLAVE_VENUS_CFG,
  82. QCM2290_SLAVE_VENUS_THROTTLE_CFG,
  83. QCM2290_SLAVE_VSENSE_CTRL_CFG,
  84. QCM2290_SLAVE_SERVICE_CNOC,
  85. QCM2290_SLAVE_APPSS,
  86. QCM2290_SLAVE_SNOC_CNOC,
  87. QCM2290_SLAVE_IMEM,
  88. QCM2290_SLAVE_PIMEM,
  89. QCM2290_SLAVE_SNOC_BIMC,
  90. QCM2290_SLAVE_SERVICE_SNOC,
  91. QCM2290_SLAVE_QDSS_STM,
  92. QCM2290_SLAVE_TCU,
  93. QCM2290_SLAVE_ANOC_SNOC,
  94. QCM2290_SLAVE_QUP_CORE_0,
  95. QCM2290_SLAVE_SNOC_BIMC_NRT,
  96. QCM2290_SLAVE_SNOC_BIMC_RT,
  97. };
  98. /* Master nodes */
  99. static const u16 mas_appss_proc_links[] = {
  100. QCM2290_SLAVE_EBI1,
  101. QCM2290_SLAVE_BIMC_SNOC,
  102. };
  103. static struct qcom_icc_node mas_appss_proc = {
  104. .id = QCM2290_MASTER_APPSS_PROC,
  105. .name = "mas_apps_proc",
  106. .buswidth = 16,
  107. .qos.ap_owned = true,
  108. .qos.qos_port = 0,
  109. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  110. .qos.prio_level = 0,
  111. .qos.areq_prio = 0,
  112. .mas_rpm_id = 0,
  113. .slv_rpm_id = -1,
  114. .num_links = ARRAY_SIZE(mas_appss_proc_links),
  115. .links = mas_appss_proc_links,
  116. };
  117. static const u16 mas_snoc_bimc_rt_links[] = {
  118. QCM2290_SLAVE_EBI1,
  119. };
  120. static struct qcom_icc_node mas_snoc_bimc_rt = {
  121. .id = QCM2290_MASTER_SNOC_BIMC_RT,
  122. .name = "mas_snoc_bimc_rt",
  123. .buswidth = 16,
  124. .qos.ap_owned = true,
  125. .qos.qos_port = 2,
  126. .qos.qos_mode = NOC_QOS_MODE_BYPASS,
  127. .mas_rpm_id = 163,
  128. .slv_rpm_id = -1,
  129. .num_links = ARRAY_SIZE(mas_snoc_bimc_rt_links),
  130. .links = mas_snoc_bimc_rt_links,
  131. };
  132. static const u16 mas_snoc_bimc_nrt_links[] = {
  133. QCM2290_SLAVE_EBI1,
  134. };
  135. static struct qcom_icc_node mas_snoc_bimc_nrt = {
  136. .id = QCM2290_MASTER_SNOC_BIMC_NRT,
  137. .name = "mas_snoc_bimc_nrt",
  138. .buswidth = 16,
  139. .qos.ap_owned = true,
  140. .qos.qos_port = 3,
  141. .qos.qos_mode = NOC_QOS_MODE_BYPASS,
  142. .mas_rpm_id = 164,
  143. .slv_rpm_id = -1,
  144. .num_links = ARRAY_SIZE(mas_snoc_bimc_nrt_links),
  145. .links = mas_snoc_bimc_nrt_links,
  146. };
  147. static const u16 mas_snoc_bimc_links[] = {
  148. QCM2290_SLAVE_EBI1,
  149. };
  150. static struct qcom_icc_node mas_snoc_bimc = {
  151. .id = QCM2290_MASTER_SNOC_BIMC,
  152. .name = "mas_snoc_bimc",
  153. .buswidth = 16,
  154. .qos.ap_owned = true,
  155. .qos.qos_port = 2,
  156. .qos.qos_mode = NOC_QOS_MODE_BYPASS,
  157. .mas_rpm_id = 164,
  158. .slv_rpm_id = -1,
  159. .num_links = ARRAY_SIZE(mas_snoc_bimc_links),
  160. .links = mas_snoc_bimc_links,
  161. };
  162. static const u16 mas_tcu_0_links[] = {
  163. QCM2290_SLAVE_EBI1,
  164. QCM2290_SLAVE_BIMC_SNOC,
  165. };
  166. static struct qcom_icc_node mas_tcu_0 = {
  167. .id = QCM2290_MASTER_TCU_0,
  168. .name = "mas_tcu_0",
  169. .buswidth = 8,
  170. .qos.ap_owned = true,
  171. .qos.qos_port = 4,
  172. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  173. .qos.prio_level = 6,
  174. .qos.areq_prio = 6,
  175. .mas_rpm_id = 102,
  176. .slv_rpm_id = -1,
  177. .num_links = ARRAY_SIZE(mas_tcu_0_links),
  178. .links = mas_tcu_0_links,
  179. };
  180. static const u16 mas_snoc_cnoc_links[] = {
  181. QCM2290_SLAVE_CAMERA_RT_THROTTLE_CFG,
  182. QCM2290_SLAVE_SDCC_2,
  183. QCM2290_SLAVE_SDCC_1,
  184. QCM2290_SLAVE_QM_CFG,
  185. QCM2290_SLAVE_BIMC_CFG,
  186. QCM2290_SLAVE_USB3,
  187. QCM2290_SLAVE_QM_MPU_CFG,
  188. QCM2290_SLAVE_CAMERA_NRT_THROTTLE_CFG,
  189. QCM2290_SLAVE_QDSS_CFG,
  190. QCM2290_SLAVE_PDM,
  191. QCM2290_SLAVE_IPA_CFG,
  192. QCM2290_SLAVE_DISPLAY_THROTTLE_CFG,
  193. QCM2290_SLAVE_TCSR,
  194. QCM2290_SLAVE_MESSAGE_RAM,
  195. QCM2290_SLAVE_PMIC_ARB,
  196. QCM2290_SLAVE_LPASS,
  197. QCM2290_SLAVE_DISPLAY_CFG,
  198. QCM2290_SLAVE_VENUS_CFG,
  199. QCM2290_SLAVE_GPU_CFG,
  200. QCM2290_SLAVE_IMEM_CFG,
  201. QCM2290_SLAVE_SNOC_CFG,
  202. QCM2290_SLAVE_SERVICE_CNOC,
  203. QCM2290_SLAVE_VENUS_THROTTLE_CFG,
  204. QCM2290_SLAVE_PKA_WRAPPER,
  205. QCM2290_SLAVE_HWKM,
  206. QCM2290_SLAVE_PRNG,
  207. QCM2290_SLAVE_VSENSE_CTRL_CFG,
  208. QCM2290_SLAVE_CRYPTO_0_CFG,
  209. QCM2290_SLAVE_PIMEM_CFG,
  210. QCM2290_SLAVE_QUP_0,
  211. QCM2290_SLAVE_CAMERA_CFG,
  212. QCM2290_SLAVE_CLK_CTL,
  213. QCM2290_SLAVE_QPIC,
  214. };
  215. static struct qcom_icc_node mas_snoc_cnoc = {
  216. .id = QCM2290_MASTER_SNOC_CNOC,
  217. .name = "mas_snoc_cnoc",
  218. .buswidth = 8,
  219. .qos.ap_owned = true,
  220. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  221. .mas_rpm_id = 52,
  222. .slv_rpm_id = -1,
  223. .num_links = ARRAY_SIZE(mas_snoc_cnoc_links),
  224. .links = mas_snoc_cnoc_links,
  225. };
  226. static const u16 mas_qdss_dap_links[] = {
  227. QCM2290_SLAVE_CAMERA_RT_THROTTLE_CFG,
  228. QCM2290_SLAVE_SDCC_2,
  229. QCM2290_SLAVE_SDCC_1,
  230. QCM2290_SLAVE_QM_CFG,
  231. QCM2290_SLAVE_BIMC_CFG,
  232. QCM2290_SLAVE_USB3,
  233. QCM2290_SLAVE_QM_MPU_CFG,
  234. QCM2290_SLAVE_CAMERA_NRT_THROTTLE_CFG,
  235. QCM2290_SLAVE_QDSS_CFG,
  236. QCM2290_SLAVE_PDM,
  237. QCM2290_SLAVE_IPA_CFG,
  238. QCM2290_SLAVE_DISPLAY_THROTTLE_CFG,
  239. QCM2290_SLAVE_TCSR,
  240. QCM2290_SLAVE_MESSAGE_RAM,
  241. QCM2290_SLAVE_PMIC_ARB,
  242. QCM2290_SLAVE_LPASS,
  243. QCM2290_SLAVE_DISPLAY_CFG,
  244. QCM2290_SLAVE_VENUS_CFG,
  245. QCM2290_SLAVE_GPU_CFG,
  246. QCM2290_SLAVE_IMEM_CFG,
  247. QCM2290_SLAVE_SNOC_CFG,
  248. QCM2290_SLAVE_SERVICE_CNOC,
  249. QCM2290_SLAVE_VENUS_THROTTLE_CFG,
  250. QCM2290_SLAVE_PKA_WRAPPER,
  251. QCM2290_SLAVE_HWKM,
  252. QCM2290_SLAVE_PRNG,
  253. QCM2290_SLAVE_VSENSE_CTRL_CFG,
  254. QCM2290_SLAVE_CRYPTO_0_CFG,
  255. QCM2290_SLAVE_PIMEM_CFG,
  256. QCM2290_SLAVE_QUP_0,
  257. QCM2290_SLAVE_CAMERA_CFG,
  258. QCM2290_SLAVE_CLK_CTL,
  259. QCM2290_SLAVE_QPIC,
  260. };
  261. static struct qcom_icc_node mas_qdss_dap = {
  262. .id = QCM2290_MASTER_QDSS_DAP,
  263. .name = "mas_qdss_dap",
  264. .buswidth = 8,
  265. .qos.ap_owned = true,
  266. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  267. .mas_rpm_id = 49,
  268. .slv_rpm_id = -1,
  269. .num_links = ARRAY_SIZE(mas_qdss_dap_links),
  270. .links = mas_qdss_dap_links,
  271. };
  272. static const u16 mas_crypto_core0_links[] = {
  273. QCM2290_SLAVE_ANOC_SNOC
  274. };
  275. static struct qcom_icc_node mas_crypto_core0 = {
  276. .id = QCM2290_MASTER_CRYPTO_CORE0,
  277. .name = "mas_crypto_core0",
  278. .buswidth = 8,
  279. .qos.ap_owned = true,
  280. .qos.qos_port = 22,
  281. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  282. .qos.areq_prio = 2,
  283. .mas_rpm_id = 23,
  284. .slv_rpm_id = -1,
  285. .num_links = ARRAY_SIZE(mas_crypto_core0_links),
  286. .links = mas_crypto_core0_links,
  287. };
  288. static const u16 mas_qup_core_0_links[] = {
  289. QCM2290_SLAVE_QUP_CORE_0,
  290. };
  291. static struct qcom_icc_node mas_qup_core_0 = {
  292. .id = QCM2290_MASTER_QUP_CORE_0,
  293. .name = "mas_qup_core_0",
  294. .buswidth = 4,
  295. .mas_rpm_id = 170,
  296. .slv_rpm_id = -1,
  297. .num_links = ARRAY_SIZE(mas_qup_core_0_links),
  298. .links = mas_qup_core_0_links,
  299. };
  300. static const u16 mas_camnoc_sf_links[] = {
  301. QCM2290_SLAVE_SNOC_BIMC_NRT,
  302. };
  303. static struct qcom_icc_node mas_camnoc_sf = {
  304. .id = QCM2290_MASTER_CAMNOC_SF,
  305. .name = "mas_camnoc_sf",
  306. .buswidth = 32,
  307. .qos.ap_owned = true,
  308. .qos.qos_port = 4,
  309. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  310. .qos.areq_prio = 3,
  311. .mas_rpm_id = 172,
  312. .slv_rpm_id = -1,
  313. .num_links = ARRAY_SIZE(mas_camnoc_sf_links),
  314. .links = mas_camnoc_sf_links,
  315. };
  316. static const u16 mas_camnoc_hf_links[] = {
  317. QCM2290_SLAVE_SNOC_BIMC_RT,
  318. };
  319. static struct qcom_icc_node mas_camnoc_hf = {
  320. .id = QCM2290_MASTER_CAMNOC_HF,
  321. .name = "mas_camnoc_hf",
  322. .buswidth = 32,
  323. .qos.ap_owned = true,
  324. .qos.qos_port = 10,
  325. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  326. .qos.areq_prio = 3,
  327. .qos.urg_fwd_en = true,
  328. .mas_rpm_id = 173,
  329. .slv_rpm_id = -1,
  330. .num_links = ARRAY_SIZE(mas_camnoc_hf_links),
  331. .links = mas_camnoc_hf_links,
  332. };
  333. static const u16 mas_mdp0_links[] = {
  334. QCM2290_SLAVE_SNOC_BIMC_RT,
  335. };
  336. static struct qcom_icc_node mas_mdp0 = {
  337. .id = QCM2290_MASTER_MDP0,
  338. .name = "mas_mdp0",
  339. .buswidth = 16,
  340. .qos.ap_owned = true,
  341. .qos.qos_port = 5,
  342. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  343. .qos.areq_prio = 3,
  344. .qos.urg_fwd_en = true,
  345. .mas_rpm_id = 8,
  346. .slv_rpm_id = -1,
  347. .num_links = ARRAY_SIZE(mas_mdp0_links),
  348. .links = mas_mdp0_links,
  349. };
  350. static const u16 mas_video_p0_links[] = {
  351. QCM2290_SLAVE_SNOC_BIMC_NRT,
  352. };
  353. static struct qcom_icc_node mas_video_p0 = {
  354. .id = QCM2290_MASTER_VIDEO_P0,
  355. .name = "mas_video_p0",
  356. .buswidth = 16,
  357. .qos.ap_owned = true,
  358. .qos.qos_port = 9,
  359. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  360. .qos.areq_prio = 3,
  361. .qos.urg_fwd_en = true,
  362. .mas_rpm_id = 9,
  363. .slv_rpm_id = -1,
  364. .num_links = ARRAY_SIZE(mas_video_p0_links),
  365. .links = mas_video_p0_links,
  366. };
  367. static const u16 mas_video_proc_links[] = {
  368. QCM2290_SLAVE_SNOC_BIMC_NRT,
  369. };
  370. static struct qcom_icc_node mas_video_proc = {
  371. .id = QCM2290_MASTER_VIDEO_PROC,
  372. .name = "mas_video_proc",
  373. .buswidth = 8,
  374. .qos.ap_owned = true,
  375. .qos.qos_port = 13,
  376. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  377. .qos.areq_prio = 4,
  378. .mas_rpm_id = 168,
  379. .slv_rpm_id = -1,
  380. .num_links = ARRAY_SIZE(mas_video_proc_links),
  381. .links = mas_video_proc_links,
  382. };
  383. static const u16 mas_snoc_cfg_links[] = {
  384. QCM2290_SLAVE_SERVICE_SNOC,
  385. };
  386. static struct qcom_icc_node mas_snoc_cfg = {
  387. .id = QCM2290_MASTER_SNOC_CFG,
  388. .name = "mas_snoc_cfg",
  389. .buswidth = 4,
  390. .qos.ap_owned = true,
  391. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  392. .mas_rpm_id = 20,
  393. .slv_rpm_id = -1,
  394. .num_links = ARRAY_SIZE(mas_snoc_cfg_links),
  395. .links = mas_snoc_cfg_links,
  396. };
  397. static const u16 mas_tic_links[] = {
  398. QCM2290_SLAVE_PIMEM,
  399. QCM2290_SLAVE_IMEM,
  400. QCM2290_SLAVE_APPSS,
  401. QCM2290_SLAVE_SNOC_BIMC,
  402. QCM2290_SLAVE_SNOC_CNOC,
  403. QCM2290_SLAVE_TCU,
  404. QCM2290_SLAVE_QDSS_STM,
  405. };
  406. static struct qcom_icc_node mas_tic = {
  407. .id = QCM2290_MASTER_TIC,
  408. .name = "mas_tic",
  409. .buswidth = 4,
  410. .qos.ap_owned = true,
  411. .qos.qos_port = 8,
  412. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  413. .qos.areq_prio = 2,
  414. .mas_rpm_id = 51,
  415. .slv_rpm_id = -1,
  416. .num_links = ARRAY_SIZE(mas_tic_links),
  417. .links = mas_tic_links,
  418. };
  419. static const u16 mas_anoc_snoc_links[] = {
  420. QCM2290_SLAVE_PIMEM,
  421. QCM2290_SLAVE_IMEM,
  422. QCM2290_SLAVE_APPSS,
  423. QCM2290_SLAVE_SNOC_BIMC,
  424. QCM2290_SLAVE_SNOC_CNOC,
  425. QCM2290_SLAVE_TCU,
  426. QCM2290_SLAVE_QDSS_STM,
  427. };
  428. static struct qcom_icc_node mas_anoc_snoc = {
  429. .id = QCM2290_MASTER_ANOC_SNOC,
  430. .name = "mas_anoc_snoc",
  431. .buswidth = 16,
  432. .mas_rpm_id = 110,
  433. .slv_rpm_id = -1,
  434. .num_links = ARRAY_SIZE(mas_anoc_snoc_links),
  435. .links = mas_anoc_snoc_links,
  436. };
  437. static const u16 mas_bimc_snoc_links[] = {
  438. QCM2290_SLAVE_PIMEM,
  439. QCM2290_SLAVE_IMEM,
  440. QCM2290_SLAVE_APPSS,
  441. QCM2290_SLAVE_SNOC_CNOC,
  442. QCM2290_SLAVE_TCU,
  443. QCM2290_SLAVE_QDSS_STM,
  444. };
  445. static struct qcom_icc_node mas_bimc_snoc = {
  446. .id = QCM2290_MASTER_BIMC_SNOC,
  447. .name = "mas_bimc_snoc",
  448. .buswidth = 8,
  449. .mas_rpm_id = 21,
  450. .slv_rpm_id = -1,
  451. .num_links = ARRAY_SIZE(mas_bimc_snoc_links),
  452. .links = mas_bimc_snoc_links,
  453. };
  454. static const u16 mas_pimem_links[] = {
  455. QCM2290_SLAVE_IMEM,
  456. QCM2290_SLAVE_SNOC_BIMC,
  457. };
  458. static struct qcom_icc_node mas_pimem = {
  459. .id = QCM2290_MASTER_PIMEM,
  460. .name = "mas_pimem",
  461. .buswidth = 8,
  462. .qos.ap_owned = true,
  463. .qos.qos_port = 20,
  464. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  465. .qos.areq_prio = 2,
  466. .mas_rpm_id = 113,
  467. .slv_rpm_id = -1,
  468. .num_links = ARRAY_SIZE(mas_pimem_links),
  469. .links = mas_pimem_links,
  470. };
  471. static const u16 mas_qdss_bam_links[] = {
  472. QCM2290_SLAVE_ANOC_SNOC,
  473. };
  474. static struct qcom_icc_node mas_qdss_bam = {
  475. .id = QCM2290_MASTER_QDSS_BAM,
  476. .name = "mas_qdss_bam",
  477. .buswidth = 4,
  478. .qos.ap_owned = true,
  479. .qos.qos_port = 2,
  480. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  481. .qos.areq_prio = 2,
  482. .mas_rpm_id = 19,
  483. .slv_rpm_id = -1,
  484. .num_links = ARRAY_SIZE(mas_qdss_bam_links),
  485. .links = mas_qdss_bam_links,
  486. };
  487. static const u16 mas_qup_0_links[] = {
  488. QCM2290_SLAVE_ANOC_SNOC,
  489. };
  490. static struct qcom_icc_node mas_qup_0 = {
  491. .id = QCM2290_MASTER_QUP_0,
  492. .name = "mas_qup_0",
  493. .buswidth = 4,
  494. .qos.ap_owned = true,
  495. .qos.qos_port = 0,
  496. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  497. .qos.areq_prio = 2,
  498. .mas_rpm_id = 166,
  499. .slv_rpm_id = -1,
  500. .num_links = ARRAY_SIZE(mas_qup_0_links),
  501. .links = mas_qup_0_links,
  502. };
  503. static const u16 mas_ipa_links[] = {
  504. QCM2290_SLAVE_ANOC_SNOC,
  505. };
  506. static struct qcom_icc_node mas_ipa = {
  507. .id = QCM2290_MASTER_IPA,
  508. .name = "mas_ipa",
  509. .buswidth = 8,
  510. .qos.ap_owned = true,
  511. .qos.qos_port = 3,
  512. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  513. .qos.areq_prio = 2,
  514. .mas_rpm_id = 59,
  515. .slv_rpm_id = -1,
  516. .num_links = ARRAY_SIZE(mas_ipa_links),
  517. .links = mas_ipa_links,
  518. };
  519. static const u16 mas_qdss_etr_links[] = {
  520. QCM2290_SLAVE_ANOC_SNOC,
  521. };
  522. static struct qcom_icc_node mas_qdss_etr = {
  523. .id = QCM2290_MASTER_QDSS_ETR,
  524. .name = "mas_qdss_etr",
  525. .buswidth = 8,
  526. .qos.ap_owned = true,
  527. .qos.qos_port = 12,
  528. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  529. .qos.areq_prio = 2,
  530. .mas_rpm_id = 31,
  531. .slv_rpm_id = -1,
  532. .num_links = ARRAY_SIZE(mas_qdss_etr_links),
  533. .links = mas_qdss_etr_links,
  534. };
  535. static const u16 mas_sdcc_1_links[] = {
  536. QCM2290_SLAVE_ANOC_SNOC,
  537. };
  538. static struct qcom_icc_node mas_sdcc_1 = {
  539. .id = QCM2290_MASTER_SDCC_1,
  540. .name = "mas_sdcc_1",
  541. .buswidth = 8,
  542. .qos.ap_owned = true,
  543. .qos.qos_port = 17,
  544. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  545. .qos.areq_prio = 2,
  546. .mas_rpm_id = 33,
  547. .slv_rpm_id = -1,
  548. .num_links = ARRAY_SIZE(mas_sdcc_1_links),
  549. .links = mas_sdcc_1_links,
  550. };
  551. static const u16 mas_sdcc_2_links[] = {
  552. QCM2290_SLAVE_ANOC_SNOC,
  553. };
  554. static struct qcom_icc_node mas_sdcc_2 = {
  555. .id = QCM2290_MASTER_SDCC_2,
  556. .name = "mas_sdcc_2",
  557. .buswidth = 8,
  558. .qos.ap_owned = true,
  559. .qos.qos_port = 23,
  560. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  561. .qos.areq_prio = 2,
  562. .mas_rpm_id = 35,
  563. .slv_rpm_id = -1,
  564. .num_links = ARRAY_SIZE(mas_sdcc_2_links),
  565. .links = mas_sdcc_2_links,
  566. };
  567. static const u16 mas_qpic_links[] = {
  568. QCM2290_SLAVE_ANOC_SNOC,
  569. };
  570. static struct qcom_icc_node mas_qpic = {
  571. .id = QCM2290_MASTER_QPIC,
  572. .name = "mas_qpic",
  573. .buswidth = 4,
  574. .qos.ap_owned = true,
  575. .qos.qos_port = 1,
  576. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  577. .qos.areq_prio = 2,
  578. .mas_rpm_id = 58,
  579. .slv_rpm_id = -1,
  580. .num_links = ARRAY_SIZE(mas_qpic_links),
  581. .links = mas_qpic_links,
  582. };
  583. static const u16 mas_usb3_0_links[] = {
  584. QCM2290_SLAVE_ANOC_SNOC,
  585. };
  586. static struct qcom_icc_node mas_usb3_0 = {
  587. .id = QCM2290_MASTER_USB3_0,
  588. .name = "mas_usb3_0",
  589. .buswidth = 8,
  590. .qos.ap_owned = true,
  591. .qos.qos_port = 24,
  592. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  593. .qos.areq_prio = 2,
  594. .mas_rpm_id = 32,
  595. .slv_rpm_id = -1,
  596. .num_links = ARRAY_SIZE(mas_usb3_0_links),
  597. .links = mas_usb3_0_links,
  598. };
  599. static const u16 mas_gfx3d_links[] = {
  600. QCM2290_SLAVE_EBI1,
  601. };
  602. static struct qcom_icc_node mas_gfx3d = {
  603. .id = QCM2290_MASTER_GFX3D,
  604. .name = "mas_gfx3d",
  605. .buswidth = 32,
  606. .qos.ap_owned = true,
  607. .qos.qos_port = 1,
  608. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  609. .qos.prio_level = 0,
  610. .qos.areq_prio = 0,
  611. .mas_rpm_id = 6,
  612. .slv_rpm_id = -1,
  613. .num_links = ARRAY_SIZE(mas_gfx3d_links),
  614. .links = mas_gfx3d_links,
  615. };
  616. /* Slave nodes */
  617. static struct qcom_icc_node slv_ebi1 = {
  618. .name = "slv_ebi1",
  619. .id = QCM2290_SLAVE_EBI1,
  620. .buswidth = 8,
  621. .mas_rpm_id = -1,
  622. .slv_rpm_id = 0,
  623. };
  624. static const u16 slv_bimc_snoc_links[] = {
  625. QCM2290_MASTER_BIMC_SNOC,
  626. };
  627. static struct qcom_icc_node slv_bimc_snoc = {
  628. .name = "slv_bimc_snoc",
  629. .id = QCM2290_SLAVE_BIMC_SNOC,
  630. .buswidth = 8,
  631. .mas_rpm_id = -1,
  632. .slv_rpm_id = 2,
  633. .num_links = ARRAY_SIZE(slv_bimc_snoc_links),
  634. .links = slv_bimc_snoc_links,
  635. };
  636. static struct qcom_icc_node slv_bimc_cfg = {
  637. .name = "slv_bimc_cfg",
  638. .id = QCM2290_SLAVE_BIMC_CFG,
  639. .buswidth = 4,
  640. .qos.ap_owned = true,
  641. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  642. .mas_rpm_id = -1,
  643. .slv_rpm_id = 56,
  644. };
  645. static struct qcom_icc_node slv_camera_nrt_throttle_cfg = {
  646. .name = "slv_camera_nrt_throttle_cfg",
  647. .id = QCM2290_SLAVE_CAMERA_NRT_THROTTLE_CFG,
  648. .buswidth = 4,
  649. .qos.ap_owned = true,
  650. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  651. .mas_rpm_id = -1,
  652. .slv_rpm_id = 271,
  653. };
  654. static struct qcom_icc_node slv_camera_rt_throttle_cfg = {
  655. .name = "slv_camera_rt_throttle_cfg",
  656. .id = QCM2290_SLAVE_CAMERA_RT_THROTTLE_CFG,
  657. .buswidth = 4,
  658. .qos.ap_owned = true,
  659. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  660. .mas_rpm_id = -1,
  661. .slv_rpm_id = 279,
  662. };
  663. static struct qcom_icc_node slv_camera_cfg = {
  664. .name = "slv_camera_cfg",
  665. .id = QCM2290_SLAVE_CAMERA_CFG,
  666. .buswidth = 4,
  667. .qos.ap_owned = true,
  668. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  669. .mas_rpm_id = -1,
  670. .slv_rpm_id = 3,
  671. };
  672. static struct qcom_icc_node slv_clk_ctl = {
  673. .name = "slv_clk_ctl",
  674. .id = QCM2290_SLAVE_CLK_CTL,
  675. .buswidth = 4,
  676. .qos.ap_owned = true,
  677. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  678. .mas_rpm_id = -1,
  679. .slv_rpm_id = 47,
  680. };
  681. static struct qcom_icc_node slv_crypto_0_cfg = {
  682. .name = "slv_crypto_0_cfg",
  683. .id = QCM2290_SLAVE_CRYPTO_0_CFG,
  684. .buswidth = 4,
  685. .qos.ap_owned = true,
  686. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  687. .mas_rpm_id = -1,
  688. .slv_rpm_id = 52,
  689. };
  690. static struct qcom_icc_node slv_display_cfg = {
  691. .name = "slv_display_cfg",
  692. .id = QCM2290_SLAVE_DISPLAY_CFG,
  693. .buswidth = 4,
  694. .qos.ap_owned = true,
  695. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  696. .mas_rpm_id = -1,
  697. .slv_rpm_id = 4,
  698. };
  699. static struct qcom_icc_node slv_display_throttle_cfg = {
  700. .name = "slv_display_throttle_cfg",
  701. .id = QCM2290_SLAVE_DISPLAY_THROTTLE_CFG,
  702. .buswidth = 4,
  703. .qos.ap_owned = true,
  704. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  705. .mas_rpm_id = -1,
  706. .slv_rpm_id = 156,
  707. };
  708. static struct qcom_icc_node slv_gpu_cfg = {
  709. .name = "slv_gpu_cfg",
  710. .id = QCM2290_SLAVE_GPU_CFG,
  711. .buswidth = 8,
  712. .qos.ap_owned = true,
  713. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  714. .mas_rpm_id = -1,
  715. .slv_rpm_id = 275,
  716. };
  717. static struct qcom_icc_node slv_hwkm = {
  718. .name = "slv_hwkm",
  719. .id = QCM2290_SLAVE_HWKM,
  720. .buswidth = 4,
  721. .qos.ap_owned = true,
  722. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  723. .mas_rpm_id = -1,
  724. .slv_rpm_id = 280,
  725. };
  726. static struct qcom_icc_node slv_imem_cfg = {
  727. .name = "slv_imem_cfg",
  728. .id = QCM2290_SLAVE_IMEM_CFG,
  729. .buswidth = 4,
  730. .qos.ap_owned = true,
  731. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  732. .mas_rpm_id = -1,
  733. .slv_rpm_id = 54,
  734. };
  735. static struct qcom_icc_node slv_ipa_cfg = {
  736. .name = "slv_ipa_cfg",
  737. .id = QCM2290_SLAVE_IPA_CFG,
  738. .buswidth = 4,
  739. .qos.ap_owned = true,
  740. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  741. .mas_rpm_id = -1,
  742. .slv_rpm_id = 183,
  743. };
  744. static struct qcom_icc_node slv_lpass = {
  745. .name = "slv_lpass",
  746. .id = QCM2290_SLAVE_LPASS,
  747. .buswidth = 4,
  748. .qos.ap_owned = true,
  749. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  750. .mas_rpm_id = -1,
  751. .slv_rpm_id = 21,
  752. };
  753. static struct qcom_icc_node slv_message_ram = {
  754. .name = "slv_message_ram",
  755. .id = QCM2290_SLAVE_MESSAGE_RAM,
  756. .buswidth = 4,
  757. .qos.ap_owned = true,
  758. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  759. .mas_rpm_id = -1,
  760. .slv_rpm_id = 55,
  761. };
  762. static struct qcom_icc_node slv_pdm = {
  763. .name = "slv_pdm",
  764. .id = QCM2290_SLAVE_PDM,
  765. .buswidth = 4,
  766. .qos.ap_owned = true,
  767. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  768. .mas_rpm_id = -1,
  769. .slv_rpm_id = 41,
  770. };
  771. static struct qcom_icc_node slv_pimem_cfg = {
  772. .name = "slv_pimem_cfg",
  773. .id = QCM2290_SLAVE_PIMEM_CFG,
  774. .buswidth = 4,
  775. .qos.ap_owned = true,
  776. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  777. .mas_rpm_id = -1,
  778. .slv_rpm_id = 167,
  779. };
  780. static struct qcom_icc_node slv_pka_wrapper = {
  781. .name = "slv_pka_wrapper",
  782. .id = QCM2290_SLAVE_PKA_WRAPPER,
  783. .buswidth = 4,
  784. .qos.ap_owned = true,
  785. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  786. .mas_rpm_id = -1,
  787. .slv_rpm_id = 281,
  788. };
  789. static struct qcom_icc_node slv_pmic_arb = {
  790. .name = "slv_pmic_arb",
  791. .id = QCM2290_SLAVE_PMIC_ARB,
  792. .buswidth = 4,
  793. .qos.ap_owned = true,
  794. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  795. .mas_rpm_id = -1,
  796. .slv_rpm_id = 59,
  797. };
  798. static struct qcom_icc_node slv_prng = {
  799. .name = "slv_prng",
  800. .id = QCM2290_SLAVE_PRNG,
  801. .buswidth = 4,
  802. .qos.ap_owned = true,
  803. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  804. .mas_rpm_id = -1,
  805. .slv_rpm_id = 44,
  806. };
  807. static struct qcom_icc_node slv_qdss_cfg = {
  808. .name = "slv_qdss_cfg",
  809. .id = QCM2290_SLAVE_QDSS_CFG,
  810. .buswidth = 4,
  811. .qos.ap_owned = true,
  812. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  813. .mas_rpm_id = -1,
  814. .slv_rpm_id = 63,
  815. };
  816. static struct qcom_icc_node slv_qm_cfg = {
  817. .name = "slv_qm_cfg",
  818. .id = QCM2290_SLAVE_QM_CFG,
  819. .buswidth = 4,
  820. .qos.ap_owned = true,
  821. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  822. .mas_rpm_id = -1,
  823. .slv_rpm_id = 212,
  824. };
  825. static struct qcom_icc_node slv_qm_mpu_cfg = {
  826. .name = "slv_qm_mpu_cfg",
  827. .id = QCM2290_SLAVE_QM_MPU_CFG,
  828. .buswidth = 4,
  829. .qos.ap_owned = true,
  830. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  831. .mas_rpm_id = -1,
  832. .slv_rpm_id = 231,
  833. };
  834. static struct qcom_icc_node slv_qpic = {
  835. .name = "slv_qpic",
  836. .id = QCM2290_SLAVE_QPIC,
  837. .buswidth = 4,
  838. .qos.ap_owned = true,
  839. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  840. .mas_rpm_id = -1,
  841. .slv_rpm_id = 80,
  842. };
  843. static struct qcom_icc_node slv_qup_0 = {
  844. .name = "slv_qup_0",
  845. .id = QCM2290_SLAVE_QUP_0,
  846. .buswidth = 4,
  847. .qos.ap_owned = true,
  848. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  849. .mas_rpm_id = -1,
  850. .slv_rpm_id = 261,
  851. };
  852. static struct qcom_icc_node slv_sdcc_1 = {
  853. .name = "slv_sdcc_1",
  854. .id = QCM2290_SLAVE_SDCC_1,
  855. .buswidth = 4,
  856. .qos.ap_owned = true,
  857. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  858. .mas_rpm_id = -1,
  859. .slv_rpm_id = 31,
  860. };
  861. static struct qcom_icc_node slv_sdcc_2 = {
  862. .name = "slv_sdcc_2",
  863. .id = QCM2290_SLAVE_SDCC_2,
  864. .buswidth = 4,
  865. .qos.ap_owned = true,
  866. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  867. .mas_rpm_id = -1,
  868. .slv_rpm_id = 33,
  869. };
  870. static const u16 slv_snoc_cfg_links[] = {
  871. QCM2290_MASTER_SNOC_CFG,
  872. };
  873. static struct qcom_icc_node slv_snoc_cfg = {
  874. .name = "slv_snoc_cfg",
  875. .id = QCM2290_SLAVE_SNOC_CFG,
  876. .buswidth = 4,
  877. .qos.ap_owned = true,
  878. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  879. .mas_rpm_id = -1,
  880. .slv_rpm_id = 70,
  881. .num_links = ARRAY_SIZE(slv_snoc_cfg_links),
  882. .links = slv_snoc_cfg_links,
  883. };
  884. static struct qcom_icc_node slv_tcsr = {
  885. .name = "slv_tcsr",
  886. .id = QCM2290_SLAVE_TCSR,
  887. .buswidth = 4,
  888. .qos.ap_owned = true,
  889. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  890. .mas_rpm_id = -1,
  891. .slv_rpm_id = 50,
  892. };
  893. static struct qcom_icc_node slv_usb3 = {
  894. .name = "slv_usb3",
  895. .id = QCM2290_SLAVE_USB3,
  896. .buswidth = 4,
  897. .qos.ap_owned = true,
  898. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  899. .mas_rpm_id = -1,
  900. .slv_rpm_id = 22,
  901. };
  902. static struct qcom_icc_node slv_venus_cfg = {
  903. .name = "slv_venus_cfg",
  904. .id = QCM2290_SLAVE_VENUS_CFG,
  905. .buswidth = 4,
  906. .qos.ap_owned = true,
  907. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  908. .mas_rpm_id = -1,
  909. .slv_rpm_id = 10,
  910. };
  911. static struct qcom_icc_node slv_venus_throttle_cfg = {
  912. .name = "slv_venus_throttle_cfg",
  913. .id = QCM2290_SLAVE_VENUS_THROTTLE_CFG,
  914. .buswidth = 4,
  915. .qos.ap_owned = true,
  916. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  917. .mas_rpm_id = -1,
  918. .slv_rpm_id = 178,
  919. };
  920. static struct qcom_icc_node slv_vsense_ctrl_cfg = {
  921. .name = "slv_vsense_ctrl_cfg",
  922. .id = QCM2290_SLAVE_VSENSE_CTRL_CFG,
  923. .buswidth = 4,
  924. .qos.ap_owned = true,
  925. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  926. .mas_rpm_id = -1,
  927. .slv_rpm_id = 263,
  928. };
  929. static struct qcom_icc_node slv_service_cnoc = {
  930. .name = "slv_service_cnoc",
  931. .id = QCM2290_SLAVE_SERVICE_CNOC,
  932. .buswidth = 4,
  933. .qos.ap_owned = true,
  934. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  935. .mas_rpm_id = -1,
  936. .slv_rpm_id = 76,
  937. };
  938. static struct qcom_icc_node slv_qup_core_0 = {
  939. .name = "slv_qup_core_0",
  940. .id = QCM2290_SLAVE_QUP_CORE_0,
  941. .buswidth = 4,
  942. .qos.ap_owned = true,
  943. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  944. .mas_rpm_id = -1,
  945. .slv_rpm_id = 264,
  946. };
  947. static const u16 slv_snoc_bimc_nrt_links[] = {
  948. QCM2290_MASTER_SNOC_BIMC_NRT,
  949. };
  950. static struct qcom_icc_node slv_snoc_bimc_nrt = {
  951. .name = "slv_snoc_bimc_nrt",
  952. .id = QCM2290_SLAVE_SNOC_BIMC_NRT,
  953. .buswidth = 16,
  954. .qos.ap_owned = true,
  955. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  956. .mas_rpm_id = -1,
  957. .slv_rpm_id = 259,
  958. .num_links = ARRAY_SIZE(slv_snoc_bimc_nrt_links),
  959. .links = slv_snoc_bimc_nrt_links,
  960. };
  961. static const u16 slv_snoc_bimc_rt_links[] = {
  962. QCM2290_MASTER_SNOC_BIMC_RT,
  963. };
  964. static struct qcom_icc_node slv_snoc_bimc_rt = {
  965. .name = "slv_snoc_bimc_rt",
  966. .id = QCM2290_SLAVE_SNOC_BIMC_RT,
  967. .buswidth = 16,
  968. .qos.ap_owned = true,
  969. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  970. .mas_rpm_id = -1,
  971. .slv_rpm_id = 260,
  972. .num_links = ARRAY_SIZE(slv_snoc_bimc_rt_links),
  973. .links = slv_snoc_bimc_rt_links,
  974. };
  975. static struct qcom_icc_node slv_appss = {
  976. .name = "slv_appss",
  977. .id = QCM2290_SLAVE_APPSS,
  978. .buswidth = 8,
  979. .qos.ap_owned = true,
  980. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  981. .mas_rpm_id = -1,
  982. .slv_rpm_id = 20,
  983. };
  984. static const u16 slv_snoc_cnoc_links[] = {
  985. QCM2290_MASTER_SNOC_CNOC,
  986. };
  987. static struct qcom_icc_node slv_snoc_cnoc = {
  988. .name = "slv_snoc_cnoc",
  989. .id = QCM2290_SLAVE_SNOC_CNOC,
  990. .buswidth = 8,
  991. .mas_rpm_id = -1,
  992. .slv_rpm_id = 25,
  993. .num_links = ARRAY_SIZE(slv_snoc_cnoc_links),
  994. .links = slv_snoc_cnoc_links,
  995. };
  996. static struct qcom_icc_node slv_imem = {
  997. .name = "slv_imem",
  998. .id = QCM2290_SLAVE_IMEM,
  999. .buswidth = 8,
  1000. .mas_rpm_id = -1,
  1001. .slv_rpm_id = 26,
  1002. };
  1003. static struct qcom_icc_node slv_pimem = {
  1004. .name = "slv_pimem",
  1005. .id = QCM2290_SLAVE_PIMEM,
  1006. .buswidth = 8,
  1007. .qos.ap_owned = true,
  1008. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  1009. .mas_rpm_id = -1,
  1010. .slv_rpm_id = 166,
  1011. };
  1012. static const u16 slv_snoc_bimc_links[] = {
  1013. QCM2290_MASTER_SNOC_BIMC,
  1014. };
  1015. static struct qcom_icc_node slv_snoc_bimc = {
  1016. .name = "slv_snoc_bimc",
  1017. .id = QCM2290_SLAVE_SNOC_BIMC,
  1018. .buswidth = 16,
  1019. .mas_rpm_id = -1,
  1020. .slv_rpm_id = 24,
  1021. .num_links = ARRAY_SIZE(slv_snoc_bimc_links),
  1022. .links = slv_snoc_bimc_links,
  1023. };
  1024. static struct qcom_icc_node slv_service_snoc = {
  1025. .name = "slv_service_snoc",
  1026. .id = QCM2290_SLAVE_SERVICE_SNOC,
  1027. .buswidth = 4,
  1028. .qos.ap_owned = true,
  1029. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  1030. .mas_rpm_id = -1,
  1031. .slv_rpm_id = 29,
  1032. };
  1033. static struct qcom_icc_node slv_qdss_stm = {
  1034. .name = "slv_qdss_stm",
  1035. .id = QCM2290_SLAVE_QDSS_STM,
  1036. .buswidth = 4,
  1037. .mas_rpm_id = -1,
  1038. .slv_rpm_id = 30,
  1039. };
  1040. static struct qcom_icc_node slv_tcu = {
  1041. .name = "slv_tcu",
  1042. .id = QCM2290_SLAVE_TCU,
  1043. .buswidth = 8,
  1044. .qos.ap_owned = true,
  1045. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  1046. .mas_rpm_id = -1,
  1047. .slv_rpm_id = 133,
  1048. };
  1049. static const u16 slv_anoc_snoc_links[] = {
  1050. QCM2290_MASTER_ANOC_SNOC,
  1051. };
  1052. static struct qcom_icc_node slv_anoc_snoc = {
  1053. .name = "slv_anoc_snoc",
  1054. .id = QCM2290_SLAVE_ANOC_SNOC,
  1055. .buswidth = 16,
  1056. .mas_rpm_id = -1,
  1057. .slv_rpm_id = 141,
  1058. .num_links = ARRAY_SIZE(slv_anoc_snoc_links),
  1059. .links = slv_anoc_snoc_links,
  1060. };
  1061. /* NoC descriptors */
  1062. static struct qcom_icc_node * const qcm2290_bimc_nodes[] = {
  1063. [MASTER_APPSS_PROC] = &mas_appss_proc,
  1064. [MASTER_SNOC_BIMC_RT] = &mas_snoc_bimc_rt,
  1065. [MASTER_SNOC_BIMC_NRT] = &mas_snoc_bimc_nrt,
  1066. [MASTER_SNOC_BIMC] = &mas_snoc_bimc,
  1067. [MASTER_TCU_0] = &mas_tcu_0,
  1068. [MASTER_GFX3D] = &mas_gfx3d,
  1069. [SLAVE_EBI1] = &slv_ebi1,
  1070. [SLAVE_BIMC_SNOC] = &slv_bimc_snoc,
  1071. };
  1072. static const struct regmap_config qcm2290_bimc_regmap_config = {
  1073. .reg_bits = 32,
  1074. .reg_stride = 4,
  1075. .val_bits = 32,
  1076. .max_register = 0x80000,
  1077. .fast_io = true,
  1078. };
  1079. static const struct qcom_icc_desc qcm2290_bimc = {
  1080. .type = QCOM_ICC_BIMC,
  1081. .nodes = qcm2290_bimc_nodes,
  1082. .num_nodes = ARRAY_SIZE(qcm2290_bimc_nodes),
  1083. .regmap_cfg = &qcm2290_bimc_regmap_config,
  1084. /* M_REG_BASE() in vendor msm_bus_bimc_adhoc driver */
  1085. .qos_offset = 0x8000,
  1086. };
  1087. static struct qcom_icc_node * const qcm2290_cnoc_nodes[] = {
  1088. [MASTER_SNOC_CNOC] = &mas_snoc_cnoc,
  1089. [MASTER_QDSS_DAP] = &mas_qdss_dap,
  1090. [SLAVE_BIMC_CFG] = &slv_bimc_cfg,
  1091. [SLAVE_CAMERA_NRT_THROTTLE_CFG] = &slv_camera_nrt_throttle_cfg,
  1092. [SLAVE_CAMERA_RT_THROTTLE_CFG] = &slv_camera_rt_throttle_cfg,
  1093. [SLAVE_CAMERA_CFG] = &slv_camera_cfg,
  1094. [SLAVE_CLK_CTL] = &slv_clk_ctl,
  1095. [SLAVE_CRYPTO_0_CFG] = &slv_crypto_0_cfg,
  1096. [SLAVE_DISPLAY_CFG] = &slv_display_cfg,
  1097. [SLAVE_DISPLAY_THROTTLE_CFG] = &slv_display_throttle_cfg,
  1098. [SLAVE_GPU_CFG] = &slv_gpu_cfg,
  1099. [SLAVE_HWKM] = &slv_hwkm,
  1100. [SLAVE_IMEM_CFG] = &slv_imem_cfg,
  1101. [SLAVE_IPA_CFG] = &slv_ipa_cfg,
  1102. [SLAVE_LPASS] = &slv_lpass,
  1103. [SLAVE_MESSAGE_RAM] = &slv_message_ram,
  1104. [SLAVE_PDM] = &slv_pdm,
  1105. [SLAVE_PIMEM_CFG] = &slv_pimem_cfg,
  1106. [SLAVE_PKA_WRAPPER] = &slv_pka_wrapper,
  1107. [SLAVE_PMIC_ARB] = &slv_pmic_arb,
  1108. [SLAVE_PRNG] = &slv_prng,
  1109. [SLAVE_QDSS_CFG] = &slv_qdss_cfg,
  1110. [SLAVE_QM_CFG] = &slv_qm_cfg,
  1111. [SLAVE_QM_MPU_CFG] = &slv_qm_mpu_cfg,
  1112. [SLAVE_QPIC] = &slv_qpic,
  1113. [SLAVE_QUP_0] = &slv_qup_0,
  1114. [SLAVE_SDCC_1] = &slv_sdcc_1,
  1115. [SLAVE_SDCC_2] = &slv_sdcc_2,
  1116. [SLAVE_SNOC_CFG] = &slv_snoc_cfg,
  1117. [SLAVE_TCSR] = &slv_tcsr,
  1118. [SLAVE_USB3] = &slv_usb3,
  1119. [SLAVE_VENUS_CFG] = &slv_venus_cfg,
  1120. [SLAVE_VENUS_THROTTLE_CFG] = &slv_venus_throttle_cfg,
  1121. [SLAVE_VSENSE_CTRL_CFG] = &slv_vsense_ctrl_cfg,
  1122. [SLAVE_SERVICE_CNOC] = &slv_service_cnoc,
  1123. };
  1124. static const struct regmap_config qcm2290_cnoc_regmap_config = {
  1125. .reg_bits = 32,
  1126. .reg_stride = 4,
  1127. .val_bits = 32,
  1128. .max_register = 0x8200,
  1129. .fast_io = true,
  1130. };
  1131. static const struct qcom_icc_desc qcm2290_cnoc = {
  1132. .type = QCOM_ICC_NOC,
  1133. .nodes = qcm2290_cnoc_nodes,
  1134. .num_nodes = ARRAY_SIZE(qcm2290_cnoc_nodes),
  1135. .regmap_cfg = &qcm2290_cnoc_regmap_config,
  1136. };
  1137. static struct qcom_icc_node * const qcm2290_snoc_nodes[] = {
  1138. [MASTER_CRYPTO_CORE0] = &mas_crypto_core0,
  1139. [MASTER_SNOC_CFG] = &mas_snoc_cfg,
  1140. [MASTER_TIC] = &mas_tic,
  1141. [MASTER_ANOC_SNOC] = &mas_anoc_snoc,
  1142. [MASTER_BIMC_SNOC] = &mas_bimc_snoc,
  1143. [MASTER_PIMEM] = &mas_pimem,
  1144. [MASTER_QDSS_BAM] = &mas_qdss_bam,
  1145. [MASTER_QUP_0] = &mas_qup_0,
  1146. [MASTER_IPA] = &mas_ipa,
  1147. [MASTER_QDSS_ETR] = &mas_qdss_etr,
  1148. [MASTER_SDCC_1] = &mas_sdcc_1,
  1149. [MASTER_SDCC_2] = &mas_sdcc_2,
  1150. [MASTER_QPIC] = &mas_qpic,
  1151. [MASTER_USB3_0] = &mas_usb3_0,
  1152. [SLAVE_APPSS] = &slv_appss,
  1153. [SLAVE_SNOC_CNOC] = &slv_snoc_cnoc,
  1154. [SLAVE_IMEM] = &slv_imem,
  1155. [SLAVE_PIMEM] = &slv_pimem,
  1156. [SLAVE_SNOC_BIMC] = &slv_snoc_bimc,
  1157. [SLAVE_SERVICE_SNOC] = &slv_service_snoc,
  1158. [SLAVE_QDSS_STM] = &slv_qdss_stm,
  1159. [SLAVE_TCU] = &slv_tcu,
  1160. [SLAVE_ANOC_SNOC] = &slv_anoc_snoc,
  1161. };
  1162. static const struct regmap_config qcm2290_snoc_regmap_config = {
  1163. .reg_bits = 32,
  1164. .reg_stride = 4,
  1165. .val_bits = 32,
  1166. .max_register = 0x60200,
  1167. .fast_io = true,
  1168. };
  1169. static const struct qcom_icc_desc qcm2290_snoc = {
  1170. .type = QCOM_ICC_QNOC,
  1171. .nodes = qcm2290_snoc_nodes,
  1172. .num_nodes = ARRAY_SIZE(qcm2290_snoc_nodes),
  1173. .regmap_cfg = &qcm2290_snoc_regmap_config,
  1174. /* Vendor DT node fab-sys_noc property 'qcom,base-offset' */
  1175. .qos_offset = 0x15000,
  1176. };
  1177. static struct qcom_icc_node * const qcm2290_qup_virt_nodes[] = {
  1178. [MASTER_QUP_CORE_0] = &mas_qup_core_0,
  1179. [SLAVE_QUP_CORE_0] = &slv_qup_core_0
  1180. };
  1181. static const struct qcom_icc_desc qcm2290_qup_virt = {
  1182. .type = QCOM_ICC_QNOC,
  1183. .nodes = qcm2290_qup_virt_nodes,
  1184. .num_nodes = ARRAY_SIZE(qcm2290_qup_virt_nodes),
  1185. };
  1186. static struct qcom_icc_node * const qcm2290_mmnrt_virt_nodes[] = {
  1187. [MASTER_CAMNOC_SF] = &mas_camnoc_sf,
  1188. [MASTER_VIDEO_P0] = &mas_video_p0,
  1189. [MASTER_VIDEO_PROC] = &mas_video_proc,
  1190. [SLAVE_SNOC_BIMC_NRT] = &slv_snoc_bimc_nrt,
  1191. };
  1192. static const struct qcom_icc_desc qcm2290_mmnrt_virt = {
  1193. .type = QCOM_ICC_QNOC,
  1194. .nodes = qcm2290_mmnrt_virt_nodes,
  1195. .num_nodes = ARRAY_SIZE(qcm2290_mmnrt_virt_nodes),
  1196. .regmap_cfg = &qcm2290_snoc_regmap_config,
  1197. .qos_offset = 0x15000,
  1198. };
  1199. static struct qcom_icc_node * const qcm2290_mmrt_virt_nodes[] = {
  1200. [MASTER_CAMNOC_HF] = &mas_camnoc_hf,
  1201. [MASTER_MDP0] = &mas_mdp0,
  1202. [SLAVE_SNOC_BIMC_RT] = &slv_snoc_bimc_rt,
  1203. };
  1204. static const struct qcom_icc_desc qcm2290_mmrt_virt = {
  1205. .type = QCOM_ICC_QNOC,
  1206. .nodes = qcm2290_mmrt_virt_nodes,
  1207. .num_nodes = ARRAY_SIZE(qcm2290_mmrt_virt_nodes),
  1208. .regmap_cfg = &qcm2290_snoc_regmap_config,
  1209. .qos_offset = 0x15000,
  1210. };
  1211. static const struct of_device_id qcm2290_noc_of_match[] = {
  1212. { .compatible = "qcom,qcm2290-bimc", .data = &qcm2290_bimc },
  1213. { .compatible = "qcom,qcm2290-cnoc", .data = &qcm2290_cnoc },
  1214. { .compatible = "qcom,qcm2290-snoc", .data = &qcm2290_snoc },
  1215. { .compatible = "qcom,qcm2290-qup-virt", .data = &qcm2290_qup_virt },
  1216. { .compatible = "qcom,qcm2290-mmrt-virt", .data = &qcm2290_mmrt_virt },
  1217. { .compatible = "qcom,qcm2290-mmnrt-virt", .data = &qcm2290_mmnrt_virt },
  1218. { },
  1219. };
  1220. MODULE_DEVICE_TABLE(of, qcm2290_noc_of_match);
  1221. static struct platform_driver qcm2290_noc_driver = {
  1222. .probe = qnoc_probe,
  1223. .remove = qnoc_remove,
  1224. .driver = {
  1225. .name = "qnoc-qcm2290",
  1226. .of_match_table = qcm2290_noc_of_match,
  1227. .sync_state = icc_sync_state,
  1228. },
  1229. };
  1230. module_platform_driver(qcm2290_noc_driver);
  1231. MODULE_DESCRIPTION("Qualcomm QCM2290 NoC driver");
  1232. MODULE_LICENSE("GPL v2");