qib_iba6120.c 108 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536
  1. /*
  2. * Copyright (c) 2013 - 2017 Intel Corporation. All rights reserved.
  3. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  4. * All rights reserved.
  5. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. /*
  36. * This file contains all of the code that is specific to the
  37. * QLogic_IB 6120 PCIe chip.
  38. */
  39. #include <linux/interrupt.h>
  40. #include <linux/pci.h>
  41. #include <linux/delay.h>
  42. #include <rdma/ib_verbs.h>
  43. #include "qib.h"
  44. #include "qib_6120_regs.h"
  45. static void qib_6120_setup_setextled(struct qib_pportdata *, u32);
  46. static void sendctrl_6120_mod(struct qib_pportdata *ppd, u32 op);
  47. static u8 qib_6120_phys_portstate(u64);
  48. static u32 qib_6120_iblink_state(u64);
  49. /*
  50. * This file contains all the chip-specific register information and
  51. * access functions for the Intel Intel_IB PCI-Express chip.
  52. *
  53. */
  54. /* KREG_IDX uses machine-generated #defines */
  55. #define KREG_IDX(regname) (QIB_6120_##regname##_OFFS / sizeof(u64))
  56. /* Use defines to tie machine-generated names to lower-case names */
  57. #define kr_extctrl KREG_IDX(EXTCtrl)
  58. #define kr_extstatus KREG_IDX(EXTStatus)
  59. #define kr_gpio_clear KREG_IDX(GPIOClear)
  60. #define kr_gpio_mask KREG_IDX(GPIOMask)
  61. #define kr_gpio_out KREG_IDX(GPIOOut)
  62. #define kr_gpio_status KREG_IDX(GPIOStatus)
  63. #define kr_rcvctrl KREG_IDX(RcvCtrl)
  64. #define kr_sendctrl KREG_IDX(SendCtrl)
  65. #define kr_partitionkey KREG_IDX(RcvPartitionKey)
  66. #define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
  67. #define kr_ibcstatus KREG_IDX(IBCStatus)
  68. #define kr_ibcctrl KREG_IDX(IBCCtrl)
  69. #define kr_sendbuffererror KREG_IDX(SendBufErr0)
  70. #define kr_rcvbthqp KREG_IDX(RcvBTHQP)
  71. #define kr_counterregbase KREG_IDX(CntrRegBase)
  72. #define kr_palign KREG_IDX(PageAlign)
  73. #define kr_rcvegrbase KREG_IDX(RcvEgrBase)
  74. #define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
  75. #define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
  76. #define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
  77. #define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
  78. #define kr_rcvtidbase KREG_IDX(RcvTIDBase)
  79. #define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
  80. #define kr_scratch KREG_IDX(Scratch)
  81. #define kr_sendctrl KREG_IDX(SendCtrl)
  82. #define kr_sendpioavailaddr KREG_IDX(SendPIOAvailAddr)
  83. #define kr_sendpiobufbase KREG_IDX(SendPIOBufBase)
  84. #define kr_sendpiobufcnt KREG_IDX(SendPIOBufCnt)
  85. #define kr_sendpiosize KREG_IDX(SendPIOSize)
  86. #define kr_sendregbase KREG_IDX(SendRegBase)
  87. #define kr_userregbase KREG_IDX(UserRegBase)
  88. #define kr_control KREG_IDX(Control)
  89. #define kr_intclear KREG_IDX(IntClear)
  90. #define kr_intmask KREG_IDX(IntMask)
  91. #define kr_intstatus KREG_IDX(IntStatus)
  92. #define kr_errclear KREG_IDX(ErrClear)
  93. #define kr_errmask KREG_IDX(ErrMask)
  94. #define kr_errstatus KREG_IDX(ErrStatus)
  95. #define kr_hwerrclear KREG_IDX(HwErrClear)
  96. #define kr_hwerrmask KREG_IDX(HwErrMask)
  97. #define kr_hwerrstatus KREG_IDX(HwErrStatus)
  98. #define kr_revision KREG_IDX(Revision)
  99. #define kr_portcnt KREG_IDX(PortCnt)
  100. #define kr_serdes_cfg0 KREG_IDX(SerdesCfg0)
  101. #define kr_serdes_cfg1 (kr_serdes_cfg0 + 1)
  102. #define kr_serdes_stat KREG_IDX(SerdesStat)
  103. #define kr_xgxs_cfg KREG_IDX(XGXSCfg)
  104. /* These must only be written via qib_write_kreg_ctxt() */
  105. #define kr_rcvhdraddr KREG_IDX(RcvHdrAddr0)
  106. #define kr_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
  107. #define CREG_IDX(regname) ((QIB_6120_##regname##_OFFS - \
  108. QIB_6120_LBIntCnt_OFFS) / sizeof(u64))
  109. #define cr_badformat CREG_IDX(RxBadFormatCnt)
  110. #define cr_erricrc CREG_IDX(RxICRCErrCnt)
  111. #define cr_errlink CREG_IDX(RxLinkProblemCnt)
  112. #define cr_errlpcrc CREG_IDX(RxLPCRCErrCnt)
  113. #define cr_errpkey CREG_IDX(RxPKeyMismatchCnt)
  114. #define cr_rcvflowctrl_err CREG_IDX(RxFlowCtrlErrCnt)
  115. #define cr_err_rlen CREG_IDX(RxLenErrCnt)
  116. #define cr_errslen CREG_IDX(TxLenErrCnt)
  117. #define cr_errtidfull CREG_IDX(RxTIDFullErrCnt)
  118. #define cr_errtidvalid CREG_IDX(RxTIDValidErrCnt)
  119. #define cr_errvcrc CREG_IDX(RxVCRCErrCnt)
  120. #define cr_ibstatuschange CREG_IDX(IBStatusChangeCnt)
  121. #define cr_lbint CREG_IDX(LBIntCnt)
  122. #define cr_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
  123. #define cr_invalidslen CREG_IDX(TxMaxMinLenErrCnt)
  124. #define cr_lbflowstall CREG_IDX(LBFlowStallCnt)
  125. #define cr_pktrcv CREG_IDX(RxDataPktCnt)
  126. #define cr_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
  127. #define cr_pktsend CREG_IDX(TxDataPktCnt)
  128. #define cr_pktsendflow CREG_IDX(TxFlowPktCnt)
  129. #define cr_portovfl CREG_IDX(RxP0HdrEgrOvflCnt)
  130. #define cr_rcvebp CREG_IDX(RxEBPCnt)
  131. #define cr_rcvovfl CREG_IDX(RxBufOvflCnt)
  132. #define cr_senddropped CREG_IDX(TxDroppedPktCnt)
  133. #define cr_sendstall CREG_IDX(TxFlowStallCnt)
  134. #define cr_sendunderrun CREG_IDX(TxUnderrunCnt)
  135. #define cr_wordrcv CREG_IDX(RxDwordCnt)
  136. #define cr_wordsend CREG_IDX(TxDwordCnt)
  137. #define cr_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
  138. #define cr_rxdroppkt CREG_IDX(RxDroppedPktCnt)
  139. #define cr_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
  140. #define cr_iblinkdown CREG_IDX(IBLinkDownedCnt)
  141. #define cr_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
  142. #define SYM_RMASK(regname, fldname) ((u64) \
  143. QIB_6120_##regname##_##fldname##_RMASK)
  144. #define SYM_MASK(regname, fldname) ((u64) \
  145. QIB_6120_##regname##_##fldname##_RMASK << \
  146. QIB_6120_##regname##_##fldname##_LSB)
  147. #define SYM_LSB(regname, fldname) (QIB_6120_##regname##_##fldname##_LSB)
  148. #define SYM_FIELD(value, regname, fldname) ((u64) \
  149. (((value) >> SYM_LSB(regname, fldname)) & \
  150. SYM_RMASK(regname, fldname)))
  151. #define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
  152. #define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
  153. /* link training states, from IBC */
  154. #define IB_6120_LT_STATE_DISABLED 0x00
  155. #define IB_6120_LT_STATE_LINKUP 0x01
  156. #define IB_6120_LT_STATE_POLLACTIVE 0x02
  157. #define IB_6120_LT_STATE_POLLQUIET 0x03
  158. #define IB_6120_LT_STATE_SLEEPDELAY 0x04
  159. #define IB_6120_LT_STATE_SLEEPQUIET 0x05
  160. #define IB_6120_LT_STATE_CFGDEBOUNCE 0x08
  161. #define IB_6120_LT_STATE_CFGRCVFCFG 0x09
  162. #define IB_6120_LT_STATE_CFGWAITRMT 0x0a
  163. #define IB_6120_LT_STATE_CFGIDLE 0x0b
  164. #define IB_6120_LT_STATE_RECOVERRETRAIN 0x0c
  165. #define IB_6120_LT_STATE_RECOVERWAITRMT 0x0e
  166. #define IB_6120_LT_STATE_RECOVERIDLE 0x0f
  167. /* link state machine states from IBC */
  168. #define IB_6120_L_STATE_DOWN 0x0
  169. #define IB_6120_L_STATE_INIT 0x1
  170. #define IB_6120_L_STATE_ARM 0x2
  171. #define IB_6120_L_STATE_ACTIVE 0x3
  172. #define IB_6120_L_STATE_ACT_DEFER 0x4
  173. static const u8 qib_6120_physportstate[0x20] = {
  174. [IB_6120_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
  175. [IB_6120_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
  176. [IB_6120_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
  177. [IB_6120_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
  178. [IB_6120_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
  179. [IB_6120_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
  180. [IB_6120_LT_STATE_CFGDEBOUNCE] =
  181. IB_PHYSPORTSTATE_CFG_TRAIN,
  182. [IB_6120_LT_STATE_CFGRCVFCFG] =
  183. IB_PHYSPORTSTATE_CFG_TRAIN,
  184. [IB_6120_LT_STATE_CFGWAITRMT] =
  185. IB_PHYSPORTSTATE_CFG_TRAIN,
  186. [IB_6120_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_TRAIN,
  187. [IB_6120_LT_STATE_RECOVERRETRAIN] =
  188. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  189. [IB_6120_LT_STATE_RECOVERWAITRMT] =
  190. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  191. [IB_6120_LT_STATE_RECOVERIDLE] =
  192. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  193. [0x10] = IB_PHYSPORTSTATE_CFG_TRAIN,
  194. [0x11] = IB_PHYSPORTSTATE_CFG_TRAIN,
  195. [0x12] = IB_PHYSPORTSTATE_CFG_TRAIN,
  196. [0x13] = IB_PHYSPORTSTATE_CFG_TRAIN,
  197. [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
  198. [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
  199. [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
  200. [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
  201. };
  202. struct qib_chip_specific {
  203. u64 __iomem *cregbase;
  204. u64 *cntrs;
  205. u64 *portcntrs;
  206. void *dummy_hdrq; /* used after ctxt close */
  207. dma_addr_t dummy_hdrq_phys;
  208. spinlock_t kernel_tid_lock; /* no back to back kernel TID writes */
  209. spinlock_t user_tid_lock; /* no back to back user TID writes */
  210. spinlock_t rcvmod_lock; /* protect rcvctrl shadow changes */
  211. spinlock_t gpio_lock; /* RMW of shadows/regs for ExtCtrl and GPIO */
  212. u64 hwerrmask;
  213. u64 errormask;
  214. u64 gpio_out; /* shadow of kr_gpio_out, for rmw ops */
  215. u64 gpio_mask; /* shadow the gpio mask register */
  216. u64 extctrl; /* shadow the gpio output enable, etc... */
  217. /*
  218. * these 5 fields are used to establish deltas for IB symbol
  219. * errors and linkrecovery errors. They can be reported on
  220. * some chips during link negotiation prior to INIT, and with
  221. * DDR when faking DDR negotiations with non-IBTA switches.
  222. * The chip counters are adjusted at driver unload if there is
  223. * a non-zero delta.
  224. */
  225. u64 ibdeltainprog;
  226. u64 ibsymdelta;
  227. u64 ibsymsnap;
  228. u64 iblnkerrdelta;
  229. u64 iblnkerrsnap;
  230. u64 ibcctrl; /* shadow for kr_ibcctrl */
  231. u32 lastlinkrecov; /* link recovery issue */
  232. u32 cntrnamelen;
  233. u32 portcntrnamelen;
  234. u32 ncntrs;
  235. u32 nportcntrs;
  236. /* used with gpio interrupts to implement IB counters */
  237. u32 rxfc_unsupvl_errs;
  238. u32 overrun_thresh_errs;
  239. /*
  240. * these count only cases where _successive_ LocalLinkIntegrity
  241. * errors were seen in the receive headers of IB standard packets
  242. */
  243. u32 lli_errs;
  244. u32 lli_counter;
  245. u64 lli_thresh;
  246. u64 sword; /* total dwords sent (sample result) */
  247. u64 rword; /* total dwords received (sample result) */
  248. u64 spkts; /* total packets sent (sample result) */
  249. u64 rpkts; /* total packets received (sample result) */
  250. u64 xmit_wait; /* # of ticks no data sent (sample result) */
  251. struct timer_list pma_timer;
  252. struct qib_pportdata *ppd;
  253. char emsgbuf[128];
  254. char bitsmsgbuf[64];
  255. u8 pma_sample_status;
  256. };
  257. /* ibcctrl bits */
  258. #define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
  259. /* cycle through TS1/TS2 till OK */
  260. #define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
  261. /* wait for TS1, then go on */
  262. #define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
  263. #define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
  264. #define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
  265. #define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
  266. #define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
  267. #define QLOGIC_IB_IBCC_LINKCMD_SHIFT 18
  268. /*
  269. * We could have a single register get/put routine, that takes a group type,
  270. * but this is somewhat clearer and cleaner. It also gives us some error
  271. * checking. 64 bit register reads should always work, but are inefficient
  272. * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
  273. * so we use kreg32 wherever possible. User register and counter register
  274. * reads are always 32 bit reads, so only one form of those routines.
  275. */
  276. /**
  277. * qib_read_ureg32 - read 32-bit virtualized per-context register
  278. * @dd: device
  279. * @regno: register number
  280. * @ctxt: context number
  281. *
  282. * Return the contents of a register that is virtualized to be per context.
  283. * Returns -1 on errors (not distinguishable from valid contents at
  284. * runtime; we may add a separate error variable at some point).
  285. */
  286. static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
  287. enum qib_ureg regno, int ctxt)
  288. {
  289. if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
  290. return 0;
  291. if (dd->userbase)
  292. return readl(regno + (u64 __iomem *)
  293. ((char __iomem *)dd->userbase +
  294. dd->ureg_align * ctxt));
  295. else
  296. return readl(regno + (u64 __iomem *)
  297. (dd->uregbase +
  298. (char __iomem *)dd->kregbase +
  299. dd->ureg_align * ctxt));
  300. }
  301. /**
  302. * qib_write_ureg - write 32-bit virtualized per-context register
  303. * @dd: device
  304. * @regno: register number
  305. * @value: value
  306. * @ctxt: context
  307. *
  308. * Write the contents of a register that is virtualized to be per context.
  309. */
  310. static inline void qib_write_ureg(const struct qib_devdata *dd,
  311. enum qib_ureg regno, u64 value, int ctxt)
  312. {
  313. u64 __iomem *ubase;
  314. if (dd->userbase)
  315. ubase = (u64 __iomem *)
  316. ((char __iomem *) dd->userbase +
  317. dd->ureg_align * ctxt);
  318. else
  319. ubase = (u64 __iomem *)
  320. (dd->uregbase +
  321. (char __iomem *) dd->kregbase +
  322. dd->ureg_align * ctxt);
  323. if (dd->kregbase && (dd->flags & QIB_PRESENT))
  324. writeq(value, &ubase[regno]);
  325. }
  326. static inline u32 qib_read_kreg32(const struct qib_devdata *dd,
  327. const u16 regno)
  328. {
  329. if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
  330. return -1;
  331. return readl((u32 __iomem *)&dd->kregbase[regno]);
  332. }
  333. static inline u64 qib_read_kreg64(const struct qib_devdata *dd,
  334. const u16 regno)
  335. {
  336. if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
  337. return -1;
  338. return readq(&dd->kregbase[regno]);
  339. }
  340. static inline void qib_write_kreg(const struct qib_devdata *dd,
  341. const u16 regno, u64 value)
  342. {
  343. if (dd->kregbase && (dd->flags & QIB_PRESENT))
  344. writeq(value, &dd->kregbase[regno]);
  345. }
  346. /**
  347. * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
  348. * @dd: the qlogic_ib device
  349. * @regno: the register number to write
  350. * @ctxt: the context containing the register
  351. * @value: the value to write
  352. */
  353. static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
  354. const u16 regno, unsigned ctxt,
  355. u64 value)
  356. {
  357. qib_write_kreg(dd, regno + ctxt, value);
  358. }
  359. static inline void write_6120_creg(const struct qib_devdata *dd,
  360. u16 regno, u64 value)
  361. {
  362. if (dd->cspec->cregbase && (dd->flags & QIB_PRESENT))
  363. writeq(value, &dd->cspec->cregbase[regno]);
  364. }
  365. static inline u64 read_6120_creg(const struct qib_devdata *dd, u16 regno)
  366. {
  367. if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
  368. return 0;
  369. return readq(&dd->cspec->cregbase[regno]);
  370. }
  371. static inline u32 read_6120_creg32(const struct qib_devdata *dd, u16 regno)
  372. {
  373. if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
  374. return 0;
  375. return readl(&dd->cspec->cregbase[regno]);
  376. }
  377. /* kr_control bits */
  378. #define QLOGIC_IB_C_RESET 1U
  379. /* kr_intstatus, kr_intclear, kr_intmask bits */
  380. #define QLOGIC_IB_I_RCVURG_MASK ((1U << 5) - 1)
  381. #define QLOGIC_IB_I_RCVURG_SHIFT 0
  382. #define QLOGIC_IB_I_RCVAVAIL_MASK ((1U << 5) - 1)
  383. #define QLOGIC_IB_I_RCVAVAIL_SHIFT 12
  384. #define QLOGIC_IB_C_FREEZEMODE 0x00000002
  385. #define QLOGIC_IB_C_LINKENABLE 0x00000004
  386. #define QLOGIC_IB_I_ERROR 0x0000000080000000ULL
  387. #define QLOGIC_IB_I_SPIOSENT 0x0000000040000000ULL
  388. #define QLOGIC_IB_I_SPIOBUFAVAIL 0x0000000020000000ULL
  389. #define QLOGIC_IB_I_GPIO 0x0000000010000000ULL
  390. #define QLOGIC_IB_I_BITSEXTANT \
  391. ((QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT) | \
  392. (QLOGIC_IB_I_RCVAVAIL_MASK << \
  393. QLOGIC_IB_I_RCVAVAIL_SHIFT) | \
  394. QLOGIC_IB_I_ERROR | QLOGIC_IB_I_SPIOSENT | \
  395. QLOGIC_IB_I_SPIOBUFAVAIL | QLOGIC_IB_I_GPIO)
  396. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  397. #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK 0x000000000000003fULL
  398. #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT 0
  399. #define QLOGIC_IB_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
  400. #define QLOGIC_IB_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
  401. #define QLOGIC_IB_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
  402. #define QLOGIC_IB_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
  403. #define QLOGIC_IB_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
  404. #define QLOGIC_IB_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  405. #define QLOGIC_IB_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  406. #define QLOGIC_IB_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
  407. #define QLOGIC_IB_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
  408. #define QLOGIC_IB_HWE_SERDESPLLFAILED 0x1000000000000000ULL
  409. /* kr_extstatus bits */
  410. #define QLOGIC_IB_EXTS_FREQSEL 0x2
  411. #define QLOGIC_IB_EXTS_SERDESSEL 0x4
  412. #define QLOGIC_IB_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  413. #define QLOGIC_IB_EXTS_MEMBIST_FOUND 0x0000000000008000
  414. /* kr_xgxsconfig bits */
  415. #define QLOGIC_IB_XGXS_RESET 0x5ULL
  416. #define _QIB_GPIO_SDA_NUM 1
  417. #define _QIB_GPIO_SCL_NUM 0
  418. /* Bits in GPIO for the added IB link interrupts */
  419. #define GPIO_RXUVL_BIT 3
  420. #define GPIO_OVRUN_BIT 4
  421. #define GPIO_LLI_BIT 5
  422. #define GPIO_ERRINTR_MASK 0x38
  423. #define QLOGIC_IB_RT_BUFSIZE_MASK 0xe0000000ULL
  424. #define QLOGIC_IB_RT_BUFSIZE_SHIFTVAL(tid) \
  425. ((((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) >> 29) + 11 - 1)
  426. #define QLOGIC_IB_RT_BUFSIZE(tid) (1 << QLOGIC_IB_RT_BUFSIZE_SHIFTVAL(tid))
  427. #define QLOGIC_IB_RT_IS_VALID(tid) \
  428. (((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) && \
  429. ((((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) != QLOGIC_IB_RT_BUFSIZE_MASK)))
  430. #define QLOGIC_IB_RT_ADDR_MASK 0x1FFFFFFFULL /* 29 bits valid */
  431. #define QLOGIC_IB_RT_ADDR_SHIFT 10
  432. #define QLOGIC_IB_R_INTRAVAIL_SHIFT 16
  433. #define QLOGIC_IB_R_TAILUPD_SHIFT 31
  434. #define IBA6120_R_PKEY_DIS_SHIFT 30
  435. #define PBC_6120_VL15_SEND_CTRL (1ULL << 31) /* pbc; VL15; link_buf only */
  436. #define IBCBUSFRSPCPARITYERR HWE_MASK(IBCBusFromSPCParityErr)
  437. #define IBCBUSTOSPCPARITYERR HWE_MASK(IBCBusToSPCParityErr)
  438. #define SYM_MASK_BIT(regname, fldname, bit) ((u64) \
  439. ((1ULL << (SYM_LSB(regname, fldname) + (bit)))))
  440. #define TXEMEMPARITYERR_PIOBUF \
  441. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 0)
  442. #define TXEMEMPARITYERR_PIOPBC \
  443. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 1)
  444. #define TXEMEMPARITYERR_PIOLAUNCHFIFO \
  445. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 2)
  446. #define RXEMEMPARITYERR_RCVBUF \
  447. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 0)
  448. #define RXEMEMPARITYERR_LOOKUPQ \
  449. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 1)
  450. #define RXEMEMPARITYERR_EXPTID \
  451. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 2)
  452. #define RXEMEMPARITYERR_EAGERTID \
  453. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 3)
  454. #define RXEMEMPARITYERR_FLAGBUF \
  455. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 4)
  456. #define RXEMEMPARITYERR_DATAINFO \
  457. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 5)
  458. #define RXEMEMPARITYERR_HDRINFO \
  459. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 6)
  460. /* 6120 specific hardware errors... */
  461. static const struct qib_hwerror_msgs qib_6120_hwerror_msgs[] = {
  462. /* generic hardware errors */
  463. QLOGIC_IB_HWE_MSG(IBCBUSFRSPCPARITYERR, "QIB2IB Parity"),
  464. QLOGIC_IB_HWE_MSG(IBCBUSTOSPCPARITYERR, "IB2QIB Parity"),
  465. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOBUF,
  466. "TXE PIOBUF Memory Parity"),
  467. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOPBC,
  468. "TXE PIOPBC Memory Parity"),
  469. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOLAUNCHFIFO,
  470. "TXE PIOLAUNCHFIFO Memory Parity"),
  471. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_RCVBUF,
  472. "RXE RCVBUF Memory Parity"),
  473. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_LOOKUPQ,
  474. "RXE LOOKUPQ Memory Parity"),
  475. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EAGERTID,
  476. "RXE EAGERTID Memory Parity"),
  477. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EXPTID,
  478. "RXE EXPTID Memory Parity"),
  479. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_FLAGBUF,
  480. "RXE FLAGBUF Memory Parity"),
  481. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_DATAINFO,
  482. "RXE DATAINFO Memory Parity"),
  483. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_HDRINFO,
  484. "RXE HDRINFO Memory Parity"),
  485. /* chip-specific hardware errors */
  486. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEPOISONEDTLP,
  487. "PCIe Poisoned TLP"),
  488. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLTIMEOUT,
  489. "PCIe completion timeout"),
  490. /*
  491. * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
  492. * parity or memory parity error failures, because most likely we
  493. * won't be able to talk to the core of the chip. Nonetheless, we
  494. * might see them, if they are in parts of the PCIe core that aren't
  495. * essential.
  496. */
  497. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE1PLLFAILED,
  498. "PCIePLL1"),
  499. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE0PLLFAILED,
  500. "PCIePLL0"),
  501. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXTLH,
  502. "PCIe XTLH core parity"),
  503. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXADM,
  504. "PCIe ADM TX core parity"),
  505. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYRADM,
  506. "PCIe ADM RX core parity"),
  507. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SERDESPLLFAILED,
  508. "SerDes PLL"),
  509. };
  510. #define TXE_PIO_PARITY (TXEMEMPARITYERR_PIOBUF | TXEMEMPARITYERR_PIOPBC)
  511. #define _QIB_PLL_FAIL (QLOGIC_IB_HWE_COREPLL_FBSLIP | \
  512. QLOGIC_IB_HWE_COREPLL_RFSLIP)
  513. /* variables for sanity checking interrupt and errors */
  514. #define IB_HWE_BITSEXTANT \
  515. (HWE_MASK(RXEMemParityErr) | \
  516. HWE_MASK(TXEMemParityErr) | \
  517. (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK << \
  518. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) | \
  519. QLOGIC_IB_HWE_PCIE1PLLFAILED | \
  520. QLOGIC_IB_HWE_PCIE0PLLFAILED | \
  521. QLOGIC_IB_HWE_PCIEPOISONEDTLP | \
  522. QLOGIC_IB_HWE_PCIECPLTIMEOUT | \
  523. QLOGIC_IB_HWE_PCIEBUSPARITYXTLH | \
  524. QLOGIC_IB_HWE_PCIEBUSPARITYXADM | \
  525. QLOGIC_IB_HWE_PCIEBUSPARITYRADM | \
  526. HWE_MASK(PowerOnBISTFailed) | \
  527. QLOGIC_IB_HWE_COREPLL_FBSLIP | \
  528. QLOGIC_IB_HWE_COREPLL_RFSLIP | \
  529. QLOGIC_IB_HWE_SERDESPLLFAILED | \
  530. HWE_MASK(IBCBusToSPCParityErr) | \
  531. HWE_MASK(IBCBusFromSPCParityErr))
  532. #define IB_E_BITSEXTANT \
  533. (ERR_MASK(RcvFormatErr) | ERR_MASK(RcvVCRCErr) | \
  534. ERR_MASK(RcvICRCErr) | ERR_MASK(RcvMinPktLenErr) | \
  535. ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvLongPktLenErr) | \
  536. ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvUnexpectedCharErr) | \
  537. ERR_MASK(RcvUnsupportedVLErr) | ERR_MASK(RcvEBPErr) | \
  538. ERR_MASK(RcvIBFlowErr) | ERR_MASK(RcvBadVersionErr) | \
  539. ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) | \
  540. ERR_MASK(RcvBadTidErr) | ERR_MASK(RcvHdrLenErr) | \
  541. ERR_MASK(RcvHdrErr) | ERR_MASK(RcvIBLostLinkErr) | \
  542. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendMaxPktLenErr) | \
  543. ERR_MASK(SendUnderRunErr) | ERR_MASK(SendPktLenErr) | \
  544. ERR_MASK(SendDroppedSmpPktErr) | \
  545. ERR_MASK(SendDroppedDataPktErr) | \
  546. ERR_MASK(SendPioArmLaunchErr) | \
  547. ERR_MASK(SendUnexpectedPktNumErr) | \
  548. ERR_MASK(SendUnsupportedVLErr) | ERR_MASK(IBStatusChanged) | \
  549. ERR_MASK(InvalidAddrErr) | ERR_MASK(ResetNegated) | \
  550. ERR_MASK(HardwareErr))
  551. #define QLOGIC_IB_E_PKTERRS ( \
  552. ERR_MASK(SendPktLenErr) | \
  553. ERR_MASK(SendDroppedDataPktErr) | \
  554. ERR_MASK(RcvVCRCErr) | \
  555. ERR_MASK(RcvICRCErr) | \
  556. ERR_MASK(RcvShortPktLenErr) | \
  557. ERR_MASK(RcvEBPErr))
  558. /* These are all rcv-related errors which we want to count for stats */
  559. #define E_SUM_PKTERRS \
  560. (ERR_MASK(RcvHdrLenErr) | ERR_MASK(RcvBadTidErr) | \
  561. ERR_MASK(RcvBadVersionErr) | ERR_MASK(RcvHdrErr) | \
  562. ERR_MASK(RcvLongPktLenErr) | ERR_MASK(RcvShortPktLenErr) | \
  563. ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
  564. ERR_MASK(RcvFormatErr) | ERR_MASK(RcvUnsupportedVLErr) | \
  565. ERR_MASK(RcvUnexpectedCharErr) | ERR_MASK(RcvEBPErr))
  566. /* These are all send-related errors which we want to count for stats */
  567. #define E_SUM_ERRS \
  568. (ERR_MASK(SendPioArmLaunchErr) | \
  569. ERR_MASK(SendUnexpectedPktNumErr) | \
  570. ERR_MASK(SendDroppedDataPktErr) | \
  571. ERR_MASK(SendDroppedSmpPktErr) | \
  572. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnsupportedVLErr) | \
  573. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
  574. ERR_MASK(InvalidAddrErr))
  575. /*
  576. * this is similar to E_SUM_ERRS, but can't ignore armlaunch, don't ignore
  577. * errors not related to freeze and cancelling buffers. Can't ignore
  578. * armlaunch because could get more while still cleaning up, and need
  579. * to cancel those as they happen.
  580. */
  581. #define E_SPKT_ERRS_IGNORE \
  582. (ERR_MASK(SendDroppedDataPktErr) | \
  583. ERR_MASK(SendDroppedSmpPktErr) | \
  584. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendMinPktLenErr) | \
  585. ERR_MASK(SendPktLenErr))
  586. /*
  587. * these are errors that can occur when the link changes state while
  588. * a packet is being sent or received. This doesn't cover things
  589. * like EBP or VCRC that can be the result of a sending having the
  590. * link change state, so we receive a "known bad" packet.
  591. */
  592. #define E_SUM_LINK_PKTERRS \
  593. (ERR_MASK(SendDroppedDataPktErr) | \
  594. ERR_MASK(SendDroppedSmpPktErr) | \
  595. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
  596. ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
  597. ERR_MASK(RcvUnexpectedCharErr))
  598. static void qib_6120_put_tid_2(struct qib_devdata *, u64 __iomem *,
  599. u32, unsigned long);
  600. /*
  601. * On platforms using this chip, and not having ordered WC stores, we
  602. * can get TXE parity errors due to speculative reads to the PIO buffers,
  603. * and this, due to a chip issue can result in (many) false parity error
  604. * reports. So it's a debug print on those, and an info print on systems
  605. * where the speculative reads don't occur.
  606. */
  607. static void qib_6120_txe_recover(struct qib_devdata *dd)
  608. {
  609. if (!qib_unordered_wc())
  610. qib_devinfo(dd->pcidev,
  611. "Recovering from TXE PIO parity error\n");
  612. }
  613. /* enable/disable chip from delivering interrupts */
  614. static void qib_6120_set_intr_state(struct qib_devdata *dd, u32 enable)
  615. {
  616. if (enable) {
  617. if (dd->flags & QIB_BADINTR)
  618. return;
  619. qib_write_kreg(dd, kr_intmask, ~0ULL);
  620. /* force re-interrupt of any pending interrupts. */
  621. qib_write_kreg(dd, kr_intclear, 0ULL);
  622. } else
  623. qib_write_kreg(dd, kr_intmask, 0ULL);
  624. }
  625. /*
  626. * Try to cleanup as much as possible for anything that might have gone
  627. * wrong while in freeze mode, such as pio buffers being written by user
  628. * processes (causing armlaunch), send errors due to going into freeze mode,
  629. * etc., and try to avoid causing extra interrupts while doing so.
  630. * Forcibly update the in-memory pioavail register copies after cleanup
  631. * because the chip won't do it while in freeze mode (the register values
  632. * themselves are kept correct).
  633. * Make sure that we don't lose any important interrupts by using the chip
  634. * feature that says that writing 0 to a bit in *clear that is set in
  635. * *status will cause an interrupt to be generated again (if allowed by
  636. * the *mask value).
  637. * This is in chip-specific code because of all of the register accesses,
  638. * even though the details are similar on most chips
  639. */
  640. static void qib_6120_clear_freeze(struct qib_devdata *dd)
  641. {
  642. /* disable error interrupts, to avoid confusion */
  643. qib_write_kreg(dd, kr_errmask, 0ULL);
  644. /* also disable interrupts; errormask is sometimes overwritten */
  645. qib_6120_set_intr_state(dd, 0);
  646. qib_cancel_sends(dd->pport);
  647. /* clear the freeze, and be sure chip saw it */
  648. qib_write_kreg(dd, kr_control, dd->control);
  649. qib_read_kreg32(dd, kr_scratch);
  650. /* force in-memory update now we are out of freeze */
  651. qib_force_pio_avail_update(dd);
  652. /*
  653. * force new interrupt if any hwerr, error or interrupt bits are
  654. * still set, and clear "safe" send packet errors related to freeze
  655. * and cancelling sends. Re-enable error interrupts before possible
  656. * force of re-interrupt on pending interrupts.
  657. */
  658. qib_write_kreg(dd, kr_hwerrclear, 0ULL);
  659. qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
  660. qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
  661. qib_6120_set_intr_state(dd, 1);
  662. }
  663. /**
  664. * qib_handle_6120_hwerrors - display hardware errors.
  665. * @dd: the qlogic_ib device
  666. * @msg: the output buffer
  667. * @msgl: the size of the output buffer
  668. *
  669. * Use same msg buffer as regular errors to avoid excessive stack
  670. * use. Most hardware errors are catastrophic, but for right now,
  671. * we'll print them and continue. Reuse the same message buffer as
  672. * handle_6120_errors() to avoid excessive stack usage.
  673. */
  674. static void qib_handle_6120_hwerrors(struct qib_devdata *dd, char *msg,
  675. size_t msgl)
  676. {
  677. u64 hwerrs;
  678. u32 bits, ctrl;
  679. int isfatal = 0;
  680. char *bitsmsg;
  681. hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
  682. if (!hwerrs)
  683. return;
  684. if (hwerrs == ~0ULL) {
  685. qib_dev_err(dd,
  686. "Read of hardware error status failed (all bits set); ignoring\n");
  687. return;
  688. }
  689. qib_stats.sps_hwerrs++;
  690. /* Always clear the error status register, except MEMBISTFAIL,
  691. * regardless of whether we continue or stop using the chip.
  692. * We want that set so we know it failed, even across driver reload.
  693. * We'll still ignore it in the hwerrmask. We do this partly for
  694. * diagnostics, but also for support */
  695. qib_write_kreg(dd, kr_hwerrclear,
  696. hwerrs & ~HWE_MASK(PowerOnBISTFailed));
  697. hwerrs &= dd->cspec->hwerrmask;
  698. /*
  699. * Make sure we get this much out, unless told to be quiet,
  700. * or it's occurred within the last 5 seconds.
  701. */
  702. if (hwerrs & ~(TXE_PIO_PARITY | RXEMEMPARITYERR_EAGERTID))
  703. qib_devinfo(dd->pcidev,
  704. "Hardware error: hwerr=0x%llx (cleared)\n",
  705. (unsigned long long) hwerrs);
  706. if (hwerrs & ~IB_HWE_BITSEXTANT)
  707. qib_dev_err(dd,
  708. "hwerror interrupt with unknown errors %llx set\n",
  709. (unsigned long long)(hwerrs & ~IB_HWE_BITSEXTANT));
  710. ctrl = qib_read_kreg32(dd, kr_control);
  711. if ((ctrl & QLOGIC_IB_C_FREEZEMODE) && !dd->diag_client) {
  712. /*
  713. * Parity errors in send memory are recoverable,
  714. * just cancel the send (if indicated in * sendbuffererror),
  715. * count the occurrence, unfreeze (if no other handled
  716. * hardware error bits are set), and continue. They can
  717. * occur if a processor speculative read is done to the PIO
  718. * buffer while we are sending a packet, for example.
  719. */
  720. if (hwerrs & TXE_PIO_PARITY) {
  721. qib_6120_txe_recover(dd);
  722. hwerrs &= ~TXE_PIO_PARITY;
  723. }
  724. if (!hwerrs) {
  725. static u32 freeze_cnt;
  726. freeze_cnt++;
  727. qib_6120_clear_freeze(dd);
  728. } else
  729. isfatal = 1;
  730. }
  731. *msg = '\0';
  732. if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
  733. isfatal = 1;
  734. strlcat(msg,
  735. "[Memory BIST test failed, InfiniPath hardware unusable]",
  736. msgl);
  737. /* ignore from now on, so disable until driver reloaded */
  738. dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
  739. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  740. }
  741. qib_format_hwerrors(hwerrs, qib_6120_hwerror_msgs,
  742. ARRAY_SIZE(qib_6120_hwerror_msgs), msg, msgl);
  743. bitsmsg = dd->cspec->bitsmsgbuf;
  744. if (hwerrs & (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK <<
  745. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT)) {
  746. bits = (u32) ((hwerrs >>
  747. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) &
  748. QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK);
  749. snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf),
  750. "[PCIe Mem Parity Errs %x] ", bits);
  751. strlcat(msg, bitsmsg, msgl);
  752. }
  753. if (hwerrs & _QIB_PLL_FAIL) {
  754. isfatal = 1;
  755. snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf),
  756. "[PLL failed (%llx), InfiniPath hardware unusable]",
  757. (unsigned long long) hwerrs & _QIB_PLL_FAIL);
  758. strlcat(msg, bitsmsg, msgl);
  759. /* ignore from now on, so disable until driver reloaded */
  760. dd->cspec->hwerrmask &= ~(hwerrs & _QIB_PLL_FAIL);
  761. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  762. }
  763. if (hwerrs & QLOGIC_IB_HWE_SERDESPLLFAILED) {
  764. /*
  765. * If it occurs, it is left masked since the external
  766. * interface is unused
  767. */
  768. dd->cspec->hwerrmask &= ~QLOGIC_IB_HWE_SERDESPLLFAILED;
  769. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  770. }
  771. if (hwerrs)
  772. /*
  773. * if any set that we aren't ignoring; only
  774. * make the complaint once, in case it's stuck
  775. * or recurring, and we get here multiple
  776. * times.
  777. */
  778. qib_dev_err(dd, "%s hardware error\n", msg);
  779. else
  780. *msg = 0; /* recovered from all of them */
  781. if (isfatal && !dd->diag_client) {
  782. qib_dev_err(dd,
  783. "Fatal Hardware Error, no longer usable, SN %.16s\n",
  784. dd->serial);
  785. /*
  786. * for /sys status file and user programs to print; if no
  787. * trailing brace is copied, we'll know it was truncated.
  788. */
  789. if (dd->freezemsg)
  790. snprintf(dd->freezemsg, dd->freezelen,
  791. "{%s}", msg);
  792. qib_disable_after_error(dd);
  793. }
  794. }
  795. /*
  796. * Decode the error status into strings, deciding whether to always
  797. * print * it or not depending on "normal packet errors" vs everything
  798. * else. Return 1 if "real" errors, otherwise 0 if only packet
  799. * errors, so caller can decide what to print with the string.
  800. */
  801. static int qib_decode_6120_err(struct qib_devdata *dd, char *buf, size_t blen,
  802. u64 err)
  803. {
  804. int iserr = 1;
  805. *buf = '\0';
  806. if (err & QLOGIC_IB_E_PKTERRS) {
  807. if (!(err & ~QLOGIC_IB_E_PKTERRS))
  808. iserr = 0;
  809. if ((err & ERR_MASK(RcvICRCErr)) &&
  810. !(err&(ERR_MASK(RcvVCRCErr)|ERR_MASK(RcvEBPErr))))
  811. strlcat(buf, "CRC ", blen);
  812. if (!iserr)
  813. goto done;
  814. }
  815. if (err & ERR_MASK(RcvHdrLenErr))
  816. strlcat(buf, "rhdrlen ", blen);
  817. if (err & ERR_MASK(RcvBadTidErr))
  818. strlcat(buf, "rbadtid ", blen);
  819. if (err & ERR_MASK(RcvBadVersionErr))
  820. strlcat(buf, "rbadversion ", blen);
  821. if (err & ERR_MASK(RcvHdrErr))
  822. strlcat(buf, "rhdr ", blen);
  823. if (err & ERR_MASK(RcvLongPktLenErr))
  824. strlcat(buf, "rlongpktlen ", blen);
  825. if (err & ERR_MASK(RcvMaxPktLenErr))
  826. strlcat(buf, "rmaxpktlen ", blen);
  827. if (err & ERR_MASK(RcvMinPktLenErr))
  828. strlcat(buf, "rminpktlen ", blen);
  829. if (err & ERR_MASK(SendMinPktLenErr))
  830. strlcat(buf, "sminpktlen ", blen);
  831. if (err & ERR_MASK(RcvFormatErr))
  832. strlcat(buf, "rformaterr ", blen);
  833. if (err & ERR_MASK(RcvUnsupportedVLErr))
  834. strlcat(buf, "runsupvl ", blen);
  835. if (err & ERR_MASK(RcvUnexpectedCharErr))
  836. strlcat(buf, "runexpchar ", blen);
  837. if (err & ERR_MASK(RcvIBFlowErr))
  838. strlcat(buf, "ribflow ", blen);
  839. if (err & ERR_MASK(SendUnderRunErr))
  840. strlcat(buf, "sunderrun ", blen);
  841. if (err & ERR_MASK(SendPioArmLaunchErr))
  842. strlcat(buf, "spioarmlaunch ", blen);
  843. if (err & ERR_MASK(SendUnexpectedPktNumErr))
  844. strlcat(buf, "sunexperrpktnum ", blen);
  845. if (err & ERR_MASK(SendDroppedSmpPktErr))
  846. strlcat(buf, "sdroppedsmppkt ", blen);
  847. if (err & ERR_MASK(SendMaxPktLenErr))
  848. strlcat(buf, "smaxpktlen ", blen);
  849. if (err & ERR_MASK(SendUnsupportedVLErr))
  850. strlcat(buf, "sunsupVL ", blen);
  851. if (err & ERR_MASK(InvalidAddrErr))
  852. strlcat(buf, "invalidaddr ", blen);
  853. if (err & ERR_MASK(RcvEgrFullErr))
  854. strlcat(buf, "rcvegrfull ", blen);
  855. if (err & ERR_MASK(RcvHdrFullErr))
  856. strlcat(buf, "rcvhdrfull ", blen);
  857. if (err & ERR_MASK(IBStatusChanged))
  858. strlcat(buf, "ibcstatuschg ", blen);
  859. if (err & ERR_MASK(RcvIBLostLinkErr))
  860. strlcat(buf, "riblostlink ", blen);
  861. if (err & ERR_MASK(HardwareErr))
  862. strlcat(buf, "hardware ", blen);
  863. if (err & ERR_MASK(ResetNegated))
  864. strlcat(buf, "reset ", blen);
  865. done:
  866. return iserr;
  867. }
  868. /*
  869. * Called when we might have an error that is specific to a particular
  870. * PIO buffer, and may need to cancel that buffer, so it can be re-used.
  871. */
  872. static void qib_disarm_6120_senderrbufs(struct qib_pportdata *ppd)
  873. {
  874. unsigned long sbuf[2];
  875. struct qib_devdata *dd = ppd->dd;
  876. /*
  877. * It's possible that sendbuffererror could have bits set; might
  878. * have already done this as a result of hardware error handling.
  879. */
  880. sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
  881. sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
  882. if (sbuf[0] || sbuf[1])
  883. qib_disarm_piobufs_set(dd, sbuf,
  884. dd->piobcnt2k + dd->piobcnt4k);
  885. }
  886. static int chk_6120_linkrecovery(struct qib_devdata *dd, u64 ibcs)
  887. {
  888. int ret = 1;
  889. u32 ibstate = qib_6120_iblink_state(ibcs);
  890. u32 linkrecov = read_6120_creg32(dd, cr_iblinkerrrecov);
  891. if (linkrecov != dd->cspec->lastlinkrecov) {
  892. /* and no more until active again */
  893. dd->cspec->lastlinkrecov = 0;
  894. qib_set_linkstate(dd->pport, QIB_IB_LINKDOWN);
  895. ret = 0;
  896. }
  897. if (ibstate == IB_PORT_ACTIVE)
  898. dd->cspec->lastlinkrecov =
  899. read_6120_creg32(dd, cr_iblinkerrrecov);
  900. return ret;
  901. }
  902. static void handle_6120_errors(struct qib_devdata *dd, u64 errs)
  903. {
  904. char *msg;
  905. u64 ignore_this_time = 0;
  906. u64 iserr = 0;
  907. struct qib_pportdata *ppd = dd->pport;
  908. u64 mask;
  909. /* don't report errors that are masked */
  910. errs &= dd->cspec->errormask;
  911. msg = dd->cspec->emsgbuf;
  912. /* do these first, they are most important */
  913. if (errs & ERR_MASK(HardwareErr))
  914. qib_handle_6120_hwerrors(dd, msg, sizeof(dd->cspec->emsgbuf));
  915. if (errs & ~IB_E_BITSEXTANT)
  916. qib_dev_err(dd,
  917. "error interrupt with unknown errors %llx set\n",
  918. (unsigned long long) (errs & ~IB_E_BITSEXTANT));
  919. if (errs & E_SUM_ERRS) {
  920. qib_disarm_6120_senderrbufs(ppd);
  921. if ((errs & E_SUM_LINK_PKTERRS) &&
  922. !(ppd->lflags & QIBL_LINKACTIVE)) {
  923. /*
  924. * This can happen when trying to bring the link
  925. * up, but the IB link changes state at the "wrong"
  926. * time. The IB logic then complains that the packet
  927. * isn't valid. We don't want to confuse people, so
  928. * we just don't print them, except at debug
  929. */
  930. ignore_this_time = errs & E_SUM_LINK_PKTERRS;
  931. }
  932. } else if ((errs & E_SUM_LINK_PKTERRS) &&
  933. !(ppd->lflags & QIBL_LINKACTIVE)) {
  934. /*
  935. * This can happen when SMA is trying to bring the link
  936. * up, but the IB link changes state at the "wrong" time.
  937. * The IB logic then complains that the packet isn't
  938. * valid. We don't want to confuse people, so we just
  939. * don't print them, except at debug
  940. */
  941. ignore_this_time = errs & E_SUM_LINK_PKTERRS;
  942. }
  943. qib_write_kreg(dd, kr_errclear, errs);
  944. errs &= ~ignore_this_time;
  945. if (!errs)
  946. goto done;
  947. /*
  948. * The ones we mask off are handled specially below
  949. * or above.
  950. */
  951. mask = ERR_MASK(IBStatusChanged) | ERR_MASK(RcvEgrFullErr) |
  952. ERR_MASK(RcvHdrFullErr) | ERR_MASK(HardwareErr);
  953. qib_decode_6120_err(dd, msg, sizeof(dd->cspec->emsgbuf), errs & ~mask);
  954. if (errs & E_SUM_PKTERRS)
  955. qib_stats.sps_rcverrs++;
  956. if (errs & E_SUM_ERRS)
  957. qib_stats.sps_txerrs++;
  958. iserr = errs & ~(E_SUM_PKTERRS | QLOGIC_IB_E_PKTERRS);
  959. if (errs & ERR_MASK(IBStatusChanged)) {
  960. u64 ibcs = qib_read_kreg64(dd, kr_ibcstatus);
  961. u32 ibstate = qib_6120_iblink_state(ibcs);
  962. int handle = 1;
  963. if (ibstate != IB_PORT_INIT && dd->cspec->lastlinkrecov)
  964. handle = chk_6120_linkrecovery(dd, ibcs);
  965. /*
  966. * Since going into a recovery state causes the link state
  967. * to go down and since recovery is transitory, it is better
  968. * if we "miss" ever seeing the link training state go into
  969. * recovery (i.e., ignore this transition for link state
  970. * special handling purposes) without updating lastibcstat.
  971. */
  972. if (handle && qib_6120_phys_portstate(ibcs) ==
  973. IB_PHYSPORTSTATE_LINK_ERR_RECOVER)
  974. handle = 0;
  975. if (handle)
  976. qib_handle_e_ibstatuschanged(ppd, ibcs);
  977. }
  978. if (errs & ERR_MASK(ResetNegated)) {
  979. qib_dev_err(dd,
  980. "Got reset, requires re-init (unload and reload driver)\n");
  981. dd->flags &= ~QIB_INITTED; /* needs re-init */
  982. /* mark as having had error */
  983. *dd->devstatusp |= QIB_STATUS_HWERROR;
  984. *dd->pport->statusp &= ~QIB_STATUS_IB_CONF;
  985. }
  986. if (*msg && iserr)
  987. qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
  988. if (ppd->state_wanted & ppd->lflags)
  989. wake_up_interruptible(&ppd->state_wait);
  990. /*
  991. * If there were hdrq or egrfull errors, wake up any processes
  992. * waiting in poll. We used to try to check which contexts had
  993. * the overflow, but given the cost of that and the chip reads
  994. * to support it, it's better to just wake everybody up if we
  995. * get an overflow; waiters can poll again if it's not them.
  996. */
  997. if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
  998. qib_handle_urcv(dd, ~0U);
  999. if (errs & ERR_MASK(RcvEgrFullErr))
  1000. qib_stats.sps_buffull++;
  1001. else
  1002. qib_stats.sps_hdrfull++;
  1003. }
  1004. done:
  1005. return;
  1006. }
  1007. /**
  1008. * qib_6120_init_hwerrors - enable hardware errors
  1009. * @dd: the qlogic_ib device
  1010. *
  1011. * now that we have finished initializing everything that might reasonably
  1012. * cause a hardware error, and cleared those errors bits as they occur,
  1013. * we can enable hardware errors in the mask (potentially enabling
  1014. * freeze mode), and enable hardware errors as errors (along with
  1015. * everything else) in errormask
  1016. */
  1017. static void qib_6120_init_hwerrors(struct qib_devdata *dd)
  1018. {
  1019. u64 val;
  1020. u64 extsval;
  1021. extsval = qib_read_kreg64(dd, kr_extstatus);
  1022. if (!(extsval & QLOGIC_IB_EXTS_MEMBIST_ENDTEST))
  1023. qib_dev_err(dd, "MemBIST did not complete!\n");
  1024. /* init so all hwerrors interrupt, and enter freeze, ajdust below */
  1025. val = ~0ULL;
  1026. if (dd->minrev < 2) {
  1027. /*
  1028. * Avoid problem with internal interface bus parity
  1029. * checking. Fixed in Rev2.
  1030. */
  1031. val &= ~QLOGIC_IB_HWE_PCIEBUSPARITYRADM;
  1032. }
  1033. /* avoid some intel cpu's speculative read freeze mode issue */
  1034. val &= ~TXEMEMPARITYERR_PIOBUF;
  1035. dd->cspec->hwerrmask = val;
  1036. qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
  1037. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1038. /* clear all */
  1039. qib_write_kreg(dd, kr_errclear, ~0ULL);
  1040. /* enable errors that are masked, at least this first time. */
  1041. qib_write_kreg(dd, kr_errmask, ~0ULL);
  1042. dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
  1043. /* clear any interrupts up to this point (ints still not enabled) */
  1044. qib_write_kreg(dd, kr_intclear, ~0ULL);
  1045. qib_write_kreg(dd, kr_rcvbthqp,
  1046. dd->qpn_mask << (QIB_6120_RcvBTHQP_BTHQP_Mask_LSB - 1) |
  1047. QIB_KD_QP);
  1048. }
  1049. /*
  1050. * Disable and enable the armlaunch error. Used for PIO bandwidth testing
  1051. * on chips that are count-based, rather than trigger-based. There is no
  1052. * reference counting, but that's also fine, given the intended use.
  1053. * Only chip-specific because it's all register accesses
  1054. */
  1055. static void qib_set_6120_armlaunch(struct qib_devdata *dd, u32 enable)
  1056. {
  1057. if (enable) {
  1058. qib_write_kreg(dd, kr_errclear,
  1059. ERR_MASK(SendPioArmLaunchErr));
  1060. dd->cspec->errormask |= ERR_MASK(SendPioArmLaunchErr);
  1061. } else
  1062. dd->cspec->errormask &= ~ERR_MASK(SendPioArmLaunchErr);
  1063. qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
  1064. }
  1065. /*
  1066. * Formerly took parameter <which> in pre-shifted,
  1067. * pre-merged form with LinkCmd and LinkInitCmd
  1068. * together, and assuming the zero was NOP.
  1069. */
  1070. static void qib_set_ib_6120_lstate(struct qib_pportdata *ppd, u16 linkcmd,
  1071. u16 linitcmd)
  1072. {
  1073. u64 mod_wd;
  1074. struct qib_devdata *dd = ppd->dd;
  1075. unsigned long flags;
  1076. if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
  1077. /*
  1078. * If we are told to disable, note that so link-recovery
  1079. * code does not attempt to bring us back up.
  1080. */
  1081. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1082. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  1083. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1084. } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
  1085. /*
  1086. * Any other linkinitcmd will lead to LINKDOWN and then
  1087. * to INIT (if all is well), so clear flag to let
  1088. * link-recovery code attempt to bring us back up.
  1089. */
  1090. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1091. ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
  1092. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1093. }
  1094. mod_wd = (linkcmd << QLOGIC_IB_IBCC_LINKCMD_SHIFT) |
  1095. (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
  1096. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl | mod_wd);
  1097. /* write to chip to prevent back-to-back writes of control reg */
  1098. qib_write_kreg(dd, kr_scratch, 0);
  1099. }
  1100. /**
  1101. * qib_6120_bringup_serdes - bring up the serdes
  1102. * @ppd: the qlogic_ib device
  1103. */
  1104. static int qib_6120_bringup_serdes(struct qib_pportdata *ppd)
  1105. {
  1106. struct qib_devdata *dd = ppd->dd;
  1107. u64 val, config1, prev_val, hwstat, ibc;
  1108. /* Put IBC in reset, sends disabled */
  1109. dd->control &= ~QLOGIC_IB_C_LINKENABLE;
  1110. qib_write_kreg(dd, kr_control, 0ULL);
  1111. dd->cspec->ibdeltainprog = 1;
  1112. dd->cspec->ibsymsnap = read_6120_creg32(dd, cr_ibsymbolerr);
  1113. dd->cspec->iblnkerrsnap = read_6120_creg32(dd, cr_iblinkerrrecov);
  1114. /* flowcontrolwatermark is in units of KBytes */
  1115. ibc = 0x5ULL << SYM_LSB(IBCCtrl, FlowCtrlWaterMark);
  1116. /*
  1117. * How often flowctrl sent. More or less in usecs; balance against
  1118. * watermark value, so that in theory senders always get a flow
  1119. * control update in time to not let the IB link go idle.
  1120. */
  1121. ibc |= 0x3ULL << SYM_LSB(IBCCtrl, FlowCtrlPeriod);
  1122. /* max error tolerance */
  1123. dd->cspec->lli_thresh = 0xf;
  1124. ibc |= (u64) dd->cspec->lli_thresh << SYM_LSB(IBCCtrl, PhyerrThreshold);
  1125. /* use "real" buffer space for */
  1126. ibc |= 4ULL << SYM_LSB(IBCCtrl, CreditScale);
  1127. /* IB credit flow control. */
  1128. ibc |= 0xfULL << SYM_LSB(IBCCtrl, OverrunThreshold);
  1129. /*
  1130. * set initial max size pkt IBC will send, including ICRC; it's the
  1131. * PIO buffer size in dwords, less 1; also see qib_set_mtu()
  1132. */
  1133. ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) << SYM_LSB(IBCCtrl, MaxPktLen);
  1134. dd->cspec->ibcctrl = ibc; /* without linkcmd or linkinitcmd! */
  1135. /* initially come up waiting for TS1, without sending anything. */
  1136. val = dd->cspec->ibcctrl | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
  1137. QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
  1138. qib_write_kreg(dd, kr_ibcctrl, val);
  1139. val = qib_read_kreg64(dd, kr_serdes_cfg0);
  1140. config1 = qib_read_kreg64(dd, kr_serdes_cfg1);
  1141. /*
  1142. * Force reset on, also set rxdetect enable. Must do before reading
  1143. * serdesstatus at least for simulation, or some of the bits in
  1144. * serdes status will come back as undefined and cause simulation
  1145. * failures
  1146. */
  1147. val |= SYM_MASK(SerdesCfg0, ResetPLL) |
  1148. SYM_MASK(SerdesCfg0, RxDetEnX) |
  1149. (SYM_MASK(SerdesCfg0, L1PwrDnA) |
  1150. SYM_MASK(SerdesCfg0, L1PwrDnB) |
  1151. SYM_MASK(SerdesCfg0, L1PwrDnC) |
  1152. SYM_MASK(SerdesCfg0, L1PwrDnD));
  1153. qib_write_kreg(dd, kr_serdes_cfg0, val);
  1154. /* be sure chip saw it */
  1155. qib_read_kreg64(dd, kr_scratch);
  1156. udelay(5); /* need pll reset set at least for a bit */
  1157. /*
  1158. * after PLL is reset, set the per-lane Resets and TxIdle and
  1159. * clear the PLL reset and rxdetect (to get falling edge).
  1160. * Leave L1PWR bits set (permanently)
  1161. */
  1162. val &= ~(SYM_MASK(SerdesCfg0, RxDetEnX) |
  1163. SYM_MASK(SerdesCfg0, ResetPLL) |
  1164. (SYM_MASK(SerdesCfg0, L1PwrDnA) |
  1165. SYM_MASK(SerdesCfg0, L1PwrDnB) |
  1166. SYM_MASK(SerdesCfg0, L1PwrDnC) |
  1167. SYM_MASK(SerdesCfg0, L1PwrDnD)));
  1168. val |= (SYM_MASK(SerdesCfg0, ResetA) |
  1169. SYM_MASK(SerdesCfg0, ResetB) |
  1170. SYM_MASK(SerdesCfg0, ResetC) |
  1171. SYM_MASK(SerdesCfg0, ResetD)) |
  1172. SYM_MASK(SerdesCfg0, TxIdeEnX);
  1173. qib_write_kreg(dd, kr_serdes_cfg0, val);
  1174. /* be sure chip saw it */
  1175. (void) qib_read_kreg64(dd, kr_scratch);
  1176. /* need PLL reset clear for at least 11 usec before lane
  1177. * resets cleared; give it a few more to be sure */
  1178. udelay(15);
  1179. val &= ~((SYM_MASK(SerdesCfg0, ResetA) |
  1180. SYM_MASK(SerdesCfg0, ResetB) |
  1181. SYM_MASK(SerdesCfg0, ResetC) |
  1182. SYM_MASK(SerdesCfg0, ResetD)) |
  1183. SYM_MASK(SerdesCfg0, TxIdeEnX));
  1184. qib_write_kreg(dd, kr_serdes_cfg0, val);
  1185. /* be sure chip saw it */
  1186. (void) qib_read_kreg64(dd, kr_scratch);
  1187. val = qib_read_kreg64(dd, kr_xgxs_cfg);
  1188. prev_val = val;
  1189. if (val & QLOGIC_IB_XGXS_RESET)
  1190. val &= ~QLOGIC_IB_XGXS_RESET;
  1191. if (SYM_FIELD(val, XGXSCfg, polarity_inv) != ppd->rx_pol_inv) {
  1192. /* need to compensate for Tx inversion in partner */
  1193. val &= ~SYM_MASK(XGXSCfg, polarity_inv);
  1194. val |= (u64)ppd->rx_pol_inv << SYM_LSB(XGXSCfg, polarity_inv);
  1195. }
  1196. if (val != prev_val)
  1197. qib_write_kreg(dd, kr_xgxs_cfg, val);
  1198. val = qib_read_kreg64(dd, kr_serdes_cfg0);
  1199. /* clear current and de-emphasis bits */
  1200. config1 &= ~0x0ffffffff00ULL;
  1201. /* set current to 20ma */
  1202. config1 |= 0x00000000000ULL;
  1203. /* set de-emphasis to -5.68dB */
  1204. config1 |= 0x0cccc000000ULL;
  1205. qib_write_kreg(dd, kr_serdes_cfg1, config1);
  1206. /* base and port guid same for single port */
  1207. ppd->guid = dd->base_guid;
  1208. /*
  1209. * the process of setting and un-resetting the serdes normally
  1210. * causes a serdes PLL error, so check for that and clear it
  1211. * here. Also clearr hwerr bit in errstatus, but not others.
  1212. */
  1213. hwstat = qib_read_kreg64(dd, kr_hwerrstatus);
  1214. if (hwstat) {
  1215. /* should just have PLL, clear all set, in an case */
  1216. qib_write_kreg(dd, kr_hwerrclear, hwstat);
  1217. qib_write_kreg(dd, kr_errclear, ERR_MASK(HardwareErr));
  1218. }
  1219. dd->control |= QLOGIC_IB_C_LINKENABLE;
  1220. dd->control &= ~QLOGIC_IB_C_FREEZEMODE;
  1221. qib_write_kreg(dd, kr_control, dd->control);
  1222. return 0;
  1223. }
  1224. /**
  1225. * qib_6120_quiet_serdes - set serdes to txidle
  1226. * @ppd: physical port of the qlogic_ib device
  1227. * Called when driver is being unloaded
  1228. */
  1229. static void qib_6120_quiet_serdes(struct qib_pportdata *ppd)
  1230. {
  1231. struct qib_devdata *dd = ppd->dd;
  1232. u64 val;
  1233. qib_set_ib_6120_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
  1234. /* disable IBC */
  1235. dd->control &= ~QLOGIC_IB_C_LINKENABLE;
  1236. qib_write_kreg(dd, kr_control,
  1237. dd->control | QLOGIC_IB_C_FREEZEMODE);
  1238. if (dd->cspec->ibsymdelta || dd->cspec->iblnkerrdelta ||
  1239. dd->cspec->ibdeltainprog) {
  1240. u64 diagc;
  1241. /* enable counter writes */
  1242. diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
  1243. qib_write_kreg(dd, kr_hwdiagctrl,
  1244. diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
  1245. if (dd->cspec->ibsymdelta || dd->cspec->ibdeltainprog) {
  1246. val = read_6120_creg32(dd, cr_ibsymbolerr);
  1247. if (dd->cspec->ibdeltainprog)
  1248. val -= val - dd->cspec->ibsymsnap;
  1249. val -= dd->cspec->ibsymdelta;
  1250. write_6120_creg(dd, cr_ibsymbolerr, val);
  1251. }
  1252. if (dd->cspec->iblnkerrdelta || dd->cspec->ibdeltainprog) {
  1253. val = read_6120_creg32(dd, cr_iblinkerrrecov);
  1254. if (dd->cspec->ibdeltainprog)
  1255. val -= val - dd->cspec->iblnkerrsnap;
  1256. val -= dd->cspec->iblnkerrdelta;
  1257. write_6120_creg(dd, cr_iblinkerrrecov, val);
  1258. }
  1259. /* and disable counter writes */
  1260. qib_write_kreg(dd, kr_hwdiagctrl, diagc);
  1261. }
  1262. val = qib_read_kreg64(dd, kr_serdes_cfg0);
  1263. val |= SYM_MASK(SerdesCfg0, TxIdeEnX);
  1264. qib_write_kreg(dd, kr_serdes_cfg0, val);
  1265. }
  1266. /**
  1267. * qib_6120_setup_setextled - set the state of the two external LEDs
  1268. * @ppd: the qlogic_ib device
  1269. * @on: whether the link is up or not
  1270. *
  1271. * The exact combo of LEDs if on is true is determined by looking
  1272. * at the ibcstatus.
  1273. * These LEDs indicate the physical and logical state of IB link.
  1274. * For this chip (at least with recommended board pinouts), LED1
  1275. * is Yellow (logical state) and LED2 is Green (physical state),
  1276. *
  1277. * Note: We try to match the Mellanox HCA LED behavior as best
  1278. * we can. Green indicates physical link state is OK (something is
  1279. * plugged in, and we can train).
  1280. * Amber indicates the link is logically up (ACTIVE).
  1281. * Mellanox further blinks the amber LED to indicate data packet
  1282. * activity, but we have no hardware support for that, so it would
  1283. * require waking up every 10-20 msecs and checking the counters
  1284. * on the chip, and then turning the LED off if appropriate. That's
  1285. * visible overhead, so not something we will do.
  1286. *
  1287. */
  1288. static void qib_6120_setup_setextled(struct qib_pportdata *ppd, u32 on)
  1289. {
  1290. u64 extctl, val, lst, ltst;
  1291. unsigned long flags;
  1292. struct qib_devdata *dd = ppd->dd;
  1293. /*
  1294. * The diags use the LED to indicate diag info, so we leave
  1295. * the external LED alone when the diags are running.
  1296. */
  1297. if (dd->diag_client)
  1298. return;
  1299. /* Allow override of LED display for, e.g. Locating system in rack */
  1300. if (ppd->led_override) {
  1301. ltst = (ppd->led_override & QIB_LED_PHYS) ?
  1302. IB_PHYSPORTSTATE_LINKUP : IB_PHYSPORTSTATE_DISABLED,
  1303. lst = (ppd->led_override & QIB_LED_LOG) ?
  1304. IB_PORT_ACTIVE : IB_PORT_DOWN;
  1305. } else if (on) {
  1306. val = qib_read_kreg64(dd, kr_ibcstatus);
  1307. ltst = qib_6120_phys_portstate(val);
  1308. lst = qib_6120_iblink_state(val);
  1309. } else {
  1310. ltst = 0;
  1311. lst = 0;
  1312. }
  1313. spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
  1314. extctl = dd->cspec->extctrl & ~(SYM_MASK(EXTCtrl, LEDPriPortGreenOn) |
  1315. SYM_MASK(EXTCtrl, LEDPriPortYellowOn));
  1316. if (ltst == IB_PHYSPORTSTATE_LINKUP)
  1317. extctl |= SYM_MASK(EXTCtrl, LEDPriPortYellowOn);
  1318. if (lst == IB_PORT_ACTIVE)
  1319. extctl |= SYM_MASK(EXTCtrl, LEDPriPortGreenOn);
  1320. dd->cspec->extctrl = extctl;
  1321. qib_write_kreg(dd, kr_extctrl, extctl);
  1322. spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
  1323. }
  1324. /**
  1325. * qib_6120_setup_cleanup - clean up any per-chip chip-specific stuff
  1326. * @dd: the qlogic_ib device
  1327. *
  1328. * This is called during driver unload.
  1329. */
  1330. static void qib_6120_setup_cleanup(struct qib_devdata *dd)
  1331. {
  1332. qib_free_irq(dd);
  1333. kfree(dd->cspec->cntrs);
  1334. kfree(dd->cspec->portcntrs);
  1335. if (dd->cspec->dummy_hdrq) {
  1336. dma_free_coherent(&dd->pcidev->dev,
  1337. ALIGN(dd->rcvhdrcnt *
  1338. dd->rcvhdrentsize *
  1339. sizeof(u32), PAGE_SIZE),
  1340. dd->cspec->dummy_hdrq,
  1341. dd->cspec->dummy_hdrq_phys);
  1342. dd->cspec->dummy_hdrq = NULL;
  1343. }
  1344. }
  1345. static void qib_wantpiobuf_6120_intr(struct qib_devdata *dd, u32 needint)
  1346. {
  1347. unsigned long flags;
  1348. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  1349. if (needint)
  1350. dd->sendctrl |= SYM_MASK(SendCtrl, PIOIntBufAvail);
  1351. else
  1352. dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOIntBufAvail);
  1353. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  1354. qib_write_kreg(dd, kr_scratch, 0ULL);
  1355. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  1356. }
  1357. /*
  1358. * handle errors and unusual events first, separate function
  1359. * to improve cache hits for fast path interrupt handling
  1360. */
  1361. static noinline void unlikely_6120_intr(struct qib_devdata *dd, u64 istat)
  1362. {
  1363. if (unlikely(istat & ~QLOGIC_IB_I_BITSEXTANT))
  1364. qib_dev_err(dd, "interrupt with unknown interrupts %Lx set\n",
  1365. istat & ~QLOGIC_IB_I_BITSEXTANT);
  1366. if (istat & QLOGIC_IB_I_ERROR) {
  1367. u64 estat = 0;
  1368. qib_stats.sps_errints++;
  1369. estat = qib_read_kreg64(dd, kr_errstatus);
  1370. if (!estat)
  1371. qib_devinfo(dd->pcidev,
  1372. "error interrupt (%Lx), but no error bits set!\n",
  1373. istat);
  1374. handle_6120_errors(dd, estat);
  1375. }
  1376. if (istat & QLOGIC_IB_I_GPIO) {
  1377. u32 gpiostatus;
  1378. u32 to_clear = 0;
  1379. /*
  1380. * GPIO_3..5 on IBA6120 Rev2 chips indicate
  1381. * errors that we need to count.
  1382. */
  1383. gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
  1384. /* First the error-counter case. */
  1385. if (gpiostatus & GPIO_ERRINTR_MASK) {
  1386. /* want to clear the bits we see asserted. */
  1387. to_clear |= (gpiostatus & GPIO_ERRINTR_MASK);
  1388. /*
  1389. * Count appropriately, clear bits out of our copy,
  1390. * as they have been "handled".
  1391. */
  1392. if (gpiostatus & (1 << GPIO_RXUVL_BIT))
  1393. dd->cspec->rxfc_unsupvl_errs++;
  1394. if (gpiostatus & (1 << GPIO_OVRUN_BIT))
  1395. dd->cspec->overrun_thresh_errs++;
  1396. if (gpiostatus & (1 << GPIO_LLI_BIT))
  1397. dd->cspec->lli_errs++;
  1398. gpiostatus &= ~GPIO_ERRINTR_MASK;
  1399. }
  1400. if (gpiostatus) {
  1401. /*
  1402. * Some unexpected bits remain. If they could have
  1403. * caused the interrupt, complain and clear.
  1404. * To avoid repetition of this condition, also clear
  1405. * the mask. It is almost certainly due to error.
  1406. */
  1407. const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
  1408. /*
  1409. * Also check that the chip reflects our shadow,
  1410. * and report issues, If they caused the interrupt.
  1411. * we will suppress by refreshing from the shadow.
  1412. */
  1413. if (mask & gpiostatus) {
  1414. to_clear |= (gpiostatus & mask);
  1415. dd->cspec->gpio_mask &= ~(gpiostatus & mask);
  1416. qib_write_kreg(dd, kr_gpio_mask,
  1417. dd->cspec->gpio_mask);
  1418. }
  1419. }
  1420. if (to_clear)
  1421. qib_write_kreg(dd, kr_gpio_clear, (u64) to_clear);
  1422. }
  1423. }
  1424. static irqreturn_t qib_6120intr(int irq, void *data)
  1425. {
  1426. struct qib_devdata *dd = data;
  1427. irqreturn_t ret;
  1428. u32 istat, ctxtrbits, rmask, crcs = 0;
  1429. unsigned i;
  1430. if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
  1431. /*
  1432. * This return value is not great, but we do not want the
  1433. * interrupt core code to remove our interrupt handler
  1434. * because we don't appear to be handling an interrupt
  1435. * during a chip reset.
  1436. */
  1437. ret = IRQ_HANDLED;
  1438. goto bail;
  1439. }
  1440. istat = qib_read_kreg32(dd, kr_intstatus);
  1441. if (unlikely(!istat)) {
  1442. ret = IRQ_NONE; /* not our interrupt, or already handled */
  1443. goto bail;
  1444. }
  1445. if (unlikely(istat == -1)) {
  1446. qib_bad_intrstatus(dd);
  1447. /* don't know if it was our interrupt or not */
  1448. ret = IRQ_NONE;
  1449. goto bail;
  1450. }
  1451. this_cpu_inc(*dd->int_counter);
  1452. if (unlikely(istat & (~QLOGIC_IB_I_BITSEXTANT |
  1453. QLOGIC_IB_I_GPIO | QLOGIC_IB_I_ERROR)))
  1454. unlikely_6120_intr(dd, istat);
  1455. /*
  1456. * Clear the interrupt bits we found set, relatively early, so we
  1457. * "know" know the chip will have seen this by the time we process
  1458. * the queue, and will re-interrupt if necessary. The processor
  1459. * itself won't take the interrupt again until we return.
  1460. */
  1461. qib_write_kreg(dd, kr_intclear, istat);
  1462. /*
  1463. * Handle kernel receive queues before checking for pio buffers
  1464. * available since receives can overflow; piobuf waiters can afford
  1465. * a few extra cycles, since they were waiting anyway.
  1466. */
  1467. ctxtrbits = istat &
  1468. ((QLOGIC_IB_I_RCVAVAIL_MASK << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1469. (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT));
  1470. if (ctxtrbits) {
  1471. rmask = (1U << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1472. (1U << QLOGIC_IB_I_RCVURG_SHIFT);
  1473. for (i = 0; i < dd->first_user_ctxt; i++) {
  1474. if (ctxtrbits & rmask) {
  1475. ctxtrbits &= ~rmask;
  1476. crcs += qib_kreceive(dd->rcd[i],
  1477. &dd->cspec->lli_counter,
  1478. NULL);
  1479. }
  1480. rmask <<= 1;
  1481. }
  1482. if (crcs) {
  1483. u32 cntr = dd->cspec->lli_counter;
  1484. cntr += crcs;
  1485. if (cntr) {
  1486. if (cntr > dd->cspec->lli_thresh) {
  1487. dd->cspec->lli_counter = 0;
  1488. dd->cspec->lli_errs++;
  1489. } else
  1490. dd->cspec->lli_counter += cntr;
  1491. }
  1492. }
  1493. if (ctxtrbits) {
  1494. ctxtrbits =
  1495. (ctxtrbits >> QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1496. (ctxtrbits >> QLOGIC_IB_I_RCVURG_SHIFT);
  1497. qib_handle_urcv(dd, ctxtrbits);
  1498. }
  1499. }
  1500. if ((istat & QLOGIC_IB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
  1501. qib_ib_piobufavail(dd);
  1502. ret = IRQ_HANDLED;
  1503. bail:
  1504. return ret;
  1505. }
  1506. /*
  1507. * Set up our chip-specific interrupt handler
  1508. * The interrupt type has already been setup, so
  1509. * we just need to do the registration and error checking.
  1510. */
  1511. static void qib_setup_6120_interrupt(struct qib_devdata *dd)
  1512. {
  1513. int ret;
  1514. /*
  1515. * If the chip supports added error indication via GPIO pins,
  1516. * enable interrupts on those bits so the interrupt routine
  1517. * can count the events. Also set flag so interrupt routine
  1518. * can know they are expected.
  1519. */
  1520. if (SYM_FIELD(dd->revision, Revision_R,
  1521. ChipRevMinor) > 1) {
  1522. /* Rev2+ reports extra errors via internal GPIO pins */
  1523. dd->cspec->gpio_mask |= GPIO_ERRINTR_MASK;
  1524. qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
  1525. }
  1526. ret = pci_request_irq(dd->pcidev, 0, qib_6120intr, NULL, dd,
  1527. QIB_DRV_NAME);
  1528. if (ret)
  1529. qib_dev_err(dd,
  1530. "Couldn't setup interrupt (irq=%d): %d\n",
  1531. pci_irq_vector(dd->pcidev, 0), ret);
  1532. }
  1533. /**
  1534. * pe_boardname - fill in the board name
  1535. * @dd: the qlogic_ib device
  1536. *
  1537. * info is based on the board revision register
  1538. */
  1539. static void pe_boardname(struct qib_devdata *dd)
  1540. {
  1541. u32 boardid;
  1542. boardid = SYM_FIELD(dd->revision, Revision,
  1543. BoardID);
  1544. switch (boardid) {
  1545. case 2:
  1546. dd->boardname = "InfiniPath_QLE7140";
  1547. break;
  1548. default:
  1549. qib_dev_err(dd, "Unknown 6120 board with ID %u\n", boardid);
  1550. dd->boardname = "Unknown_InfiniPath_6120";
  1551. break;
  1552. }
  1553. if (dd->majrev != 4 || !dd->minrev || dd->minrev > 2)
  1554. qib_dev_err(dd,
  1555. "Unsupported InfiniPath hardware revision %u.%u!\n",
  1556. dd->majrev, dd->minrev);
  1557. snprintf(dd->boardversion, sizeof(dd->boardversion),
  1558. "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
  1559. QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
  1560. (unsigned int)SYM_FIELD(dd->revision, Revision_R, Arch),
  1561. dd->majrev, dd->minrev,
  1562. (unsigned int)SYM_FIELD(dd->revision, Revision_R, SW));
  1563. }
  1564. /*
  1565. * This routine sleeps, so it can only be called from user context, not
  1566. * from interrupt context. If we need interrupt context, we can split
  1567. * it into two routines.
  1568. */
  1569. static int qib_6120_setup_reset(struct qib_devdata *dd)
  1570. {
  1571. u64 val;
  1572. int i;
  1573. int ret;
  1574. u16 cmdval;
  1575. u8 int_line, clinesz;
  1576. qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
  1577. /* Use ERROR so it shows up in logs, etc. */
  1578. qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
  1579. /* no interrupts till re-initted */
  1580. qib_6120_set_intr_state(dd, 0);
  1581. dd->cspec->ibdeltainprog = 0;
  1582. dd->cspec->ibsymdelta = 0;
  1583. dd->cspec->iblnkerrdelta = 0;
  1584. /*
  1585. * Keep chip from being accessed until we are ready. Use
  1586. * writeq() directly, to allow the write even though QIB_PRESENT
  1587. * isn't set.
  1588. */
  1589. dd->flags &= ~(QIB_INITTED | QIB_PRESENT);
  1590. /* so we check interrupts work again */
  1591. dd->z_int_counter = qib_int_counter(dd);
  1592. val = dd->control | QLOGIC_IB_C_RESET;
  1593. writeq(val, &dd->kregbase[kr_control]);
  1594. mb(); /* prevent compiler re-ordering around actual reset */
  1595. for (i = 1; i <= 5; i++) {
  1596. /*
  1597. * Allow MBIST, etc. to complete; longer on each retry.
  1598. * We sometimes get machine checks from bus timeout if no
  1599. * response, so for now, make it *really* long.
  1600. */
  1601. msleep(1000 + (1 + i) * 2000);
  1602. qib_pcie_reenable(dd, cmdval, int_line, clinesz);
  1603. /*
  1604. * Use readq directly, so we don't need to mark it as PRESENT
  1605. * until we get a successful indication that all is well.
  1606. */
  1607. val = readq(&dd->kregbase[kr_revision]);
  1608. if (val == dd->revision) {
  1609. dd->flags |= QIB_PRESENT; /* it's back */
  1610. ret = qib_reinit_intr(dd);
  1611. goto bail;
  1612. }
  1613. }
  1614. ret = 0; /* failed */
  1615. bail:
  1616. if (ret) {
  1617. if (qib_pcie_params(dd, dd->lbus_width, NULL))
  1618. qib_dev_err(dd,
  1619. "Reset failed to setup PCIe or interrupts; continuing anyway\n");
  1620. /* clear the reset error, init error/hwerror mask */
  1621. qib_6120_init_hwerrors(dd);
  1622. /* for Rev2 error interrupts; nop for rev 1 */
  1623. qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
  1624. /* clear the reset error, init error/hwerror mask */
  1625. qib_6120_init_hwerrors(dd);
  1626. }
  1627. return ret;
  1628. }
  1629. /**
  1630. * qib_6120_put_tid - write a TID in chip
  1631. * @dd: the qlogic_ib device
  1632. * @tidptr: pointer to the expected TID (in chip) to update
  1633. * @type: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0)
  1634. * for expected
  1635. * @pa: physical address of in memory buffer; tidinvalid if freeing
  1636. *
  1637. * This exists as a separate routine to allow for special locking etc.
  1638. * It's used for both the full cleanup on exit, as well as the normal
  1639. * setup and teardown.
  1640. */
  1641. static void qib_6120_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
  1642. u32 type, unsigned long pa)
  1643. {
  1644. u32 __iomem *tidp32 = (u32 __iomem *)tidptr;
  1645. unsigned long flags;
  1646. int tidx;
  1647. spinlock_t *tidlockp; /* select appropriate spinlock */
  1648. if (!dd->kregbase)
  1649. return;
  1650. if (pa != dd->tidinvalid) {
  1651. if (pa & ((1U << 11) - 1)) {
  1652. qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
  1653. pa);
  1654. return;
  1655. }
  1656. pa >>= 11;
  1657. if (pa & ~QLOGIC_IB_RT_ADDR_MASK) {
  1658. qib_dev_err(dd,
  1659. "Physical page address 0x%lx larger than supported\n",
  1660. pa);
  1661. return;
  1662. }
  1663. if (type == RCVHQ_RCV_TYPE_EAGER)
  1664. pa |= dd->tidtemplate;
  1665. else /* for now, always full 4KB page */
  1666. pa |= 2 << 29;
  1667. }
  1668. /*
  1669. * Avoid chip issue by writing the scratch register
  1670. * before and after the TID, and with an io write barrier.
  1671. * We use a spinlock around the writes, so they can't intermix
  1672. * with other TID (eager or expected) writes (the chip problem
  1673. * is triggered by back to back TID writes). Unfortunately, this
  1674. * call can be done from interrupt level for the ctxt 0 eager TIDs,
  1675. * so we have to use irqsave locks.
  1676. */
  1677. /*
  1678. * Assumes tidptr always > egrtidbase
  1679. * if type == RCVHQ_RCV_TYPE_EAGER.
  1680. */
  1681. tidx = tidptr - dd->egrtidbase;
  1682. tidlockp = (type == RCVHQ_RCV_TYPE_EAGER && tidx < dd->rcvhdrcnt)
  1683. ? &dd->cspec->kernel_tid_lock : &dd->cspec->user_tid_lock;
  1684. spin_lock_irqsave(tidlockp, flags);
  1685. qib_write_kreg(dd, kr_scratch, 0xfeeddeaf);
  1686. writel(pa, tidp32);
  1687. qib_write_kreg(dd, kr_scratch, 0xdeadbeef);
  1688. spin_unlock_irqrestore(tidlockp, flags);
  1689. }
  1690. /**
  1691. * qib_6120_put_tid_2 - write a TID in chip, Revision 2 or higher
  1692. * @dd: the qlogic_ib device
  1693. * @tidptr: pointer to the expected TID (in chip) to update
  1694. * @type: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0)
  1695. * for expected
  1696. * @pa: physical address of in memory buffer; tidinvalid if freeing
  1697. *
  1698. * This exists as a separate routine to allow for selection of the
  1699. * appropriate "flavor". The static calls in cleanup just use the
  1700. * revision-agnostic form, as they are not performance critical.
  1701. */
  1702. static void qib_6120_put_tid_2(struct qib_devdata *dd, u64 __iomem *tidptr,
  1703. u32 type, unsigned long pa)
  1704. {
  1705. u32 __iomem *tidp32 = (u32 __iomem *)tidptr;
  1706. if (!dd->kregbase)
  1707. return;
  1708. if (pa != dd->tidinvalid) {
  1709. if (pa & ((1U << 11) - 1)) {
  1710. qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
  1711. pa);
  1712. return;
  1713. }
  1714. pa >>= 11;
  1715. if (pa & ~QLOGIC_IB_RT_ADDR_MASK) {
  1716. qib_dev_err(dd,
  1717. "Physical page address 0x%lx larger than supported\n",
  1718. pa);
  1719. return;
  1720. }
  1721. if (type == RCVHQ_RCV_TYPE_EAGER)
  1722. pa |= dd->tidtemplate;
  1723. else /* for now, always full 4KB page */
  1724. pa |= 2 << 29;
  1725. }
  1726. writel(pa, tidp32);
  1727. }
  1728. /**
  1729. * qib_6120_clear_tids - clear all TID entries for a context, expected and eager
  1730. * @dd: the qlogic_ib device
  1731. * @rcd: the context
  1732. *
  1733. * clear all TID entries for a context, expected and eager.
  1734. * Used from qib_close(). On this chip, TIDs are only 32 bits,
  1735. * not 64, but they are still on 64 bit boundaries, so tidbase
  1736. * is declared as u64 * for the pointer math, even though we write 32 bits
  1737. */
  1738. static void qib_6120_clear_tids(struct qib_devdata *dd,
  1739. struct qib_ctxtdata *rcd)
  1740. {
  1741. u64 __iomem *tidbase;
  1742. unsigned long tidinv;
  1743. u32 ctxt;
  1744. int i;
  1745. if (!dd->kregbase || !rcd)
  1746. return;
  1747. ctxt = rcd->ctxt;
  1748. tidinv = dd->tidinvalid;
  1749. tidbase = (u64 __iomem *)
  1750. ((char __iomem *)(dd->kregbase) +
  1751. dd->rcvtidbase +
  1752. ctxt * dd->rcvtidcnt * sizeof(*tidbase));
  1753. for (i = 0; i < dd->rcvtidcnt; i++)
  1754. /* use func pointer because could be one of two funcs */
  1755. dd->f_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
  1756. tidinv);
  1757. tidbase = (u64 __iomem *)
  1758. ((char __iomem *)(dd->kregbase) +
  1759. dd->rcvegrbase +
  1760. rcd->rcvegr_tid_base * sizeof(*tidbase));
  1761. for (i = 0; i < rcd->rcvegrcnt; i++)
  1762. /* use func pointer because could be one of two funcs */
  1763. dd->f_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
  1764. tidinv);
  1765. }
  1766. /**
  1767. * qib_6120_tidtemplate - setup constants for TID updates
  1768. * @dd: the qlogic_ib device
  1769. *
  1770. * We setup stuff that we use a lot, to avoid calculating each time
  1771. */
  1772. static void qib_6120_tidtemplate(struct qib_devdata *dd)
  1773. {
  1774. u32 egrsize = dd->rcvegrbufsize;
  1775. /*
  1776. * For now, we always allocate 4KB buffers (at init) so we can
  1777. * receive max size packets. We may want a module parameter to
  1778. * specify 2KB or 4KB and/or make be per ctxt instead of per device
  1779. * for those who want to reduce memory footprint. Note that the
  1780. * rcvhdrentsize size must be large enough to hold the largest
  1781. * IB header (currently 96 bytes) that we expect to handle (plus of
  1782. * course the 2 dwords of RHF).
  1783. */
  1784. if (egrsize == 2048)
  1785. dd->tidtemplate = 1U << 29;
  1786. else if (egrsize == 4096)
  1787. dd->tidtemplate = 2U << 29;
  1788. dd->tidinvalid = 0;
  1789. }
  1790. int __attribute__((weak)) qib_unordered_wc(void)
  1791. {
  1792. return 0;
  1793. }
  1794. /**
  1795. * qib_6120_get_base_info - set chip-specific flags for user code
  1796. * @rcd: the qlogic_ib ctxt
  1797. * @kinfo: qib_base_info pointer
  1798. *
  1799. * We set the PCIE flag because the lower bandwidth on PCIe vs
  1800. * HyperTransport can affect some user packet algorithms.
  1801. */
  1802. static int qib_6120_get_base_info(struct qib_ctxtdata *rcd,
  1803. struct qib_base_info *kinfo)
  1804. {
  1805. if (qib_unordered_wc())
  1806. kinfo->spi_runtime_flags |= QIB_RUNTIME_FORCE_WC_ORDER;
  1807. kinfo->spi_runtime_flags |= QIB_RUNTIME_PCIE |
  1808. QIB_RUNTIME_FORCE_PIOAVAIL | QIB_RUNTIME_PIO_REGSWAPPED;
  1809. return 0;
  1810. }
  1811. static struct qib_message_header *
  1812. qib_6120_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
  1813. {
  1814. return (struct qib_message_header *)
  1815. &rhf_addr[sizeof(u64) / sizeof(u32)];
  1816. }
  1817. static void qib_6120_config_ctxts(struct qib_devdata *dd)
  1818. {
  1819. dd->ctxtcnt = qib_read_kreg32(dd, kr_portcnt);
  1820. if (qib_n_krcv_queues > 1) {
  1821. dd->first_user_ctxt = qib_n_krcv_queues * dd->num_pports;
  1822. if (dd->first_user_ctxt > dd->ctxtcnt)
  1823. dd->first_user_ctxt = dd->ctxtcnt;
  1824. dd->qpn_mask = dd->first_user_ctxt <= 2 ? 2 : 6;
  1825. } else
  1826. dd->first_user_ctxt = dd->num_pports;
  1827. dd->n_krcv_queues = dd->first_user_ctxt;
  1828. }
  1829. static void qib_update_6120_usrhead(struct qib_ctxtdata *rcd, u64 hd,
  1830. u32 updegr, u32 egrhd, u32 npkts)
  1831. {
  1832. if (updegr)
  1833. qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
  1834. qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
  1835. }
  1836. static u32 qib_6120_hdrqempty(struct qib_ctxtdata *rcd)
  1837. {
  1838. u32 head, tail;
  1839. head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
  1840. if (rcd->rcvhdrtail_kvaddr)
  1841. tail = qib_get_rcvhdrtail(rcd);
  1842. else
  1843. tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
  1844. return head == tail;
  1845. }
  1846. /*
  1847. * Used when we close any ctxt, for DMA already in flight
  1848. * at close. Can't be done until we know hdrq size, so not
  1849. * early in chip init.
  1850. */
  1851. static void alloc_dummy_hdrq(struct qib_devdata *dd)
  1852. {
  1853. dd->cspec->dummy_hdrq = dma_alloc_coherent(&dd->pcidev->dev,
  1854. dd->rcd[0]->rcvhdrq_size,
  1855. &dd->cspec->dummy_hdrq_phys,
  1856. GFP_ATOMIC | __GFP_COMP);
  1857. if (!dd->cspec->dummy_hdrq) {
  1858. qib_devinfo(dd->pcidev, "Couldn't allocate dummy hdrq\n");
  1859. /* fallback to just 0'ing */
  1860. dd->cspec->dummy_hdrq_phys = 0UL;
  1861. }
  1862. }
  1863. /*
  1864. * Modify the RCVCTRL register in chip-specific way. This
  1865. * is a function because bit positions and (future) register
  1866. * location is chip-specific, but the needed operations are
  1867. * generic. <op> is a bit-mask because we often want to
  1868. * do multiple modifications.
  1869. */
  1870. static void rcvctrl_6120_mod(struct qib_pportdata *ppd, unsigned int op,
  1871. int ctxt)
  1872. {
  1873. struct qib_devdata *dd = ppd->dd;
  1874. u64 mask, val;
  1875. unsigned long flags;
  1876. spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
  1877. if (op & QIB_RCVCTRL_TAILUPD_ENB)
  1878. dd->rcvctrl |= (1ULL << QLOGIC_IB_R_TAILUPD_SHIFT);
  1879. if (op & QIB_RCVCTRL_TAILUPD_DIS)
  1880. dd->rcvctrl &= ~(1ULL << QLOGIC_IB_R_TAILUPD_SHIFT);
  1881. if (op & QIB_RCVCTRL_PKEY_ENB)
  1882. dd->rcvctrl &= ~(1ULL << IBA6120_R_PKEY_DIS_SHIFT);
  1883. if (op & QIB_RCVCTRL_PKEY_DIS)
  1884. dd->rcvctrl |= (1ULL << IBA6120_R_PKEY_DIS_SHIFT);
  1885. if (ctxt < 0)
  1886. mask = (1ULL << dd->ctxtcnt) - 1;
  1887. else
  1888. mask = (1ULL << ctxt);
  1889. if (op & QIB_RCVCTRL_CTXT_ENB) {
  1890. /* always done for specific ctxt */
  1891. dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, PortEnable));
  1892. if (!(dd->flags & QIB_NODMA_RTAIL))
  1893. dd->rcvctrl |= 1ULL << QLOGIC_IB_R_TAILUPD_SHIFT;
  1894. /* Write these registers before the context is enabled. */
  1895. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt,
  1896. dd->rcd[ctxt]->rcvhdrqtailaddr_phys);
  1897. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt,
  1898. dd->rcd[ctxt]->rcvhdrq_phys);
  1899. if (ctxt == 0 && !dd->cspec->dummy_hdrq)
  1900. alloc_dummy_hdrq(dd);
  1901. }
  1902. if (op & QIB_RCVCTRL_CTXT_DIS)
  1903. dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, PortEnable));
  1904. if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
  1905. dd->rcvctrl |= (mask << QLOGIC_IB_R_INTRAVAIL_SHIFT);
  1906. if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
  1907. dd->rcvctrl &= ~(mask << QLOGIC_IB_R_INTRAVAIL_SHIFT);
  1908. qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
  1909. if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) && dd->rhdrhead_intr_off) {
  1910. /* arm rcv interrupt */
  1911. val = qib_read_ureg32(dd, ur_rcvhdrhead, ctxt) |
  1912. dd->rhdrhead_intr_off;
  1913. qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
  1914. }
  1915. if (op & QIB_RCVCTRL_CTXT_ENB) {
  1916. /*
  1917. * Init the context registers also; if we were
  1918. * disabled, tail and head should both be zero
  1919. * already from the enable, but since we don't
  1920. * know, we have to do it explicitly.
  1921. */
  1922. val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
  1923. qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
  1924. val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
  1925. dd->rcd[ctxt]->head = val;
  1926. /* If kctxt, interrupt on next receive. */
  1927. if (ctxt < dd->first_user_ctxt)
  1928. val |= dd->rhdrhead_intr_off;
  1929. qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
  1930. }
  1931. if (op & QIB_RCVCTRL_CTXT_DIS) {
  1932. /*
  1933. * Be paranoid, and never write 0's to these, just use an
  1934. * unused page. Of course,
  1935. * rcvhdraddr points to a large chunk of memory, so this
  1936. * could still trash things, but at least it won't trash
  1937. * page 0, and by disabling the ctxt, it should stop "soon",
  1938. * even if a packet or two is in already in flight after we
  1939. * disabled the ctxt. Only 6120 has this issue.
  1940. */
  1941. if (ctxt >= 0) {
  1942. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt,
  1943. dd->cspec->dummy_hdrq_phys);
  1944. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt,
  1945. dd->cspec->dummy_hdrq_phys);
  1946. } else {
  1947. unsigned i;
  1948. for (i = 0; i < dd->cfgctxts; i++) {
  1949. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr,
  1950. i, dd->cspec->dummy_hdrq_phys);
  1951. qib_write_kreg_ctxt(dd, kr_rcvhdraddr,
  1952. i, dd->cspec->dummy_hdrq_phys);
  1953. }
  1954. }
  1955. }
  1956. spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
  1957. }
  1958. /*
  1959. * Modify the SENDCTRL register in chip-specific way. This
  1960. * is a function there may be multiple such registers with
  1961. * slightly different layouts. Only operations actually used
  1962. * are implemented yet.
  1963. * Chip requires no back-back sendctrl writes, so write
  1964. * scratch register after writing sendctrl
  1965. */
  1966. static void sendctrl_6120_mod(struct qib_pportdata *ppd, u32 op)
  1967. {
  1968. struct qib_devdata *dd = ppd->dd;
  1969. u64 tmp_dd_sendctrl;
  1970. unsigned long flags;
  1971. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  1972. /* First the ones that are "sticky", saved in shadow */
  1973. if (op & QIB_SENDCTRL_CLEAR)
  1974. dd->sendctrl = 0;
  1975. if (op & QIB_SENDCTRL_SEND_DIS)
  1976. dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOEnable);
  1977. else if (op & QIB_SENDCTRL_SEND_ENB)
  1978. dd->sendctrl |= SYM_MASK(SendCtrl, PIOEnable);
  1979. if (op & QIB_SENDCTRL_AVAIL_DIS)
  1980. dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOBufAvailUpd);
  1981. else if (op & QIB_SENDCTRL_AVAIL_ENB)
  1982. dd->sendctrl |= SYM_MASK(SendCtrl, PIOBufAvailUpd);
  1983. if (op & QIB_SENDCTRL_DISARM_ALL) {
  1984. u32 i, last;
  1985. tmp_dd_sendctrl = dd->sendctrl;
  1986. /*
  1987. * disarm any that are not yet launched, disabling sends
  1988. * and updates until done.
  1989. */
  1990. last = dd->piobcnt2k + dd->piobcnt4k;
  1991. tmp_dd_sendctrl &=
  1992. ~(SYM_MASK(SendCtrl, PIOEnable) |
  1993. SYM_MASK(SendCtrl, PIOBufAvailUpd));
  1994. for (i = 0; i < last; i++) {
  1995. qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl |
  1996. SYM_MASK(SendCtrl, Disarm) | i);
  1997. qib_write_kreg(dd, kr_scratch, 0);
  1998. }
  1999. }
  2000. tmp_dd_sendctrl = dd->sendctrl;
  2001. if (op & QIB_SENDCTRL_FLUSH)
  2002. tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Abort);
  2003. if (op & QIB_SENDCTRL_DISARM)
  2004. tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
  2005. ((op & QIB_6120_SendCtrl_DisarmPIOBuf_RMASK) <<
  2006. SYM_LSB(SendCtrl, DisarmPIOBuf));
  2007. if (op & QIB_SENDCTRL_AVAIL_BLIP)
  2008. tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, PIOBufAvailUpd);
  2009. qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
  2010. qib_write_kreg(dd, kr_scratch, 0);
  2011. if (op & QIB_SENDCTRL_AVAIL_BLIP) {
  2012. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  2013. qib_write_kreg(dd, kr_scratch, 0);
  2014. }
  2015. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  2016. if (op & QIB_SENDCTRL_FLUSH) {
  2017. u32 v;
  2018. /*
  2019. * ensure writes have hit chip, then do a few
  2020. * more reads, to allow DMA of pioavail registers
  2021. * to occur, so in-memory copy is in sync with
  2022. * the chip. Not always safe to sleep.
  2023. */
  2024. v = qib_read_kreg32(dd, kr_scratch);
  2025. qib_write_kreg(dd, kr_scratch, v);
  2026. v = qib_read_kreg32(dd, kr_scratch);
  2027. qib_write_kreg(dd, kr_scratch, v);
  2028. qib_read_kreg32(dd, kr_scratch);
  2029. }
  2030. }
  2031. /**
  2032. * qib_portcntr_6120 - read a per-port counter
  2033. * @ppd: the qlogic_ib device
  2034. * @reg: the counter to snapshot
  2035. */
  2036. static u64 qib_portcntr_6120(struct qib_pportdata *ppd, u32 reg)
  2037. {
  2038. u64 ret = 0ULL;
  2039. struct qib_devdata *dd = ppd->dd;
  2040. u16 creg;
  2041. /* 0xffff for unimplemented or synthesized counters */
  2042. static const u16 xlator[] = {
  2043. [QIBPORTCNTR_PKTSEND] = cr_pktsend,
  2044. [QIBPORTCNTR_WORDSEND] = cr_wordsend,
  2045. [QIBPORTCNTR_PSXMITDATA] = 0xffff,
  2046. [QIBPORTCNTR_PSXMITPKTS] = 0xffff,
  2047. [QIBPORTCNTR_PSXMITWAIT] = 0xffff,
  2048. [QIBPORTCNTR_SENDSTALL] = cr_sendstall,
  2049. [QIBPORTCNTR_PKTRCV] = cr_pktrcv,
  2050. [QIBPORTCNTR_PSRCVDATA] = 0xffff,
  2051. [QIBPORTCNTR_PSRCVPKTS] = 0xffff,
  2052. [QIBPORTCNTR_RCVEBP] = cr_rcvebp,
  2053. [QIBPORTCNTR_RCVOVFL] = cr_rcvovfl,
  2054. [QIBPORTCNTR_WORDRCV] = cr_wordrcv,
  2055. [QIBPORTCNTR_RXDROPPKT] = cr_rxdroppkt,
  2056. [QIBPORTCNTR_RXLOCALPHYERR] = 0xffff,
  2057. [QIBPORTCNTR_RXVLERR] = 0xffff,
  2058. [QIBPORTCNTR_ERRICRC] = cr_erricrc,
  2059. [QIBPORTCNTR_ERRVCRC] = cr_errvcrc,
  2060. [QIBPORTCNTR_ERRLPCRC] = cr_errlpcrc,
  2061. [QIBPORTCNTR_BADFORMAT] = cr_badformat,
  2062. [QIBPORTCNTR_ERR_RLEN] = cr_err_rlen,
  2063. [QIBPORTCNTR_IBSYMBOLERR] = cr_ibsymbolerr,
  2064. [QIBPORTCNTR_INVALIDRLEN] = cr_invalidrlen,
  2065. [QIBPORTCNTR_UNSUPVL] = cr_txunsupvl,
  2066. [QIBPORTCNTR_EXCESSBUFOVFL] = 0xffff,
  2067. [QIBPORTCNTR_ERRLINK] = cr_errlink,
  2068. [QIBPORTCNTR_IBLINKDOWN] = cr_iblinkdown,
  2069. [QIBPORTCNTR_IBLINKERRRECOV] = cr_iblinkerrrecov,
  2070. [QIBPORTCNTR_LLI] = 0xffff,
  2071. [QIBPORTCNTR_PSINTERVAL] = 0xffff,
  2072. [QIBPORTCNTR_PSSTART] = 0xffff,
  2073. [QIBPORTCNTR_PSSTAT] = 0xffff,
  2074. [QIBPORTCNTR_VL15PKTDROP] = 0xffff,
  2075. [QIBPORTCNTR_ERRPKEY] = cr_errpkey,
  2076. [QIBPORTCNTR_KHDROVFL] = 0xffff,
  2077. };
  2078. if (reg >= ARRAY_SIZE(xlator)) {
  2079. qib_devinfo(ppd->dd->pcidev,
  2080. "Unimplemented portcounter %u\n", reg);
  2081. goto done;
  2082. }
  2083. creg = xlator[reg];
  2084. /* handle counters requests not implemented as chip counters */
  2085. if (reg == QIBPORTCNTR_LLI)
  2086. ret = dd->cspec->lli_errs;
  2087. else if (reg == QIBPORTCNTR_EXCESSBUFOVFL)
  2088. ret = dd->cspec->overrun_thresh_errs;
  2089. else if (reg == QIBPORTCNTR_KHDROVFL) {
  2090. int i;
  2091. /* sum over all kernel contexts */
  2092. for (i = 0; i < dd->first_user_ctxt; i++)
  2093. ret += read_6120_creg32(dd, cr_portovfl + i);
  2094. } else if (reg == QIBPORTCNTR_PSSTAT)
  2095. ret = dd->cspec->pma_sample_status;
  2096. if (creg == 0xffff)
  2097. goto done;
  2098. /*
  2099. * only fast incrementing counters are 64bit; use 32 bit reads to
  2100. * avoid two independent reads when on opteron
  2101. */
  2102. if (creg == cr_wordsend || creg == cr_wordrcv ||
  2103. creg == cr_pktsend || creg == cr_pktrcv)
  2104. ret = read_6120_creg(dd, creg);
  2105. else
  2106. ret = read_6120_creg32(dd, creg);
  2107. if (creg == cr_ibsymbolerr) {
  2108. if (dd->cspec->ibdeltainprog)
  2109. ret -= ret - dd->cspec->ibsymsnap;
  2110. ret -= dd->cspec->ibsymdelta;
  2111. } else if (creg == cr_iblinkerrrecov) {
  2112. if (dd->cspec->ibdeltainprog)
  2113. ret -= ret - dd->cspec->iblnkerrsnap;
  2114. ret -= dd->cspec->iblnkerrdelta;
  2115. }
  2116. if (reg == QIBPORTCNTR_RXDROPPKT) /* add special cased count */
  2117. ret += dd->cspec->rxfc_unsupvl_errs;
  2118. done:
  2119. return ret;
  2120. }
  2121. /*
  2122. * Device counter names (not port-specific), one line per stat,
  2123. * single string. Used by utilities like ipathstats to print the stats
  2124. * in a way which works for different versions of drivers, without changing
  2125. * the utility. Names need to be 12 chars or less (w/o newline), for proper
  2126. * display by utility.
  2127. * Non-error counters are first.
  2128. * Start of "error" conters is indicated by a leading "E " on the first
  2129. * "error" counter, and doesn't count in label length.
  2130. * The EgrOvfl list needs to be last so we truncate them at the configured
  2131. * context count for the device.
  2132. * cntr6120indices contains the corresponding register indices.
  2133. */
  2134. static const char cntr6120names[] =
  2135. "Interrupts\n"
  2136. "HostBusStall\n"
  2137. "E RxTIDFull\n"
  2138. "RxTIDInvalid\n"
  2139. "Ctxt0EgrOvfl\n"
  2140. "Ctxt1EgrOvfl\n"
  2141. "Ctxt2EgrOvfl\n"
  2142. "Ctxt3EgrOvfl\n"
  2143. "Ctxt4EgrOvfl\n";
  2144. static const size_t cntr6120indices[] = {
  2145. cr_lbint,
  2146. cr_lbflowstall,
  2147. cr_errtidfull,
  2148. cr_errtidvalid,
  2149. cr_portovfl + 0,
  2150. cr_portovfl + 1,
  2151. cr_portovfl + 2,
  2152. cr_portovfl + 3,
  2153. cr_portovfl + 4,
  2154. };
  2155. /*
  2156. * same as cntr6120names and cntr6120indices, but for port-specific counters.
  2157. * portcntr6120indices is somewhat complicated by some registers needing
  2158. * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
  2159. */
  2160. static const char portcntr6120names[] =
  2161. "TxPkt\n"
  2162. "TxFlowPkt\n"
  2163. "TxWords\n"
  2164. "RxPkt\n"
  2165. "RxFlowPkt\n"
  2166. "RxWords\n"
  2167. "TxFlowStall\n"
  2168. "E IBStatusChng\n"
  2169. "IBLinkDown\n"
  2170. "IBLnkRecov\n"
  2171. "IBRxLinkErr\n"
  2172. "IBSymbolErr\n"
  2173. "RxLLIErr\n"
  2174. "RxBadFormat\n"
  2175. "RxBadLen\n"
  2176. "RxBufOvrfl\n"
  2177. "RxEBP\n"
  2178. "RxFlowCtlErr\n"
  2179. "RxICRCerr\n"
  2180. "RxLPCRCerr\n"
  2181. "RxVCRCerr\n"
  2182. "RxInvalLen\n"
  2183. "RxInvalPKey\n"
  2184. "RxPktDropped\n"
  2185. "TxBadLength\n"
  2186. "TxDropped\n"
  2187. "TxInvalLen\n"
  2188. "TxUnderrun\n"
  2189. "TxUnsupVL\n"
  2190. ;
  2191. #define _PORT_VIRT_FLAG 0x8000 /* "virtual", need adjustments */
  2192. static const size_t portcntr6120indices[] = {
  2193. QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
  2194. cr_pktsendflow,
  2195. QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
  2196. QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
  2197. cr_pktrcvflowctrl,
  2198. QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
  2199. QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
  2200. cr_ibstatuschange,
  2201. QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
  2202. QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
  2203. QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
  2204. QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
  2205. QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
  2206. QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
  2207. QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
  2208. QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
  2209. QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
  2210. cr_rcvflowctrl_err,
  2211. QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
  2212. QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
  2213. QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
  2214. QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
  2215. QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
  2216. QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
  2217. cr_invalidslen,
  2218. cr_senddropped,
  2219. cr_errslen,
  2220. cr_sendunderrun,
  2221. cr_txunsupvl,
  2222. };
  2223. /* do all the setup to make the counter reads efficient later */
  2224. static void init_6120_cntrnames(struct qib_devdata *dd)
  2225. {
  2226. int i, j = 0;
  2227. char *s;
  2228. for (i = 0, s = (char *)cntr6120names; s && j <= dd->cfgctxts;
  2229. i++) {
  2230. /* we always have at least one counter before the egrovfl */
  2231. if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
  2232. j = 1;
  2233. s = strchr(s + 1, '\n');
  2234. if (s && j)
  2235. j++;
  2236. }
  2237. dd->cspec->ncntrs = i;
  2238. if (!s)
  2239. /* full list; size is without terminating null */
  2240. dd->cspec->cntrnamelen = sizeof(cntr6120names) - 1;
  2241. else
  2242. dd->cspec->cntrnamelen = 1 + s - cntr6120names;
  2243. dd->cspec->cntrs = kmalloc_array(dd->cspec->ncntrs, sizeof(u64),
  2244. GFP_KERNEL);
  2245. for (i = 0, s = (char *)portcntr6120names; s; i++)
  2246. s = strchr(s + 1, '\n');
  2247. dd->cspec->nportcntrs = i - 1;
  2248. dd->cspec->portcntrnamelen = sizeof(portcntr6120names) - 1;
  2249. dd->cspec->portcntrs = kmalloc_array(dd->cspec->nportcntrs,
  2250. sizeof(u64),
  2251. GFP_KERNEL);
  2252. }
  2253. static u32 qib_read_6120cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
  2254. u64 **cntrp)
  2255. {
  2256. u32 ret;
  2257. if (namep) {
  2258. ret = dd->cspec->cntrnamelen;
  2259. if (pos >= ret)
  2260. ret = 0; /* final read after getting everything */
  2261. else
  2262. *namep = (char *)cntr6120names;
  2263. } else {
  2264. u64 *cntr = dd->cspec->cntrs;
  2265. int i;
  2266. ret = dd->cspec->ncntrs * sizeof(u64);
  2267. if (!cntr || pos >= ret) {
  2268. /* everything read, or couldn't get memory */
  2269. ret = 0;
  2270. goto done;
  2271. }
  2272. if (pos >= ret) {
  2273. ret = 0; /* final read after getting everything */
  2274. goto done;
  2275. }
  2276. *cntrp = cntr;
  2277. for (i = 0; i < dd->cspec->ncntrs; i++)
  2278. *cntr++ = read_6120_creg32(dd, cntr6120indices[i]);
  2279. }
  2280. done:
  2281. return ret;
  2282. }
  2283. static u32 qib_read_6120portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
  2284. char **namep, u64 **cntrp)
  2285. {
  2286. u32 ret;
  2287. if (namep) {
  2288. ret = dd->cspec->portcntrnamelen;
  2289. if (pos >= ret)
  2290. ret = 0; /* final read after getting everything */
  2291. else
  2292. *namep = (char *)portcntr6120names;
  2293. } else {
  2294. u64 *cntr = dd->cspec->portcntrs;
  2295. struct qib_pportdata *ppd = &dd->pport[port];
  2296. int i;
  2297. ret = dd->cspec->nportcntrs * sizeof(u64);
  2298. if (!cntr || pos >= ret) {
  2299. /* everything read, or couldn't get memory */
  2300. ret = 0;
  2301. goto done;
  2302. }
  2303. *cntrp = cntr;
  2304. for (i = 0; i < dd->cspec->nportcntrs; i++) {
  2305. if (portcntr6120indices[i] & _PORT_VIRT_FLAG)
  2306. *cntr++ = qib_portcntr_6120(ppd,
  2307. portcntr6120indices[i] &
  2308. ~_PORT_VIRT_FLAG);
  2309. else
  2310. *cntr++ = read_6120_creg32(dd,
  2311. portcntr6120indices[i]);
  2312. }
  2313. }
  2314. done:
  2315. return ret;
  2316. }
  2317. static void qib_chk_6120_errormask(struct qib_devdata *dd)
  2318. {
  2319. static u32 fixed;
  2320. u32 ctrl;
  2321. unsigned long errormask;
  2322. unsigned long hwerrs;
  2323. if (!dd->cspec->errormask || !(dd->flags & QIB_INITTED))
  2324. return;
  2325. errormask = qib_read_kreg64(dd, kr_errmask);
  2326. if (errormask == dd->cspec->errormask)
  2327. return;
  2328. fixed++;
  2329. hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
  2330. ctrl = qib_read_kreg32(dd, kr_control);
  2331. qib_write_kreg(dd, kr_errmask,
  2332. dd->cspec->errormask);
  2333. if ((hwerrs & dd->cspec->hwerrmask) ||
  2334. (ctrl & QLOGIC_IB_C_FREEZEMODE)) {
  2335. qib_write_kreg(dd, kr_hwerrclear, 0ULL);
  2336. qib_write_kreg(dd, kr_errclear, 0ULL);
  2337. /* force re-interrupt of pending events, just in case */
  2338. qib_write_kreg(dd, kr_intclear, 0ULL);
  2339. qib_devinfo(dd->pcidev,
  2340. "errormask fixed(%u) %lx->%lx, ctrl %x hwerr %lx\n",
  2341. fixed, errormask, (unsigned long)dd->cspec->errormask,
  2342. ctrl, hwerrs);
  2343. }
  2344. }
  2345. /**
  2346. * qib_get_6120_faststats - get word counters from chip before they overflow
  2347. * @t: contains a pointer to the qlogic_ib device qib_devdata
  2348. *
  2349. * This needs more work; in particular, decision on whether we really
  2350. * need traffic_wds done the way it is
  2351. * called from add_timer
  2352. */
  2353. static void qib_get_6120_faststats(struct timer_list *t)
  2354. {
  2355. struct qib_devdata *dd = from_timer(dd, t, stats_timer);
  2356. struct qib_pportdata *ppd = dd->pport;
  2357. unsigned long flags;
  2358. u64 traffic_wds;
  2359. /*
  2360. * don't access the chip while running diags, or memory diags can
  2361. * fail
  2362. */
  2363. if (!(dd->flags & QIB_INITTED) || dd->diag_client)
  2364. /* but re-arm the timer, for diags case; won't hurt other */
  2365. goto done;
  2366. /*
  2367. * We now try to maintain an activity timer, based on traffic
  2368. * exceeding a threshold, so we need to check the word-counts
  2369. * even if they are 64-bit.
  2370. */
  2371. traffic_wds = qib_portcntr_6120(ppd, cr_wordsend) +
  2372. qib_portcntr_6120(ppd, cr_wordrcv);
  2373. spin_lock_irqsave(&dd->eep_st_lock, flags);
  2374. traffic_wds -= dd->traffic_wds;
  2375. dd->traffic_wds += traffic_wds;
  2376. spin_unlock_irqrestore(&dd->eep_st_lock, flags);
  2377. qib_chk_6120_errormask(dd);
  2378. done:
  2379. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  2380. }
  2381. /* no interrupt fallback for these chips */
  2382. static int qib_6120_nointr_fallback(struct qib_devdata *dd)
  2383. {
  2384. return 0;
  2385. }
  2386. /*
  2387. * reset the XGXS (between serdes and IBC). Slightly less intrusive
  2388. * than resetting the IBC or external link state, and useful in some
  2389. * cases to cause some retraining. To do this right, we reset IBC
  2390. * as well.
  2391. */
  2392. static void qib_6120_xgxs_reset(struct qib_pportdata *ppd)
  2393. {
  2394. u64 val, prev_val;
  2395. struct qib_devdata *dd = ppd->dd;
  2396. prev_val = qib_read_kreg64(dd, kr_xgxs_cfg);
  2397. val = prev_val | QLOGIC_IB_XGXS_RESET;
  2398. prev_val &= ~QLOGIC_IB_XGXS_RESET; /* be sure */
  2399. qib_write_kreg(dd, kr_control,
  2400. dd->control & ~QLOGIC_IB_C_LINKENABLE);
  2401. qib_write_kreg(dd, kr_xgxs_cfg, val);
  2402. qib_read_kreg32(dd, kr_scratch);
  2403. qib_write_kreg(dd, kr_xgxs_cfg, prev_val);
  2404. qib_write_kreg(dd, kr_control, dd->control);
  2405. }
  2406. static int qib_6120_get_ib_cfg(struct qib_pportdata *ppd, int which)
  2407. {
  2408. int ret;
  2409. switch (which) {
  2410. case QIB_IB_CFG_LWID:
  2411. ret = ppd->link_width_active;
  2412. break;
  2413. case QIB_IB_CFG_SPD:
  2414. ret = ppd->link_speed_active;
  2415. break;
  2416. case QIB_IB_CFG_LWID_ENB:
  2417. ret = ppd->link_width_enabled;
  2418. break;
  2419. case QIB_IB_CFG_SPD_ENB:
  2420. ret = ppd->link_speed_enabled;
  2421. break;
  2422. case QIB_IB_CFG_OP_VLS:
  2423. ret = ppd->vls_operational;
  2424. break;
  2425. case QIB_IB_CFG_VL_HIGH_CAP:
  2426. ret = 0;
  2427. break;
  2428. case QIB_IB_CFG_VL_LOW_CAP:
  2429. ret = 0;
  2430. break;
  2431. case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
  2432. ret = SYM_FIELD(ppd->dd->cspec->ibcctrl, IBCCtrl,
  2433. OverrunThreshold);
  2434. break;
  2435. case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
  2436. ret = SYM_FIELD(ppd->dd->cspec->ibcctrl, IBCCtrl,
  2437. PhyerrThreshold);
  2438. break;
  2439. case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
  2440. /* will only take effect when the link state changes */
  2441. ret = (ppd->dd->cspec->ibcctrl &
  2442. SYM_MASK(IBCCtrl, LinkDownDefaultState)) ?
  2443. IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
  2444. break;
  2445. case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
  2446. ret = 0; /* no heartbeat on this chip */
  2447. break;
  2448. case QIB_IB_CFG_PMA_TICKS:
  2449. ret = 250; /* 1 usec. */
  2450. break;
  2451. default:
  2452. ret = -EINVAL;
  2453. break;
  2454. }
  2455. return ret;
  2456. }
  2457. /*
  2458. * We assume range checking is already done, if needed.
  2459. */
  2460. static int qib_6120_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
  2461. {
  2462. struct qib_devdata *dd = ppd->dd;
  2463. int ret = 0;
  2464. u64 val64;
  2465. u16 lcmd, licmd;
  2466. switch (which) {
  2467. case QIB_IB_CFG_LWID_ENB:
  2468. ppd->link_width_enabled = val;
  2469. break;
  2470. case QIB_IB_CFG_SPD_ENB:
  2471. ppd->link_speed_enabled = val;
  2472. break;
  2473. case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
  2474. val64 = SYM_FIELD(dd->cspec->ibcctrl, IBCCtrl,
  2475. OverrunThreshold);
  2476. if (val64 != val) {
  2477. dd->cspec->ibcctrl &=
  2478. ~SYM_MASK(IBCCtrl, OverrunThreshold);
  2479. dd->cspec->ibcctrl |= (u64) val <<
  2480. SYM_LSB(IBCCtrl, OverrunThreshold);
  2481. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl);
  2482. qib_write_kreg(dd, kr_scratch, 0);
  2483. }
  2484. break;
  2485. case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
  2486. val64 = SYM_FIELD(dd->cspec->ibcctrl, IBCCtrl,
  2487. PhyerrThreshold);
  2488. if (val64 != val) {
  2489. dd->cspec->ibcctrl &=
  2490. ~SYM_MASK(IBCCtrl, PhyerrThreshold);
  2491. dd->cspec->ibcctrl |= (u64) val <<
  2492. SYM_LSB(IBCCtrl, PhyerrThreshold);
  2493. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl);
  2494. qib_write_kreg(dd, kr_scratch, 0);
  2495. }
  2496. break;
  2497. case QIB_IB_CFG_PKEYS: /* update pkeys */
  2498. val64 = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
  2499. ((u64) ppd->pkeys[2] << 32) |
  2500. ((u64) ppd->pkeys[3] << 48);
  2501. qib_write_kreg(dd, kr_partitionkey, val64);
  2502. break;
  2503. case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
  2504. /* will only take effect when the link state changes */
  2505. if (val == IB_LINKINITCMD_POLL)
  2506. dd->cspec->ibcctrl &=
  2507. ~SYM_MASK(IBCCtrl, LinkDownDefaultState);
  2508. else /* SLEEP */
  2509. dd->cspec->ibcctrl |=
  2510. SYM_MASK(IBCCtrl, LinkDownDefaultState);
  2511. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl);
  2512. qib_write_kreg(dd, kr_scratch, 0);
  2513. break;
  2514. case QIB_IB_CFG_MTU: /* update the MTU in IBC */
  2515. /*
  2516. * Update our housekeeping variables, and set IBC max
  2517. * size, same as init code; max IBC is max we allow in
  2518. * buffer, less the qword pbc, plus 1 for ICRC, in dwords
  2519. * Set even if it's unchanged, print debug message only
  2520. * on changes.
  2521. */
  2522. val = (ppd->ibmaxlen >> 2) + 1;
  2523. dd->cspec->ibcctrl &= ~SYM_MASK(IBCCtrl, MaxPktLen);
  2524. dd->cspec->ibcctrl |= (u64)val <<
  2525. SYM_LSB(IBCCtrl, MaxPktLen);
  2526. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl);
  2527. qib_write_kreg(dd, kr_scratch, 0);
  2528. break;
  2529. case QIB_IB_CFG_LSTATE: /* set the IB link state */
  2530. switch (val & 0xffff0000) {
  2531. case IB_LINKCMD_DOWN:
  2532. lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
  2533. if (!dd->cspec->ibdeltainprog) {
  2534. dd->cspec->ibdeltainprog = 1;
  2535. dd->cspec->ibsymsnap =
  2536. read_6120_creg32(dd, cr_ibsymbolerr);
  2537. dd->cspec->iblnkerrsnap =
  2538. read_6120_creg32(dd, cr_iblinkerrrecov);
  2539. }
  2540. break;
  2541. case IB_LINKCMD_ARMED:
  2542. lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
  2543. break;
  2544. case IB_LINKCMD_ACTIVE:
  2545. lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
  2546. break;
  2547. default:
  2548. ret = -EINVAL;
  2549. qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
  2550. goto bail;
  2551. }
  2552. switch (val & 0xffff) {
  2553. case IB_LINKINITCMD_NOP:
  2554. licmd = 0;
  2555. break;
  2556. case IB_LINKINITCMD_POLL:
  2557. licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
  2558. break;
  2559. case IB_LINKINITCMD_SLEEP:
  2560. licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
  2561. break;
  2562. case IB_LINKINITCMD_DISABLE:
  2563. licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
  2564. break;
  2565. default:
  2566. ret = -EINVAL;
  2567. qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
  2568. val & 0xffff);
  2569. goto bail;
  2570. }
  2571. qib_set_ib_6120_lstate(ppd, lcmd, licmd);
  2572. goto bail;
  2573. case QIB_IB_CFG_HRTBT:
  2574. ret = -EINVAL;
  2575. break;
  2576. default:
  2577. ret = -EINVAL;
  2578. }
  2579. bail:
  2580. return ret;
  2581. }
  2582. static int qib_6120_set_loopback(struct qib_pportdata *ppd, const char *what)
  2583. {
  2584. int ret = 0;
  2585. if (!strncmp(what, "ibc", 3)) {
  2586. ppd->dd->cspec->ibcctrl |= SYM_MASK(IBCCtrl, Loopback);
  2587. qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
  2588. ppd->dd->unit, ppd->port);
  2589. } else if (!strncmp(what, "off", 3)) {
  2590. ppd->dd->cspec->ibcctrl &= ~SYM_MASK(IBCCtrl, Loopback);
  2591. qib_devinfo(ppd->dd->pcidev,
  2592. "Disabling IB%u:%u IBC loopback (normal)\n",
  2593. ppd->dd->unit, ppd->port);
  2594. } else
  2595. ret = -EINVAL;
  2596. if (!ret) {
  2597. qib_write_kreg(ppd->dd, kr_ibcctrl, ppd->dd->cspec->ibcctrl);
  2598. qib_write_kreg(ppd->dd, kr_scratch, 0);
  2599. }
  2600. return ret;
  2601. }
  2602. static void pma_6120_timer(struct timer_list *t)
  2603. {
  2604. struct qib_chip_specific *cs = from_timer(cs, t, pma_timer);
  2605. struct qib_pportdata *ppd = cs->ppd;
  2606. struct qib_ibport *ibp = &ppd->ibport_data;
  2607. unsigned long flags;
  2608. spin_lock_irqsave(&ibp->rvp.lock, flags);
  2609. if (cs->pma_sample_status == IB_PMA_SAMPLE_STATUS_STARTED) {
  2610. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING;
  2611. qib_snapshot_counters(ppd, &cs->sword, &cs->rword,
  2612. &cs->spkts, &cs->rpkts, &cs->xmit_wait);
  2613. mod_timer(&cs->pma_timer,
  2614. jiffies + usecs_to_jiffies(ibp->rvp.pma_sample_interval));
  2615. } else if (cs->pma_sample_status == IB_PMA_SAMPLE_STATUS_RUNNING) {
  2616. u64 ta, tb, tc, td, te;
  2617. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE;
  2618. qib_snapshot_counters(ppd, &ta, &tb, &tc, &td, &te);
  2619. cs->sword = ta - cs->sword;
  2620. cs->rword = tb - cs->rword;
  2621. cs->spkts = tc - cs->spkts;
  2622. cs->rpkts = td - cs->rpkts;
  2623. cs->xmit_wait = te - cs->xmit_wait;
  2624. }
  2625. spin_unlock_irqrestore(&ibp->rvp.lock, flags);
  2626. }
  2627. /*
  2628. * Note that the caller has the ibp->rvp.lock held.
  2629. */
  2630. static void qib_set_cntr_6120_sample(struct qib_pportdata *ppd, u32 intv,
  2631. u32 start)
  2632. {
  2633. struct qib_chip_specific *cs = ppd->dd->cspec;
  2634. if (start && intv) {
  2635. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_STARTED;
  2636. mod_timer(&cs->pma_timer, jiffies + usecs_to_jiffies(start));
  2637. } else if (intv) {
  2638. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING;
  2639. qib_snapshot_counters(ppd, &cs->sword, &cs->rword,
  2640. &cs->spkts, &cs->rpkts, &cs->xmit_wait);
  2641. mod_timer(&cs->pma_timer, jiffies + usecs_to_jiffies(intv));
  2642. } else {
  2643. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE;
  2644. cs->sword = 0;
  2645. cs->rword = 0;
  2646. cs->spkts = 0;
  2647. cs->rpkts = 0;
  2648. cs->xmit_wait = 0;
  2649. }
  2650. }
  2651. static u32 qib_6120_iblink_state(u64 ibcs)
  2652. {
  2653. u32 state = (u32)SYM_FIELD(ibcs, IBCStatus, LinkState);
  2654. switch (state) {
  2655. case IB_6120_L_STATE_INIT:
  2656. state = IB_PORT_INIT;
  2657. break;
  2658. case IB_6120_L_STATE_ARM:
  2659. state = IB_PORT_ARMED;
  2660. break;
  2661. case IB_6120_L_STATE_ACTIVE:
  2662. case IB_6120_L_STATE_ACT_DEFER:
  2663. state = IB_PORT_ACTIVE;
  2664. break;
  2665. default:
  2666. fallthrough;
  2667. case IB_6120_L_STATE_DOWN:
  2668. state = IB_PORT_DOWN;
  2669. break;
  2670. }
  2671. return state;
  2672. }
  2673. /* returns the IBTA port state, rather than the IBC link training state */
  2674. static u8 qib_6120_phys_portstate(u64 ibcs)
  2675. {
  2676. u8 state = (u8)SYM_FIELD(ibcs, IBCStatus, LinkTrainingState);
  2677. return qib_6120_physportstate[state];
  2678. }
  2679. static int qib_6120_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
  2680. {
  2681. unsigned long flags;
  2682. spin_lock_irqsave(&ppd->lflags_lock, flags);
  2683. ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
  2684. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  2685. if (ibup) {
  2686. if (ppd->dd->cspec->ibdeltainprog) {
  2687. ppd->dd->cspec->ibdeltainprog = 0;
  2688. ppd->dd->cspec->ibsymdelta +=
  2689. read_6120_creg32(ppd->dd, cr_ibsymbolerr) -
  2690. ppd->dd->cspec->ibsymsnap;
  2691. ppd->dd->cspec->iblnkerrdelta +=
  2692. read_6120_creg32(ppd->dd, cr_iblinkerrrecov) -
  2693. ppd->dd->cspec->iblnkerrsnap;
  2694. }
  2695. qib_hol_init(ppd);
  2696. } else {
  2697. ppd->dd->cspec->lli_counter = 0;
  2698. if (!ppd->dd->cspec->ibdeltainprog) {
  2699. ppd->dd->cspec->ibdeltainprog = 1;
  2700. ppd->dd->cspec->ibsymsnap =
  2701. read_6120_creg32(ppd->dd, cr_ibsymbolerr);
  2702. ppd->dd->cspec->iblnkerrsnap =
  2703. read_6120_creg32(ppd->dd, cr_iblinkerrrecov);
  2704. }
  2705. qib_hol_down(ppd);
  2706. }
  2707. qib_6120_setup_setextled(ppd, ibup);
  2708. return 0;
  2709. }
  2710. /* Does read/modify/write to appropriate registers to
  2711. * set output and direction bits selected by mask.
  2712. * these are in their canonical positions (e.g. lsb of
  2713. * dir will end up in D48 of extctrl on existing chips).
  2714. * returns contents of GP Inputs.
  2715. */
  2716. static int gpio_6120_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
  2717. {
  2718. u64 read_val, new_out;
  2719. unsigned long flags;
  2720. if (mask) {
  2721. /* some bits being written, lock access to GPIO */
  2722. dir &= mask;
  2723. out &= mask;
  2724. spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
  2725. dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
  2726. dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
  2727. new_out = (dd->cspec->gpio_out & ~mask) | out;
  2728. qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
  2729. qib_write_kreg(dd, kr_gpio_out, new_out);
  2730. dd->cspec->gpio_out = new_out;
  2731. spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
  2732. }
  2733. /*
  2734. * It is unlikely that a read at this time would get valid
  2735. * data on a pin whose direction line was set in the same
  2736. * call to this function. We include the read here because
  2737. * that allows us to potentially combine a change on one pin with
  2738. * a read on another, and because the old code did something like
  2739. * this.
  2740. */
  2741. read_val = qib_read_kreg64(dd, kr_extstatus);
  2742. return SYM_FIELD(read_val, EXTStatus, GPIOIn);
  2743. }
  2744. /*
  2745. * Read fundamental info we need to use the chip. These are
  2746. * the registers that describe chip capabilities, and are
  2747. * saved in shadow registers.
  2748. */
  2749. static void get_6120_chip_params(struct qib_devdata *dd)
  2750. {
  2751. u64 val;
  2752. u32 piobufs;
  2753. int mtu;
  2754. dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
  2755. dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
  2756. dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
  2757. dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
  2758. dd->palign = qib_read_kreg32(dd, kr_palign);
  2759. dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
  2760. dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
  2761. dd->rcvhdrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
  2762. val = qib_read_kreg64(dd, kr_sendpiosize);
  2763. dd->piosize2k = val & ~0U;
  2764. dd->piosize4k = val >> 32;
  2765. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  2766. if (mtu == -1)
  2767. mtu = QIB_DEFAULT_MTU;
  2768. dd->pport->ibmtu = (u32)mtu;
  2769. val = qib_read_kreg64(dd, kr_sendpiobufcnt);
  2770. dd->piobcnt2k = val & ~0U;
  2771. dd->piobcnt4k = val >> 32;
  2772. dd->last_pio = dd->piobcnt4k + dd->piobcnt2k - 1;
  2773. /* these may be adjusted in init_chip_wc_pat() */
  2774. dd->pio2kbase = (u32 __iomem *)
  2775. (((char __iomem *)dd->kregbase) + dd->pio2k_bufbase);
  2776. if (dd->piobcnt4k) {
  2777. dd->pio4kbase = (u32 __iomem *)
  2778. (((char __iomem *) dd->kregbase) +
  2779. (dd->piobufbase >> 32));
  2780. /*
  2781. * 4K buffers take 2 pages; we use roundup just to be
  2782. * paranoid; we calculate it once here, rather than on
  2783. * ever buf allocate
  2784. */
  2785. dd->align4k = ALIGN(dd->piosize4k, dd->palign);
  2786. }
  2787. piobufs = dd->piobcnt4k + dd->piobcnt2k;
  2788. dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
  2789. (sizeof(u64) * BITS_PER_BYTE / 2);
  2790. }
  2791. /*
  2792. * The chip base addresses in cspec and cpspec have to be set
  2793. * after possible init_chip_wc_pat(), rather than in
  2794. * get_6120_chip_params(), so split out as separate function
  2795. */
  2796. static void set_6120_baseaddrs(struct qib_devdata *dd)
  2797. {
  2798. u32 cregbase;
  2799. cregbase = qib_read_kreg32(dd, kr_counterregbase);
  2800. dd->cspec->cregbase = (u64 __iomem *)
  2801. ((char __iomem *) dd->kregbase + cregbase);
  2802. dd->egrtidbase = (u64 __iomem *)
  2803. ((char __iomem *) dd->kregbase + dd->rcvegrbase);
  2804. }
  2805. /*
  2806. * Write the final few registers that depend on some of the
  2807. * init setup. Done late in init, just before bringing up
  2808. * the serdes.
  2809. */
  2810. static int qib_late_6120_initreg(struct qib_devdata *dd)
  2811. {
  2812. int ret = 0;
  2813. u64 val;
  2814. qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
  2815. qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
  2816. qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
  2817. qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
  2818. val = qib_read_kreg64(dd, kr_sendpioavailaddr);
  2819. if (val != dd->pioavailregs_phys) {
  2820. qib_dev_err(dd,
  2821. "Catastrophic software error, SendPIOAvailAddr written as %lx, read back as %llx\n",
  2822. (unsigned long) dd->pioavailregs_phys,
  2823. (unsigned long long) val);
  2824. ret = -EINVAL;
  2825. }
  2826. return ret;
  2827. }
  2828. static int init_6120_variables(struct qib_devdata *dd)
  2829. {
  2830. int ret = 0;
  2831. struct qib_pportdata *ppd;
  2832. u32 sbufs;
  2833. ppd = (struct qib_pportdata *)(dd + 1);
  2834. dd->pport = ppd;
  2835. dd->num_pports = 1;
  2836. dd->cspec = (struct qib_chip_specific *)(ppd + dd->num_pports);
  2837. dd->cspec->ppd = ppd;
  2838. ppd->cpspec = NULL; /* not used in this chip */
  2839. spin_lock_init(&dd->cspec->kernel_tid_lock);
  2840. spin_lock_init(&dd->cspec->user_tid_lock);
  2841. spin_lock_init(&dd->cspec->rcvmod_lock);
  2842. spin_lock_init(&dd->cspec->gpio_lock);
  2843. /* we haven't yet set QIB_PRESENT, so use read directly */
  2844. dd->revision = readq(&dd->kregbase[kr_revision]);
  2845. if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
  2846. qib_dev_err(dd,
  2847. "Revision register read failure, giving up initialization\n");
  2848. ret = -ENODEV;
  2849. goto bail;
  2850. }
  2851. dd->flags |= QIB_PRESENT; /* now register routines work */
  2852. dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R,
  2853. ChipRevMajor);
  2854. dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R,
  2855. ChipRevMinor);
  2856. get_6120_chip_params(dd);
  2857. pe_boardname(dd); /* fill in boardname */
  2858. /*
  2859. * GPIO bits for TWSI data and clock,
  2860. * used for serial EEPROM.
  2861. */
  2862. dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
  2863. dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
  2864. dd->twsi_eeprom_dev = QIB_TWSI_NO_DEV;
  2865. if (qib_unordered_wc())
  2866. dd->flags |= QIB_PIO_FLUSH_WC;
  2867. ret = qib_init_pportdata(ppd, dd, 0, 1);
  2868. if (ret)
  2869. goto bail;
  2870. ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
  2871. ppd->link_speed_supported = QIB_IB_SDR;
  2872. ppd->link_width_enabled = IB_WIDTH_4X;
  2873. ppd->link_speed_enabled = ppd->link_speed_supported;
  2874. /* these can't change for this chip, so set once */
  2875. ppd->link_width_active = ppd->link_width_enabled;
  2876. ppd->link_speed_active = ppd->link_speed_enabled;
  2877. ppd->vls_supported = IB_VL_VL0;
  2878. ppd->vls_operational = ppd->vls_supported;
  2879. dd->rcvhdrentsize = QIB_RCVHDR_ENTSIZE;
  2880. dd->rcvhdrsize = QIB_DFLT_RCVHDRSIZE;
  2881. dd->rhf_offset = 0;
  2882. /* we always allocate at least 2048 bytes for eager buffers */
  2883. ret = ib_mtu_enum_to_int(qib_ibmtu);
  2884. dd->rcvegrbufsize = ret != -1 ? max(ret, 2048) : QIB_DEFAULT_MTU;
  2885. dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize);
  2886. qib_6120_tidtemplate(dd);
  2887. /*
  2888. * We can request a receive interrupt for 1 or
  2889. * more packets from current offset. For now, we set this
  2890. * up for a single packet.
  2891. */
  2892. dd->rhdrhead_intr_off = 1ULL << 32;
  2893. /* setup the stats timer; the add_timer is done at end of init */
  2894. timer_setup(&dd->stats_timer, qib_get_6120_faststats, 0);
  2895. timer_setup(&dd->cspec->pma_timer, pma_6120_timer, 0);
  2896. dd->ureg_align = qib_read_kreg32(dd, kr_palign);
  2897. dd->piosize2kmax_dwords = dd->piosize2k >> 2;
  2898. qib_6120_config_ctxts(dd);
  2899. qib_set_ctxtcnt(dd);
  2900. ret = init_chip_wc_pat(dd, 0);
  2901. if (ret)
  2902. goto bail;
  2903. set_6120_baseaddrs(dd); /* set chip access pointers now */
  2904. ret = 0;
  2905. if (qib_mini_init)
  2906. goto bail;
  2907. qib_num_cfg_vls = 1; /* if any 6120's, only one VL */
  2908. ret = qib_create_ctxts(dd);
  2909. init_6120_cntrnames(dd);
  2910. /* use all of 4KB buffers for the kernel, otherwise 16 */
  2911. sbufs = dd->piobcnt4k ? dd->piobcnt4k : 16;
  2912. dd->lastctxt_piobuf = dd->piobcnt2k + dd->piobcnt4k - sbufs;
  2913. dd->pbufsctxt = dd->lastctxt_piobuf /
  2914. (dd->cfgctxts - dd->first_user_ctxt);
  2915. if (ret)
  2916. goto bail;
  2917. bail:
  2918. return ret;
  2919. }
  2920. /*
  2921. * For this chip, we want to use the same buffer every time
  2922. * when we are trying to bring the link up (they are always VL15
  2923. * packets). At that link state the packet should always go out immediately
  2924. * (or at least be discarded at the tx interface if the link is down).
  2925. * If it doesn't, and the buffer isn't available, that means some other
  2926. * sender has gotten ahead of us, and is preventing our packet from going
  2927. * out. In that case, we flush all packets, and try again. If that still
  2928. * fails, we fail the request, and hope things work the next time around.
  2929. *
  2930. * We don't need very complicated heuristics on whether the packet had
  2931. * time to go out or not, since even at SDR 1X, it goes out in very short
  2932. * time periods, covered by the chip reads done here and as part of the
  2933. * flush.
  2934. */
  2935. static u32 __iomem *get_6120_link_buf(struct qib_pportdata *ppd, u32 *bnum)
  2936. {
  2937. u32 __iomem *buf;
  2938. u32 lbuf = ppd->dd->piobcnt2k + ppd->dd->piobcnt4k - 1;
  2939. /*
  2940. * always blip to get avail list updated, since it's almost
  2941. * always needed, and is fairly cheap.
  2942. */
  2943. sendctrl_6120_mod(ppd->dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  2944. qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
  2945. buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
  2946. if (buf)
  2947. goto done;
  2948. sendctrl_6120_mod(ppd, QIB_SENDCTRL_DISARM_ALL | QIB_SENDCTRL_FLUSH |
  2949. QIB_SENDCTRL_AVAIL_BLIP);
  2950. ppd->dd->upd_pio_shadow = 1; /* update our idea of what's busy */
  2951. qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
  2952. buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
  2953. done:
  2954. return buf;
  2955. }
  2956. static u32 __iomem *qib_6120_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
  2957. u32 *pbufnum)
  2958. {
  2959. u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
  2960. struct qib_devdata *dd = ppd->dd;
  2961. u32 __iomem *buf;
  2962. if (((pbc >> 32) & PBC_6120_VL15_SEND_CTRL) &&
  2963. !(ppd->lflags & (QIBL_IB_AUTONEG_INPROG | QIBL_LINKACTIVE)))
  2964. buf = get_6120_link_buf(ppd, pbufnum);
  2965. else {
  2966. if ((plen + 1) > dd->piosize2kmax_dwords)
  2967. first = dd->piobcnt2k;
  2968. else
  2969. first = 0;
  2970. /* try 4k if all 2k busy, so same last for both sizes */
  2971. last = dd->piobcnt2k + dd->piobcnt4k - 1;
  2972. buf = qib_getsendbuf_range(dd, pbufnum, first, last);
  2973. }
  2974. return buf;
  2975. }
  2976. static int init_sdma_6120_regs(struct qib_pportdata *ppd)
  2977. {
  2978. return -ENODEV;
  2979. }
  2980. static u16 qib_sdma_6120_gethead(struct qib_pportdata *ppd)
  2981. {
  2982. return 0;
  2983. }
  2984. static int qib_sdma_6120_busy(struct qib_pportdata *ppd)
  2985. {
  2986. return 0;
  2987. }
  2988. static void qib_sdma_update_6120_tail(struct qib_pportdata *ppd, u16 tail)
  2989. {
  2990. }
  2991. static void qib_6120_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
  2992. {
  2993. }
  2994. static void qib_sdma_set_6120_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
  2995. {
  2996. }
  2997. /*
  2998. * the pbc doesn't need a VL15 indicator, but we need it for link_buf.
  2999. * The chip ignores the bit if set.
  3000. */
  3001. static u32 qib_6120_setpbc_control(struct qib_pportdata *ppd, u32 plen,
  3002. u8 srate, u8 vl)
  3003. {
  3004. return vl == 15 ? PBC_6120_VL15_SEND_CTRL : 0;
  3005. }
  3006. static void qib_6120_initvl15_bufs(struct qib_devdata *dd)
  3007. {
  3008. }
  3009. static void qib_6120_init_ctxt(struct qib_ctxtdata *rcd)
  3010. {
  3011. rcd->rcvegrcnt = rcd->dd->rcvhdrcnt;
  3012. rcd->rcvegr_tid_base = rcd->ctxt * rcd->rcvegrcnt;
  3013. }
  3014. static void qib_6120_txchk_change(struct qib_devdata *dd, u32 start,
  3015. u32 len, u32 avail, struct qib_ctxtdata *rcd)
  3016. {
  3017. }
  3018. static void writescratch(struct qib_devdata *dd, u32 val)
  3019. {
  3020. (void) qib_write_kreg(dd, kr_scratch, val);
  3021. }
  3022. static int qib_6120_tempsense_rd(struct qib_devdata *dd, int regnum)
  3023. {
  3024. return -ENXIO;
  3025. }
  3026. #ifdef CONFIG_INFINIBAND_QIB_DCA
  3027. static int qib_6120_notify_dca(struct qib_devdata *dd, unsigned long event)
  3028. {
  3029. return 0;
  3030. }
  3031. #endif
  3032. /* Dummy function, as 6120 boards never disable EEPROM Write */
  3033. static int qib_6120_eeprom_wen(struct qib_devdata *dd, int wen)
  3034. {
  3035. return 1;
  3036. }
  3037. /**
  3038. * qib_init_iba6120_funcs - set up the chip-specific function pointers
  3039. * @pdev: pci_dev of the qlogic_ib device
  3040. * @ent: pci_device_id matching this chip
  3041. *
  3042. * This is global, and is called directly at init to set up the
  3043. * chip-specific function pointers for later use.
  3044. *
  3045. * It also allocates/partially-inits the qib_devdata struct for
  3046. * this device.
  3047. */
  3048. struct qib_devdata *qib_init_iba6120_funcs(struct pci_dev *pdev,
  3049. const struct pci_device_id *ent)
  3050. {
  3051. struct qib_devdata *dd;
  3052. int ret;
  3053. dd = qib_alloc_devdata(pdev, sizeof(struct qib_pportdata) +
  3054. sizeof(struct qib_chip_specific));
  3055. if (IS_ERR(dd))
  3056. goto bail;
  3057. dd->f_bringup_serdes = qib_6120_bringup_serdes;
  3058. dd->f_cleanup = qib_6120_setup_cleanup;
  3059. dd->f_clear_tids = qib_6120_clear_tids;
  3060. dd->f_free_irq = qib_free_irq;
  3061. dd->f_get_base_info = qib_6120_get_base_info;
  3062. dd->f_get_msgheader = qib_6120_get_msgheader;
  3063. dd->f_getsendbuf = qib_6120_getsendbuf;
  3064. dd->f_gpio_mod = gpio_6120_mod;
  3065. dd->f_eeprom_wen = qib_6120_eeprom_wen;
  3066. dd->f_hdrqempty = qib_6120_hdrqempty;
  3067. dd->f_ib_updown = qib_6120_ib_updown;
  3068. dd->f_init_ctxt = qib_6120_init_ctxt;
  3069. dd->f_initvl15_bufs = qib_6120_initvl15_bufs;
  3070. dd->f_intr_fallback = qib_6120_nointr_fallback;
  3071. dd->f_late_initreg = qib_late_6120_initreg;
  3072. dd->f_setpbc_control = qib_6120_setpbc_control;
  3073. dd->f_portcntr = qib_portcntr_6120;
  3074. dd->f_put_tid = (dd->minrev >= 2) ?
  3075. qib_6120_put_tid_2 :
  3076. qib_6120_put_tid;
  3077. dd->f_quiet_serdes = qib_6120_quiet_serdes;
  3078. dd->f_rcvctrl = rcvctrl_6120_mod;
  3079. dd->f_read_cntrs = qib_read_6120cntrs;
  3080. dd->f_read_portcntrs = qib_read_6120portcntrs;
  3081. dd->f_reset = qib_6120_setup_reset;
  3082. dd->f_init_sdma_regs = init_sdma_6120_regs;
  3083. dd->f_sdma_busy = qib_sdma_6120_busy;
  3084. dd->f_sdma_gethead = qib_sdma_6120_gethead;
  3085. dd->f_sdma_sendctrl = qib_6120_sdma_sendctrl;
  3086. dd->f_sdma_set_desc_cnt = qib_sdma_set_6120_desc_cnt;
  3087. dd->f_sdma_update_tail = qib_sdma_update_6120_tail;
  3088. dd->f_sendctrl = sendctrl_6120_mod;
  3089. dd->f_set_armlaunch = qib_set_6120_armlaunch;
  3090. dd->f_set_cntr_sample = qib_set_cntr_6120_sample;
  3091. dd->f_iblink_state = qib_6120_iblink_state;
  3092. dd->f_ibphys_portstate = qib_6120_phys_portstate;
  3093. dd->f_get_ib_cfg = qib_6120_get_ib_cfg;
  3094. dd->f_set_ib_cfg = qib_6120_set_ib_cfg;
  3095. dd->f_set_ib_loopback = qib_6120_set_loopback;
  3096. dd->f_set_intr_state = qib_6120_set_intr_state;
  3097. dd->f_setextled = qib_6120_setup_setextled;
  3098. dd->f_txchk_change = qib_6120_txchk_change;
  3099. dd->f_update_usrhead = qib_update_6120_usrhead;
  3100. dd->f_wantpiobuf_intr = qib_wantpiobuf_6120_intr;
  3101. dd->f_xgxs_reset = qib_6120_xgxs_reset;
  3102. dd->f_writescratch = writescratch;
  3103. dd->f_tempsense_rd = qib_6120_tempsense_rd;
  3104. #ifdef CONFIG_INFINIBAND_QIB_DCA
  3105. dd->f_notify_dca = qib_6120_notify_dca;
  3106. #endif
  3107. /*
  3108. * Do remaining pcie setup and save pcie values in dd.
  3109. * Any error printing is already done by the init code.
  3110. * On return, we have the chip mapped and accessible,
  3111. * but chip registers are not set up until start of
  3112. * init_6120_variables.
  3113. */
  3114. ret = qib_pcie_ddinit(dd, pdev, ent);
  3115. if (ret < 0)
  3116. goto bail_free;
  3117. /* initialize chip-specific variables */
  3118. ret = init_6120_variables(dd);
  3119. if (ret)
  3120. goto bail_cleanup;
  3121. if (qib_mini_init)
  3122. goto bail;
  3123. if (qib_pcie_params(dd, 8, NULL))
  3124. qib_dev_err(dd,
  3125. "Failed to setup PCIe or interrupts; continuing anyway\n");
  3126. /* clear diagctrl register, in case diags were running and crashed */
  3127. qib_write_kreg(dd, kr_hwdiagctrl, 0);
  3128. if (qib_read_kreg64(dd, kr_hwerrstatus) &
  3129. QLOGIC_IB_HWE_SERDESPLLFAILED)
  3130. qib_write_kreg(dd, kr_hwerrclear,
  3131. QLOGIC_IB_HWE_SERDESPLLFAILED);
  3132. /* setup interrupt handler (interrupt type handled above) */
  3133. qib_setup_6120_interrupt(dd);
  3134. /* Note that qpn_mask is set by qib_6120_config_ctxts() first */
  3135. qib_6120_init_hwerrors(dd);
  3136. goto bail;
  3137. bail_cleanup:
  3138. qib_pcie_ddcleanup(dd);
  3139. bail_free:
  3140. qib_free_devdata(dd);
  3141. dd = ERR_PTR(ret);
  3142. bail:
  3143. return dd;
  3144. }