qp.c 157 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/etherdevice.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <rdma/rdma_counter.h>
  37. #include <linux/mlx5/fs.h>
  38. #include "mlx5_ib.h"
  39. #include "ib_rep.h"
  40. #include "counters.h"
  41. #include "cmd.h"
  42. #include "umr.h"
  43. #include "qp.h"
  44. #include "wr.h"
  45. enum {
  46. MLX5_IB_ACK_REQ_FREQ = 8,
  47. };
  48. enum {
  49. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  50. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  51. MLX5_IB_LINK_TYPE_IB = 0,
  52. MLX5_IB_LINK_TYPE_ETH = 1
  53. };
  54. enum raw_qp_set_mask_map {
  55. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  56. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  57. };
  58. struct mlx5_modify_raw_qp_param {
  59. u16 operation;
  60. u32 set_mask; /* raw_qp_set_mask_map */
  61. struct mlx5_rate_limit rl;
  62. u8 rq_q_ctr_id;
  63. u32 port;
  64. };
  65. static void get_cqs(enum ib_qp_type qp_type,
  66. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  67. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  68. static int is_qp0(enum ib_qp_type qp_type)
  69. {
  70. return qp_type == IB_QPT_SMI;
  71. }
  72. static int is_sqp(enum ib_qp_type qp_type)
  73. {
  74. return is_qp0(qp_type) || is_qp1(qp_type);
  75. }
  76. /**
  77. * mlx5_ib_read_user_wqe_common() - Copy a WQE (or part of) from user WQ
  78. * to kernel buffer
  79. *
  80. * @umem: User space memory where the WQ is
  81. * @buffer: buffer to copy to
  82. * @buflen: buffer length
  83. * @wqe_index: index of WQE to copy from
  84. * @wq_offset: offset to start of WQ
  85. * @wq_wqe_cnt: number of WQEs in WQ
  86. * @wq_wqe_shift: log2 of WQE size
  87. * @bcnt: number of bytes to copy
  88. * @bytes_copied: number of bytes to copy (return value)
  89. *
  90. * Copies from start of WQE bcnt or less bytes.
  91. * Does not gurantee to copy the entire WQE.
  92. *
  93. * Return: zero on success, or an error code.
  94. */
  95. static int mlx5_ib_read_user_wqe_common(struct ib_umem *umem, void *buffer,
  96. size_t buflen, int wqe_index,
  97. int wq_offset, int wq_wqe_cnt,
  98. int wq_wqe_shift, int bcnt,
  99. size_t *bytes_copied)
  100. {
  101. size_t offset = wq_offset + ((wqe_index % wq_wqe_cnt) << wq_wqe_shift);
  102. size_t wq_end = wq_offset + (wq_wqe_cnt << wq_wqe_shift);
  103. size_t copy_length;
  104. int ret;
  105. /* don't copy more than requested, more than buffer length or
  106. * beyond WQ end
  107. */
  108. copy_length = min_t(u32, buflen, wq_end - offset);
  109. copy_length = min_t(u32, copy_length, bcnt);
  110. ret = ib_umem_copy_from(buffer, umem, offset, copy_length);
  111. if (ret)
  112. return ret;
  113. if (!ret && bytes_copied)
  114. *bytes_copied = copy_length;
  115. return 0;
  116. }
  117. static int mlx5_ib_read_kernel_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index,
  118. void *buffer, size_t buflen, size_t *bc)
  119. {
  120. struct mlx5_wqe_ctrl_seg *ctrl;
  121. size_t bytes_copied = 0;
  122. size_t wqe_length;
  123. void *p;
  124. int ds;
  125. wqe_index = wqe_index & qp->sq.fbc.sz_m1;
  126. /* read the control segment first */
  127. p = mlx5_frag_buf_get_wqe(&qp->sq.fbc, wqe_index);
  128. ctrl = p;
  129. ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  130. wqe_length = ds * MLX5_WQE_DS_UNITS;
  131. /* read rest of WQE if it spreads over more than one stride */
  132. while (bytes_copied < wqe_length) {
  133. size_t copy_length =
  134. min_t(size_t, buflen - bytes_copied, MLX5_SEND_WQE_BB);
  135. if (!copy_length)
  136. break;
  137. memcpy(buffer + bytes_copied, p, copy_length);
  138. bytes_copied += copy_length;
  139. wqe_index = (wqe_index + 1) & qp->sq.fbc.sz_m1;
  140. p = mlx5_frag_buf_get_wqe(&qp->sq.fbc, wqe_index);
  141. }
  142. *bc = bytes_copied;
  143. return 0;
  144. }
  145. static int mlx5_ib_read_user_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index,
  146. void *buffer, size_t buflen, size_t *bc)
  147. {
  148. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  149. struct ib_umem *umem = base->ubuffer.umem;
  150. struct mlx5_ib_wq *wq = &qp->sq;
  151. struct mlx5_wqe_ctrl_seg *ctrl;
  152. size_t bytes_copied;
  153. size_t bytes_copied2;
  154. size_t wqe_length;
  155. int ret;
  156. int ds;
  157. /* at first read as much as possible */
  158. ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index,
  159. wq->offset, wq->wqe_cnt,
  160. wq->wqe_shift, buflen,
  161. &bytes_copied);
  162. if (ret)
  163. return ret;
  164. /* we need at least control segment size to proceed */
  165. if (bytes_copied < sizeof(*ctrl))
  166. return -EINVAL;
  167. ctrl = buffer;
  168. ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  169. wqe_length = ds * MLX5_WQE_DS_UNITS;
  170. /* if we copied enough then we are done */
  171. if (bytes_copied >= wqe_length) {
  172. *bc = bytes_copied;
  173. return 0;
  174. }
  175. /* otherwise this a wrapped around wqe
  176. * so read the remaining bytes starting
  177. * from wqe_index 0
  178. */
  179. ret = mlx5_ib_read_user_wqe_common(umem, buffer + bytes_copied,
  180. buflen - bytes_copied, 0, wq->offset,
  181. wq->wqe_cnt, wq->wqe_shift,
  182. wqe_length - bytes_copied,
  183. &bytes_copied2);
  184. if (ret)
  185. return ret;
  186. *bc = bytes_copied + bytes_copied2;
  187. return 0;
  188. }
  189. int mlx5_ib_read_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
  190. size_t buflen, size_t *bc)
  191. {
  192. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  193. struct ib_umem *umem = base->ubuffer.umem;
  194. if (buflen < sizeof(struct mlx5_wqe_ctrl_seg))
  195. return -EINVAL;
  196. if (!umem)
  197. return mlx5_ib_read_kernel_wqe_sq(qp, wqe_index, buffer,
  198. buflen, bc);
  199. return mlx5_ib_read_user_wqe_sq(qp, wqe_index, buffer, buflen, bc);
  200. }
  201. static int mlx5_ib_read_user_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index,
  202. void *buffer, size_t buflen, size_t *bc)
  203. {
  204. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  205. struct ib_umem *umem = base->ubuffer.umem;
  206. struct mlx5_ib_wq *wq = &qp->rq;
  207. size_t bytes_copied;
  208. int ret;
  209. ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index,
  210. wq->offset, wq->wqe_cnt,
  211. wq->wqe_shift, buflen,
  212. &bytes_copied);
  213. if (ret)
  214. return ret;
  215. *bc = bytes_copied;
  216. return 0;
  217. }
  218. int mlx5_ib_read_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
  219. size_t buflen, size_t *bc)
  220. {
  221. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  222. struct ib_umem *umem = base->ubuffer.umem;
  223. struct mlx5_ib_wq *wq = &qp->rq;
  224. size_t wqe_size = 1 << wq->wqe_shift;
  225. if (buflen < wqe_size)
  226. return -EINVAL;
  227. if (!umem)
  228. return -EOPNOTSUPP;
  229. return mlx5_ib_read_user_wqe_rq(qp, wqe_index, buffer, buflen, bc);
  230. }
  231. static int mlx5_ib_read_user_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index,
  232. void *buffer, size_t buflen, size_t *bc)
  233. {
  234. struct ib_umem *umem = srq->umem;
  235. size_t bytes_copied;
  236. int ret;
  237. ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index, 0,
  238. srq->msrq.max, srq->msrq.wqe_shift,
  239. buflen, &bytes_copied);
  240. if (ret)
  241. return ret;
  242. *bc = bytes_copied;
  243. return 0;
  244. }
  245. int mlx5_ib_read_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, void *buffer,
  246. size_t buflen, size_t *bc)
  247. {
  248. struct ib_umem *umem = srq->umem;
  249. size_t wqe_size = 1 << srq->msrq.wqe_shift;
  250. if (buflen < wqe_size)
  251. return -EINVAL;
  252. if (!umem)
  253. return -EOPNOTSUPP;
  254. return mlx5_ib_read_user_wqe_srq(srq, wqe_index, buffer, buflen, bc);
  255. }
  256. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  257. {
  258. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  259. struct ib_event event;
  260. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  261. /* This event is only valid for trans_qps */
  262. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  263. }
  264. if (ibqp->event_handler) {
  265. event.device = ibqp->device;
  266. event.element.qp = ibqp;
  267. switch (type) {
  268. case MLX5_EVENT_TYPE_PATH_MIG:
  269. event.event = IB_EVENT_PATH_MIG;
  270. break;
  271. case MLX5_EVENT_TYPE_COMM_EST:
  272. event.event = IB_EVENT_COMM_EST;
  273. break;
  274. case MLX5_EVENT_TYPE_SQ_DRAINED:
  275. event.event = IB_EVENT_SQ_DRAINED;
  276. break;
  277. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  278. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  279. break;
  280. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  281. event.event = IB_EVENT_QP_FATAL;
  282. break;
  283. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  284. event.event = IB_EVENT_PATH_MIG_ERR;
  285. break;
  286. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  287. event.event = IB_EVENT_QP_REQ_ERR;
  288. break;
  289. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  290. event.event = IB_EVENT_QP_ACCESS_ERR;
  291. break;
  292. default:
  293. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  294. return;
  295. }
  296. ibqp->event_handler(&event, ibqp->qp_context);
  297. }
  298. }
  299. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  300. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  301. {
  302. int wqe_size;
  303. int wq_size;
  304. /* Sanity check RQ size before proceeding */
  305. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  306. return -EINVAL;
  307. if (!has_rq) {
  308. qp->rq.max_gs = 0;
  309. qp->rq.wqe_cnt = 0;
  310. qp->rq.wqe_shift = 0;
  311. cap->max_recv_wr = 0;
  312. cap->max_recv_sge = 0;
  313. } else {
  314. int wq_sig = !!(qp->flags_en & MLX5_QP_FLAG_SIGNATURE);
  315. if (ucmd) {
  316. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  317. if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift))
  318. return -EINVAL;
  319. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  320. if ((1 << qp->rq.wqe_shift) /
  321. sizeof(struct mlx5_wqe_data_seg) <
  322. wq_sig)
  323. return -EINVAL;
  324. qp->rq.max_gs =
  325. (1 << qp->rq.wqe_shift) /
  326. sizeof(struct mlx5_wqe_data_seg) -
  327. wq_sig;
  328. qp->rq.max_post = qp->rq.wqe_cnt;
  329. } else {
  330. wqe_size =
  331. wq_sig ? sizeof(struct mlx5_wqe_signature_seg) :
  332. 0;
  333. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  334. wqe_size = roundup_pow_of_two(wqe_size);
  335. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  336. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  337. qp->rq.wqe_cnt = wq_size / wqe_size;
  338. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  339. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  340. wqe_size,
  341. MLX5_CAP_GEN(dev->mdev,
  342. max_wqe_sz_rq));
  343. return -EINVAL;
  344. }
  345. qp->rq.wqe_shift = ilog2(wqe_size);
  346. qp->rq.max_gs =
  347. (1 << qp->rq.wqe_shift) /
  348. sizeof(struct mlx5_wqe_data_seg) -
  349. wq_sig;
  350. qp->rq.max_post = qp->rq.wqe_cnt;
  351. }
  352. }
  353. return 0;
  354. }
  355. static int sq_overhead(struct ib_qp_init_attr *attr)
  356. {
  357. int size = 0;
  358. switch (attr->qp_type) {
  359. case IB_QPT_XRC_INI:
  360. size += sizeof(struct mlx5_wqe_xrc_seg);
  361. fallthrough;
  362. case IB_QPT_RC:
  363. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  364. max(sizeof(struct mlx5_wqe_atomic_seg) +
  365. sizeof(struct mlx5_wqe_raddr_seg),
  366. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  367. sizeof(struct mlx5_mkey_seg) +
  368. MLX5_IB_SQ_UMR_INLINE_THRESHOLD /
  369. MLX5_IB_UMR_OCTOWORD);
  370. break;
  371. case IB_QPT_XRC_TGT:
  372. return 0;
  373. case IB_QPT_UC:
  374. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  375. max(sizeof(struct mlx5_wqe_raddr_seg),
  376. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  377. sizeof(struct mlx5_mkey_seg));
  378. break;
  379. case IB_QPT_UD:
  380. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  381. size += sizeof(struct mlx5_wqe_eth_pad) +
  382. sizeof(struct mlx5_wqe_eth_seg);
  383. fallthrough;
  384. case IB_QPT_SMI:
  385. case MLX5_IB_QPT_HW_GSI:
  386. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  387. sizeof(struct mlx5_wqe_datagram_seg);
  388. break;
  389. case MLX5_IB_QPT_REG_UMR:
  390. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  391. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  392. sizeof(struct mlx5_mkey_seg);
  393. break;
  394. default:
  395. return -EINVAL;
  396. }
  397. return size;
  398. }
  399. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  400. {
  401. int inl_size = 0;
  402. int size;
  403. size = sq_overhead(attr);
  404. if (size < 0)
  405. return size;
  406. if (attr->cap.max_inline_data) {
  407. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  408. attr->cap.max_inline_data;
  409. }
  410. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  411. if (attr->create_flags & IB_QP_CREATE_INTEGRITY_EN &&
  412. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  413. return MLX5_SIG_WQE_SIZE;
  414. else
  415. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  416. }
  417. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  418. {
  419. int max_sge;
  420. if (attr->qp_type == IB_QPT_RC)
  421. max_sge = (min_t(int, wqe_size, 512) -
  422. sizeof(struct mlx5_wqe_ctrl_seg) -
  423. sizeof(struct mlx5_wqe_raddr_seg)) /
  424. sizeof(struct mlx5_wqe_data_seg);
  425. else if (attr->qp_type == IB_QPT_XRC_INI)
  426. max_sge = (min_t(int, wqe_size, 512) -
  427. sizeof(struct mlx5_wqe_ctrl_seg) -
  428. sizeof(struct mlx5_wqe_xrc_seg) -
  429. sizeof(struct mlx5_wqe_raddr_seg)) /
  430. sizeof(struct mlx5_wqe_data_seg);
  431. else
  432. max_sge = (wqe_size - sq_overhead(attr)) /
  433. sizeof(struct mlx5_wqe_data_seg);
  434. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  435. sizeof(struct mlx5_wqe_data_seg));
  436. }
  437. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  438. struct mlx5_ib_qp *qp)
  439. {
  440. int wqe_size;
  441. int wq_size;
  442. if (!attr->cap.max_send_wr)
  443. return 0;
  444. wqe_size = calc_send_wqe(attr);
  445. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  446. if (wqe_size < 0)
  447. return wqe_size;
  448. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  449. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  450. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  451. return -EINVAL;
  452. }
  453. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  454. sizeof(struct mlx5_wqe_inline_seg);
  455. attr->cap.max_inline_data = qp->max_inline_data;
  456. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  457. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  458. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  459. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  460. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  461. qp->sq.wqe_cnt,
  462. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  463. return -ENOMEM;
  464. }
  465. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  466. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  467. if (qp->sq.max_gs < attr->cap.max_send_sge)
  468. return -ENOMEM;
  469. attr->cap.max_send_sge = qp->sq.max_gs;
  470. qp->sq.max_post = wq_size / wqe_size;
  471. attr->cap.max_send_wr = qp->sq.max_post;
  472. return wq_size;
  473. }
  474. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  475. struct mlx5_ib_qp *qp,
  476. struct mlx5_ib_create_qp *ucmd,
  477. struct mlx5_ib_qp_base *base,
  478. struct ib_qp_init_attr *attr)
  479. {
  480. int desc_sz = 1 << qp->sq.wqe_shift;
  481. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  482. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  483. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  484. return -EINVAL;
  485. }
  486. if (ucmd->sq_wqe_count && !is_power_of_2(ucmd->sq_wqe_count)) {
  487. mlx5_ib_warn(dev, "sq_wqe_count %d is not a power of two\n",
  488. ucmd->sq_wqe_count);
  489. return -EINVAL;
  490. }
  491. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  492. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  493. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  494. qp->sq.wqe_cnt,
  495. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  496. return -EINVAL;
  497. }
  498. if (attr->qp_type == IB_QPT_RAW_PACKET ||
  499. qp->flags & IB_QP_CREATE_SOURCE_QPN) {
  500. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  501. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  502. } else {
  503. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  504. (qp->sq.wqe_cnt << 6);
  505. }
  506. return 0;
  507. }
  508. static int qp_has_rq(struct ib_qp_init_attr *attr)
  509. {
  510. if (attr->qp_type == IB_QPT_XRC_INI ||
  511. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  512. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  513. !attr->cap.max_recv_wr)
  514. return 0;
  515. return 1;
  516. }
  517. enum {
  518. /* this is the first blue flame register in the array of bfregs assigned
  519. * to a processes. Since we do not use it for blue flame but rather
  520. * regular 64 bit doorbells, we do not need a lock for maintaiing
  521. * "odd/even" order
  522. */
  523. NUM_NON_BLUE_FLAME_BFREGS = 1,
  524. };
  525. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  526. {
  527. return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  528. bfregi->num_static_sys_pages * MLX5_NON_FP_BFREGS_PER_UAR;
  529. }
  530. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  531. struct mlx5_bfreg_info *bfregi)
  532. {
  533. int n;
  534. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  535. NUM_NON_BLUE_FLAME_BFREGS;
  536. return n >= 0 ? n : 0;
  537. }
  538. static int first_med_bfreg(struct mlx5_ib_dev *dev,
  539. struct mlx5_bfreg_info *bfregi)
  540. {
  541. return num_med_bfreg(dev, bfregi) ? 1 : -ENOMEM;
  542. }
  543. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  544. struct mlx5_bfreg_info *bfregi)
  545. {
  546. int med;
  547. med = num_med_bfreg(dev, bfregi);
  548. return ++med;
  549. }
  550. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  551. struct mlx5_bfreg_info *bfregi)
  552. {
  553. int i;
  554. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  555. if (!bfregi->count[i]) {
  556. bfregi->count[i]++;
  557. return i;
  558. }
  559. }
  560. return -ENOMEM;
  561. }
  562. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  563. struct mlx5_bfreg_info *bfregi)
  564. {
  565. int minidx = first_med_bfreg(dev, bfregi);
  566. int i;
  567. if (minidx < 0)
  568. return minidx;
  569. for (i = minidx; i < first_hi_bfreg(dev, bfregi); i++) {
  570. if (bfregi->count[i] < bfregi->count[minidx])
  571. minidx = i;
  572. if (!bfregi->count[minidx])
  573. break;
  574. }
  575. bfregi->count[minidx]++;
  576. return minidx;
  577. }
  578. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  579. struct mlx5_bfreg_info *bfregi)
  580. {
  581. int bfregn = -ENOMEM;
  582. if (bfregi->lib_uar_dyn)
  583. return -EINVAL;
  584. mutex_lock(&bfregi->lock);
  585. if (bfregi->ver >= 2) {
  586. bfregn = alloc_high_class_bfreg(dev, bfregi);
  587. if (bfregn < 0)
  588. bfregn = alloc_med_class_bfreg(dev, bfregi);
  589. }
  590. if (bfregn < 0) {
  591. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  592. bfregn = 0;
  593. bfregi->count[bfregn]++;
  594. }
  595. mutex_unlock(&bfregi->lock);
  596. return bfregn;
  597. }
  598. void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  599. {
  600. mutex_lock(&bfregi->lock);
  601. bfregi->count[bfregn]--;
  602. mutex_unlock(&bfregi->lock);
  603. }
  604. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  605. {
  606. switch (state) {
  607. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  608. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  609. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  610. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  611. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  612. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  613. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  614. default: return -1;
  615. }
  616. }
  617. static int to_mlx5_st(enum ib_qp_type type)
  618. {
  619. switch (type) {
  620. case IB_QPT_RC: return MLX5_QP_ST_RC;
  621. case IB_QPT_UC: return MLX5_QP_ST_UC;
  622. case IB_QPT_UD: return MLX5_QP_ST_UD;
  623. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  624. case IB_QPT_XRC_INI:
  625. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  626. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  627. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  628. case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
  629. case IB_QPT_RAW_PACKET: return MLX5_QP_ST_RAW_ETHERTYPE;
  630. default: return -EINVAL;
  631. }
  632. }
  633. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  634. struct mlx5_ib_cq *recv_cq);
  635. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  636. struct mlx5_ib_cq *recv_cq);
  637. int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  638. struct mlx5_bfreg_info *bfregi, u32 bfregn,
  639. bool dyn_bfreg)
  640. {
  641. unsigned int bfregs_per_sys_page;
  642. u32 index_of_sys_page;
  643. u32 offset;
  644. if (bfregi->lib_uar_dyn)
  645. return -EINVAL;
  646. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  647. MLX5_NON_FP_BFREGS_PER_UAR;
  648. index_of_sys_page = bfregn / bfregs_per_sys_page;
  649. if (dyn_bfreg) {
  650. index_of_sys_page += bfregi->num_static_sys_pages;
  651. if (index_of_sys_page >= bfregi->num_sys_pages)
  652. return -EINVAL;
  653. if (bfregn > bfregi->num_dyn_bfregs ||
  654. bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
  655. mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
  656. return -EINVAL;
  657. }
  658. }
  659. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  660. return bfregi->sys_pages[index_of_sys_page] + offset;
  661. }
  662. static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  663. struct mlx5_ib_rwq *rwq, struct ib_udata *udata)
  664. {
  665. struct mlx5_ib_ucontext *context =
  666. rdma_udata_to_drv_context(
  667. udata,
  668. struct mlx5_ib_ucontext,
  669. ibucontext);
  670. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
  671. atomic_dec(&dev->delay_drop.rqs_cnt);
  672. mlx5_ib_db_unmap_user(context, &rwq->db);
  673. ib_umem_release(rwq->umem);
  674. }
  675. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  676. struct ib_udata *udata, struct mlx5_ib_rwq *rwq,
  677. struct mlx5_ib_create_wq *ucmd)
  678. {
  679. struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
  680. udata, struct mlx5_ib_ucontext, ibucontext);
  681. unsigned long page_size = 0;
  682. u32 offset = 0;
  683. int err;
  684. if (!ucmd->buf_addr)
  685. return -EINVAL;
  686. rwq->umem = ib_umem_get(&dev->ib_dev, ucmd->buf_addr, rwq->buf_size, 0);
  687. if (IS_ERR(rwq->umem)) {
  688. mlx5_ib_dbg(dev, "umem_get failed\n");
  689. err = PTR_ERR(rwq->umem);
  690. return err;
  691. }
  692. page_size = mlx5_umem_find_best_quantized_pgoff(
  693. rwq->umem, wq, log_wq_pg_sz, MLX5_ADAPTER_PAGE_SHIFT,
  694. page_offset, 64, &rwq->rq_page_offset);
  695. if (!page_size) {
  696. mlx5_ib_warn(dev, "bad offset\n");
  697. err = -EINVAL;
  698. goto err_umem;
  699. }
  700. rwq->rq_num_pas = ib_umem_num_dma_blocks(rwq->umem, page_size);
  701. rwq->page_shift = order_base_2(page_size);
  702. rwq->log_page_size = rwq->page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  703. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  704. mlx5_ib_dbg(
  705. dev,
  706. "addr 0x%llx, size %zd, npages %zu, page_size %ld, ncont %d, offset %d\n",
  707. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  708. ib_umem_num_pages(rwq->umem), page_size, rwq->rq_num_pas,
  709. offset);
  710. err = mlx5_ib_db_map_user(ucontext, ucmd->db_addr, &rwq->db);
  711. if (err) {
  712. mlx5_ib_dbg(dev, "map failed\n");
  713. goto err_umem;
  714. }
  715. return 0;
  716. err_umem:
  717. ib_umem_release(rwq->umem);
  718. return err;
  719. }
  720. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  721. struct mlx5_bfreg_info *bfregi, int bfregn)
  722. {
  723. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  724. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  725. }
  726. static int _create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  727. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  728. struct ib_qp_init_attr *attr, u32 **in,
  729. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  730. struct mlx5_ib_qp_base *base,
  731. struct mlx5_ib_create_qp *ucmd)
  732. {
  733. struct mlx5_ib_ucontext *context;
  734. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  735. unsigned int page_offset_quantized = 0;
  736. unsigned long page_size = 0;
  737. int uar_index = 0;
  738. int bfregn;
  739. int ncont = 0;
  740. __be64 *pas;
  741. void *qpc;
  742. int err;
  743. u16 uid;
  744. u32 uar_flags;
  745. context = rdma_udata_to_drv_context(udata, struct mlx5_ib_ucontext,
  746. ibucontext);
  747. uar_flags = qp->flags_en &
  748. (MLX5_QP_FLAG_UAR_PAGE_INDEX | MLX5_QP_FLAG_BFREG_INDEX);
  749. switch (uar_flags) {
  750. case MLX5_QP_FLAG_UAR_PAGE_INDEX:
  751. uar_index = ucmd->bfreg_index;
  752. bfregn = MLX5_IB_INVALID_BFREG;
  753. break;
  754. case MLX5_QP_FLAG_BFREG_INDEX:
  755. uar_index = bfregn_to_uar_index(dev, &context->bfregi,
  756. ucmd->bfreg_index, true);
  757. if (uar_index < 0)
  758. return uar_index;
  759. bfregn = MLX5_IB_INVALID_BFREG;
  760. break;
  761. case 0:
  762. if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL)
  763. return -EINVAL;
  764. bfregn = alloc_bfreg(dev, &context->bfregi);
  765. if (bfregn < 0)
  766. return bfregn;
  767. break;
  768. default:
  769. return -EINVAL;
  770. }
  771. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  772. if (bfregn != MLX5_IB_INVALID_BFREG)
  773. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
  774. false);
  775. qp->rq.offset = 0;
  776. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  777. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  778. err = set_user_buf_size(dev, qp, ucmd, base, attr);
  779. if (err)
  780. goto err_bfreg;
  781. if (ucmd->buf_addr && ubuffer->buf_size) {
  782. ubuffer->buf_addr = ucmd->buf_addr;
  783. ubuffer->umem = ib_umem_get(&dev->ib_dev, ubuffer->buf_addr,
  784. ubuffer->buf_size, 0);
  785. if (IS_ERR(ubuffer->umem)) {
  786. err = PTR_ERR(ubuffer->umem);
  787. goto err_bfreg;
  788. }
  789. page_size = mlx5_umem_find_best_quantized_pgoff(
  790. ubuffer->umem, qpc, log_page_size,
  791. MLX5_ADAPTER_PAGE_SHIFT, page_offset, 64,
  792. &page_offset_quantized);
  793. if (!page_size) {
  794. err = -EINVAL;
  795. goto err_umem;
  796. }
  797. ncont = ib_umem_num_dma_blocks(ubuffer->umem, page_size);
  798. } else {
  799. ubuffer->umem = NULL;
  800. }
  801. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  802. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  803. *in = kvzalloc(*inlen, GFP_KERNEL);
  804. if (!*in) {
  805. err = -ENOMEM;
  806. goto err_umem;
  807. }
  808. uid = (attr->qp_type != IB_QPT_XRC_INI) ? to_mpd(pd)->uid : 0;
  809. MLX5_SET(create_qp_in, *in, uid, uid);
  810. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  811. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  812. if (ubuffer->umem) {
  813. mlx5_ib_populate_pas(ubuffer->umem, page_size, pas, 0);
  814. MLX5_SET(qpc, qpc, log_page_size,
  815. order_base_2(page_size) - MLX5_ADAPTER_PAGE_SHIFT);
  816. MLX5_SET(qpc, qpc, page_offset, page_offset_quantized);
  817. }
  818. MLX5_SET(qpc, qpc, uar_page, uar_index);
  819. if (bfregn != MLX5_IB_INVALID_BFREG)
  820. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  821. else
  822. resp->bfreg_index = MLX5_IB_INVALID_BFREG;
  823. qp->bfregn = bfregn;
  824. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &qp->db);
  825. if (err) {
  826. mlx5_ib_dbg(dev, "map failed\n");
  827. goto err_free;
  828. }
  829. return 0;
  830. err_free:
  831. kvfree(*in);
  832. err_umem:
  833. ib_umem_release(ubuffer->umem);
  834. err_bfreg:
  835. if (bfregn != MLX5_IB_INVALID_BFREG)
  836. mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
  837. return err;
  838. }
  839. static void destroy_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  840. struct mlx5_ib_qp_base *base, struct ib_udata *udata)
  841. {
  842. struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
  843. udata, struct mlx5_ib_ucontext, ibucontext);
  844. if (udata) {
  845. /* User QP */
  846. mlx5_ib_db_unmap_user(context, &qp->db);
  847. ib_umem_release(base->ubuffer.umem);
  848. /*
  849. * Free only the BFREGs which are handled by the kernel.
  850. * BFREGs of UARs allocated dynamically are handled by user.
  851. */
  852. if (qp->bfregn != MLX5_IB_INVALID_BFREG)
  853. mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
  854. return;
  855. }
  856. /* Kernel QP */
  857. kvfree(qp->sq.wqe_head);
  858. kvfree(qp->sq.w_list);
  859. kvfree(qp->sq.wrid);
  860. kvfree(qp->sq.wr_data);
  861. kvfree(qp->rq.wrid);
  862. if (qp->db.db)
  863. mlx5_db_free(dev->mdev, &qp->db);
  864. if (qp->buf.frags)
  865. mlx5_frag_buf_free(dev->mdev, &qp->buf);
  866. }
  867. static int _create_kernel_qp(struct mlx5_ib_dev *dev,
  868. struct ib_qp_init_attr *init_attr,
  869. struct mlx5_ib_qp *qp, u32 **in, int *inlen,
  870. struct mlx5_ib_qp_base *base)
  871. {
  872. int uar_index;
  873. void *qpc;
  874. int err;
  875. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  876. qp->bf.bfreg = &dev->fp_bfreg;
  877. else if (qp->flags & MLX5_IB_QP_CREATE_WC_TEST)
  878. qp->bf.bfreg = &dev->wc_bfreg;
  879. else
  880. qp->bf.bfreg = &dev->bfreg;
  881. /* We need to divide by two since each register is comprised of
  882. * two buffers of identical size, namely odd and even
  883. */
  884. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  885. uar_index = qp->bf.bfreg->index;
  886. err = calc_sq_size(dev, init_attr, qp);
  887. if (err < 0) {
  888. mlx5_ib_dbg(dev, "err %d\n", err);
  889. return err;
  890. }
  891. qp->rq.offset = 0;
  892. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  893. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  894. err = mlx5_frag_buf_alloc_node(dev->mdev, base->ubuffer.buf_size,
  895. &qp->buf, dev->mdev->priv.numa_node);
  896. if (err) {
  897. mlx5_ib_dbg(dev, "err %d\n", err);
  898. return err;
  899. }
  900. if (qp->rq.wqe_cnt)
  901. mlx5_init_fbc(qp->buf.frags, qp->rq.wqe_shift,
  902. ilog2(qp->rq.wqe_cnt), &qp->rq.fbc);
  903. if (qp->sq.wqe_cnt) {
  904. int sq_strides_offset = (qp->sq.offset & (PAGE_SIZE - 1)) /
  905. MLX5_SEND_WQE_BB;
  906. mlx5_init_fbc_offset(qp->buf.frags +
  907. (qp->sq.offset / PAGE_SIZE),
  908. ilog2(MLX5_SEND_WQE_BB),
  909. ilog2(qp->sq.wqe_cnt),
  910. sq_strides_offset, &qp->sq.fbc);
  911. qp->sq.cur_edge = get_sq_edge(&qp->sq, 0);
  912. }
  913. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  914. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  915. *in = kvzalloc(*inlen, GFP_KERNEL);
  916. if (!*in) {
  917. err = -ENOMEM;
  918. goto err_buf;
  919. }
  920. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  921. MLX5_SET(qpc, qpc, uar_page, uar_index);
  922. MLX5_SET(qpc, qpc, ts_format, mlx5_get_qp_default_ts(dev->mdev));
  923. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  924. /* Set "fast registration enabled" for all kernel QPs */
  925. MLX5_SET(qpc, qpc, fre, 1);
  926. MLX5_SET(qpc, qpc, rlky, 1);
  927. if (qp->flags & MLX5_IB_QP_CREATE_SQPN_QP1)
  928. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  929. mlx5_fill_page_frag_array(&qp->buf,
  930. (__be64 *)MLX5_ADDR_OF(create_qp_in,
  931. *in, pas));
  932. err = mlx5_db_alloc(dev->mdev, &qp->db);
  933. if (err) {
  934. mlx5_ib_dbg(dev, "err %d\n", err);
  935. goto err_free;
  936. }
  937. qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
  938. sizeof(*qp->sq.wrid), GFP_KERNEL);
  939. qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
  940. sizeof(*qp->sq.wr_data), GFP_KERNEL);
  941. qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
  942. sizeof(*qp->rq.wrid), GFP_KERNEL);
  943. qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
  944. sizeof(*qp->sq.w_list), GFP_KERNEL);
  945. qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
  946. sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  947. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  948. !qp->sq.w_list || !qp->sq.wqe_head) {
  949. err = -ENOMEM;
  950. goto err_wrid;
  951. }
  952. return 0;
  953. err_wrid:
  954. kvfree(qp->sq.wqe_head);
  955. kvfree(qp->sq.w_list);
  956. kvfree(qp->sq.wrid);
  957. kvfree(qp->sq.wr_data);
  958. kvfree(qp->rq.wrid);
  959. mlx5_db_free(dev->mdev, &qp->db);
  960. err_free:
  961. kvfree(*in);
  962. err_buf:
  963. mlx5_frag_buf_free(dev->mdev, &qp->buf);
  964. return err;
  965. }
  966. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  967. {
  968. if (attr->srq || (qp->type == IB_QPT_XRC_TGT) ||
  969. (qp->type == MLX5_IB_QPT_DCI) || (qp->type == IB_QPT_XRC_INI))
  970. return MLX5_SRQ_RQ;
  971. else if (!qp->has_rq)
  972. return MLX5_ZERO_LEN_RQ;
  973. return MLX5_NON_ZERO_RQ;
  974. }
  975. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  976. struct mlx5_ib_qp *qp,
  977. struct mlx5_ib_sq *sq, u32 tdn,
  978. struct ib_pd *pd)
  979. {
  980. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {};
  981. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  982. MLX5_SET(create_tis_in, in, uid, to_mpd(pd)->uid);
  983. MLX5_SET(tisc, tisc, transport_domain, tdn);
  984. if (!mlx5_ib_lag_should_assign_affinity(dev) &&
  985. mlx5_lag_is_lacp_owner(dev->mdev))
  986. MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);
  987. if (qp->flags & IB_QP_CREATE_SOURCE_QPN)
  988. MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
  989. return mlx5_core_create_tis(dev->mdev, in, &sq->tisn);
  990. }
  991. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  992. struct mlx5_ib_sq *sq, struct ib_pd *pd)
  993. {
  994. mlx5_cmd_destroy_tis(dev->mdev, sq->tisn, to_mpd(pd)->uid);
  995. }
  996. static void destroy_flow_rule_vport_sq(struct mlx5_ib_sq *sq)
  997. {
  998. if (sq->flow_rule)
  999. mlx5_del_flow_rules(sq->flow_rule);
  1000. sq->flow_rule = NULL;
  1001. }
  1002. static bool fr_supported(int ts_cap)
  1003. {
  1004. return ts_cap == MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING ||
  1005. ts_cap == MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING_AND_REAL_TIME;
  1006. }
  1007. static int get_ts_format(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq,
  1008. bool fr_sup, bool rt_sup)
  1009. {
  1010. if (cq->private_flags & MLX5_IB_CQ_PR_FLAGS_REAL_TIME_TS) {
  1011. if (!rt_sup) {
  1012. mlx5_ib_dbg(dev,
  1013. "Real time TS format is not supported\n");
  1014. return -EOPNOTSUPP;
  1015. }
  1016. return MLX5_TIMESTAMP_FORMAT_REAL_TIME;
  1017. }
  1018. if (cq->create_flags & IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION) {
  1019. if (!fr_sup) {
  1020. mlx5_ib_dbg(dev,
  1021. "Free running TS format is not supported\n");
  1022. return -EOPNOTSUPP;
  1023. }
  1024. return MLX5_TIMESTAMP_FORMAT_FREE_RUNNING;
  1025. }
  1026. return fr_sup ? MLX5_TIMESTAMP_FORMAT_FREE_RUNNING :
  1027. MLX5_TIMESTAMP_FORMAT_DEFAULT;
  1028. }
  1029. static int get_rq_ts_format(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *recv_cq)
  1030. {
  1031. u8 ts_cap = MLX5_CAP_GEN(dev->mdev, rq_ts_format);
  1032. return get_ts_format(dev, recv_cq, fr_supported(ts_cap),
  1033. rt_supported(ts_cap));
  1034. }
  1035. static int get_sq_ts_format(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *send_cq)
  1036. {
  1037. u8 ts_cap = MLX5_CAP_GEN(dev->mdev, sq_ts_format);
  1038. return get_ts_format(dev, send_cq, fr_supported(ts_cap),
  1039. rt_supported(ts_cap));
  1040. }
  1041. static int get_qp_ts_format(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *send_cq,
  1042. struct mlx5_ib_cq *recv_cq)
  1043. {
  1044. u8 ts_cap = MLX5_CAP_ROCE(dev->mdev, qp_ts_format);
  1045. bool fr_sup = fr_supported(ts_cap);
  1046. bool rt_sup = rt_supported(ts_cap);
  1047. u8 default_ts = fr_sup ? MLX5_TIMESTAMP_FORMAT_FREE_RUNNING :
  1048. MLX5_TIMESTAMP_FORMAT_DEFAULT;
  1049. int send_ts_format =
  1050. send_cq ? get_ts_format(dev, send_cq, fr_sup, rt_sup) :
  1051. default_ts;
  1052. int recv_ts_format =
  1053. recv_cq ? get_ts_format(dev, recv_cq, fr_sup, rt_sup) :
  1054. default_ts;
  1055. if (send_ts_format < 0 || recv_ts_format < 0)
  1056. return -EOPNOTSUPP;
  1057. if (send_ts_format != MLX5_TIMESTAMP_FORMAT_DEFAULT &&
  1058. recv_ts_format != MLX5_TIMESTAMP_FORMAT_DEFAULT &&
  1059. send_ts_format != recv_ts_format) {
  1060. mlx5_ib_dbg(
  1061. dev,
  1062. "The send ts_format does not match the receive ts_format\n");
  1063. return -EOPNOTSUPP;
  1064. }
  1065. return send_ts_format == default_ts ? recv_ts_format : send_ts_format;
  1066. }
  1067. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  1068. struct ib_udata *udata,
  1069. struct mlx5_ib_sq *sq, void *qpin,
  1070. struct ib_pd *pd, struct mlx5_ib_cq *cq)
  1071. {
  1072. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  1073. __be64 *pas;
  1074. void *in;
  1075. void *sqc;
  1076. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  1077. void *wq;
  1078. int inlen;
  1079. int err;
  1080. unsigned int page_offset_quantized;
  1081. unsigned long page_size;
  1082. int ts_format;
  1083. ts_format = get_sq_ts_format(dev, cq);
  1084. if (ts_format < 0)
  1085. return ts_format;
  1086. sq->ubuffer.umem = ib_umem_get(&dev->ib_dev, ubuffer->buf_addr,
  1087. ubuffer->buf_size, 0);
  1088. if (IS_ERR(sq->ubuffer.umem))
  1089. return PTR_ERR(sq->ubuffer.umem);
  1090. page_size = mlx5_umem_find_best_quantized_pgoff(
  1091. ubuffer->umem, wq, log_wq_pg_sz, MLX5_ADAPTER_PAGE_SHIFT,
  1092. page_offset, 64, &page_offset_quantized);
  1093. if (!page_size) {
  1094. err = -EINVAL;
  1095. goto err_umem;
  1096. }
  1097. inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
  1098. sizeof(u64) *
  1099. ib_umem_num_dma_blocks(sq->ubuffer.umem, page_size);
  1100. in = kvzalloc(inlen, GFP_KERNEL);
  1101. if (!in) {
  1102. err = -ENOMEM;
  1103. goto err_umem;
  1104. }
  1105. MLX5_SET(create_sq_in, in, uid, to_mpd(pd)->uid);
  1106. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  1107. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  1108. if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
  1109. MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
  1110. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  1111. MLX5_SET(sqc, sqc, ts_format, ts_format);
  1112. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  1113. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  1114. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  1115. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  1116. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1117. MLX5_CAP_ETH(dev->mdev, swp))
  1118. MLX5_SET(sqc, sqc, allow_swp, 1);
  1119. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  1120. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  1121. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1122. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  1123. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1124. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  1125. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  1126. MLX5_SET(wq, wq, log_wq_pg_sz,
  1127. order_base_2(page_size) - MLX5_ADAPTER_PAGE_SHIFT);
  1128. MLX5_SET(wq, wq, page_offset, page_offset_quantized);
  1129. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1130. mlx5_ib_populate_pas(sq->ubuffer.umem, page_size, pas, 0);
  1131. err = mlx5_core_create_sq_tracked(dev, in, inlen, &sq->base.mqp);
  1132. kvfree(in);
  1133. if (err)
  1134. goto err_umem;
  1135. return 0;
  1136. err_umem:
  1137. ib_umem_release(sq->ubuffer.umem);
  1138. sq->ubuffer.umem = NULL;
  1139. return err;
  1140. }
  1141. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  1142. struct mlx5_ib_sq *sq)
  1143. {
  1144. destroy_flow_rule_vport_sq(sq);
  1145. mlx5_core_destroy_sq_tracked(dev, &sq->base.mqp);
  1146. ib_umem_release(sq->ubuffer.umem);
  1147. }
  1148. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1149. struct mlx5_ib_rq *rq, void *qpin,
  1150. struct ib_pd *pd, struct mlx5_ib_cq *cq)
  1151. {
  1152. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  1153. __be64 *pas;
  1154. void *in;
  1155. void *rqc;
  1156. void *wq;
  1157. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  1158. struct ib_umem *umem = rq->base.ubuffer.umem;
  1159. unsigned int page_offset_quantized;
  1160. unsigned long page_size = 0;
  1161. int ts_format;
  1162. size_t inlen;
  1163. int err;
  1164. ts_format = get_rq_ts_format(dev, cq);
  1165. if (ts_format < 0)
  1166. return ts_format;
  1167. page_size = mlx5_umem_find_best_quantized_pgoff(umem, wq, log_wq_pg_sz,
  1168. MLX5_ADAPTER_PAGE_SHIFT,
  1169. page_offset, 64,
  1170. &page_offset_quantized);
  1171. if (!page_size)
  1172. return -EINVAL;
  1173. inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
  1174. sizeof(u64) * ib_umem_num_dma_blocks(umem, page_size);
  1175. in = kvzalloc(inlen, GFP_KERNEL);
  1176. if (!in)
  1177. return -ENOMEM;
  1178. MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid);
  1179. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  1180. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  1181. MLX5_SET(rqc, rqc, vsd, 1);
  1182. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  1183. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  1184. MLX5_SET(rqc, rqc, ts_format, ts_format);
  1185. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  1186. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  1187. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  1188. if (mqp->flags & IB_QP_CREATE_SCATTER_FCS)
  1189. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  1190. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  1191. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  1192. if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
  1193. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  1194. MLX5_SET(wq, wq, page_offset, page_offset_quantized);
  1195. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1196. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1197. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1198. MLX5_SET(wq, wq, log_wq_pg_sz,
  1199. order_base_2(page_size) - MLX5_ADAPTER_PAGE_SHIFT);
  1200. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1201. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1202. mlx5_ib_populate_pas(umem, page_size, pas, 0);
  1203. err = mlx5_core_create_rq_tracked(dev, in, inlen, &rq->base.mqp);
  1204. kvfree(in);
  1205. return err;
  1206. }
  1207. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1208. struct mlx5_ib_rq *rq)
  1209. {
  1210. mlx5_core_destroy_rq_tracked(dev, &rq->base.mqp);
  1211. }
  1212. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1213. struct mlx5_ib_rq *rq,
  1214. u32 qp_flags_en,
  1215. struct ib_pd *pd)
  1216. {
  1217. if (qp_flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  1218. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC))
  1219. mlx5_ib_disable_lb(dev, false, true);
  1220. mlx5_cmd_destroy_tir(dev->mdev, rq->tirn, to_mpd(pd)->uid);
  1221. }
  1222. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1223. struct mlx5_ib_rq *rq, u32 tdn,
  1224. u32 *qp_flags_en, struct ib_pd *pd,
  1225. u32 *out)
  1226. {
  1227. u8 lb_flag = 0;
  1228. u32 *in;
  1229. void *tirc;
  1230. int inlen;
  1231. int err;
  1232. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1233. in = kvzalloc(inlen, GFP_KERNEL);
  1234. if (!in)
  1235. return -ENOMEM;
  1236. MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid);
  1237. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1238. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1239. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1240. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1241. if (*qp_flags_en & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1242. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1243. if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC)
  1244. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1245. if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)
  1246. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST;
  1247. if (dev->is_rep) {
  1248. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1249. *qp_flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
  1250. }
  1251. MLX5_SET(tirc, tirc, self_lb_block, lb_flag);
  1252. MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
  1253. err = mlx5_cmd_exec_inout(dev->mdev, create_tir, in, out);
  1254. rq->tirn = MLX5_GET(create_tir_out, out, tirn);
  1255. if (!err && MLX5_GET(tirc, tirc, self_lb_block)) {
  1256. err = mlx5_ib_enable_lb(dev, false, true);
  1257. if (err)
  1258. destroy_raw_packet_qp_tir(dev, rq, 0, pd);
  1259. }
  1260. kvfree(in);
  1261. return err;
  1262. }
  1263. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1264. u32 *in, size_t inlen, struct ib_pd *pd,
  1265. struct ib_udata *udata,
  1266. struct mlx5_ib_create_qp_resp *resp,
  1267. struct ib_qp_init_attr *init_attr)
  1268. {
  1269. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1270. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1271. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1272. struct mlx5_ib_ucontext *mucontext = rdma_udata_to_drv_context(
  1273. udata, struct mlx5_ib_ucontext, ibucontext);
  1274. int err;
  1275. u32 tdn = mucontext->tdn;
  1276. u16 uid = to_mpd(pd)->uid;
  1277. u32 out[MLX5_ST_SZ_DW(create_tir_out)] = {};
  1278. if (!qp->sq.wqe_cnt && !qp->rq.wqe_cnt)
  1279. return -EINVAL;
  1280. if (qp->sq.wqe_cnt) {
  1281. err = create_raw_packet_qp_tis(dev, qp, sq, tdn, pd);
  1282. if (err)
  1283. return err;
  1284. err = create_raw_packet_qp_sq(dev, udata, sq, in, pd,
  1285. to_mcq(init_attr->send_cq));
  1286. if (err)
  1287. goto err_destroy_tis;
  1288. if (uid) {
  1289. resp->tisn = sq->tisn;
  1290. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TISN;
  1291. resp->sqn = sq->base.mqp.qpn;
  1292. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_SQN;
  1293. }
  1294. sq->base.container_mibqp = qp;
  1295. sq->base.mqp.event = mlx5_ib_qp_event;
  1296. }
  1297. if (qp->rq.wqe_cnt) {
  1298. rq->base.container_mibqp = qp;
  1299. if (qp->flags & IB_QP_CREATE_CVLAN_STRIPPING)
  1300. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1301. if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING)
  1302. rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
  1303. err = create_raw_packet_qp_rq(dev, rq, in, pd,
  1304. to_mcq(init_attr->recv_cq));
  1305. if (err)
  1306. goto err_destroy_sq;
  1307. err = create_raw_packet_qp_tir(dev, rq, tdn, &qp->flags_en, pd,
  1308. out);
  1309. if (err)
  1310. goto err_destroy_rq;
  1311. if (uid) {
  1312. resp->rqn = rq->base.mqp.qpn;
  1313. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_RQN;
  1314. resp->tirn = rq->tirn;
  1315. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN;
  1316. if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner) ||
  1317. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner_v2)) {
  1318. resp->tir_icm_addr = MLX5_GET(
  1319. create_tir_out, out, icm_address_31_0);
  1320. resp->tir_icm_addr |=
  1321. (u64)MLX5_GET(create_tir_out, out,
  1322. icm_address_39_32)
  1323. << 32;
  1324. resp->tir_icm_addr |=
  1325. (u64)MLX5_GET(create_tir_out, out,
  1326. icm_address_63_40)
  1327. << 40;
  1328. resp->comp_mask |=
  1329. MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR;
  1330. }
  1331. }
  1332. }
  1333. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1334. rq->base.mqp.qpn;
  1335. return 0;
  1336. err_destroy_rq:
  1337. destroy_raw_packet_qp_rq(dev, rq);
  1338. err_destroy_sq:
  1339. if (!qp->sq.wqe_cnt)
  1340. return err;
  1341. destroy_raw_packet_qp_sq(dev, sq);
  1342. err_destroy_tis:
  1343. destroy_raw_packet_qp_tis(dev, sq, pd);
  1344. return err;
  1345. }
  1346. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1347. struct mlx5_ib_qp *qp)
  1348. {
  1349. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1350. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1351. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1352. if (qp->rq.wqe_cnt) {
  1353. destroy_raw_packet_qp_tir(dev, rq, qp->flags_en, qp->ibqp.pd);
  1354. destroy_raw_packet_qp_rq(dev, rq);
  1355. }
  1356. if (qp->sq.wqe_cnt) {
  1357. destroy_raw_packet_qp_sq(dev, sq);
  1358. destroy_raw_packet_qp_tis(dev, sq, qp->ibqp.pd);
  1359. }
  1360. }
  1361. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1362. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1363. {
  1364. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1365. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1366. sq->sq = &qp->sq;
  1367. rq->rq = &qp->rq;
  1368. sq->doorbell = &qp->db;
  1369. rq->doorbell = &qp->db;
  1370. }
  1371. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1372. {
  1373. if (qp->flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  1374. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC))
  1375. mlx5_ib_disable_lb(dev, false, true);
  1376. mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn,
  1377. to_mpd(qp->ibqp.pd)->uid);
  1378. }
  1379. struct mlx5_create_qp_params {
  1380. struct ib_udata *udata;
  1381. size_t inlen;
  1382. size_t outlen;
  1383. size_t ucmd_size;
  1384. void *ucmd;
  1385. u8 is_rss_raw : 1;
  1386. struct ib_qp_init_attr *attr;
  1387. u32 uidx;
  1388. struct mlx5_ib_create_qp_resp resp;
  1389. };
  1390. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1391. struct mlx5_ib_qp *qp,
  1392. struct mlx5_create_qp_params *params)
  1393. {
  1394. struct ib_qp_init_attr *init_attr = params->attr;
  1395. struct mlx5_ib_create_qp_rss *ucmd = params->ucmd;
  1396. struct ib_udata *udata = params->udata;
  1397. struct mlx5_ib_ucontext *mucontext = rdma_udata_to_drv_context(
  1398. udata, struct mlx5_ib_ucontext, ibucontext);
  1399. int inlen;
  1400. int outlen;
  1401. int err;
  1402. u32 *in;
  1403. u32 *out;
  1404. void *tirc;
  1405. void *hfso;
  1406. u32 selected_fields = 0;
  1407. u32 outer_l4;
  1408. u32 tdn = mucontext->tdn;
  1409. u8 lb_flag = 0;
  1410. if (ucmd->comp_mask) {
  1411. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1412. return -EOPNOTSUPP;
  1413. }
  1414. if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
  1415. !(ucmd->flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
  1416. mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
  1417. return -EOPNOTSUPP;
  1418. }
  1419. if (dev->is_rep)
  1420. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
  1421. if (qp->flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC)
  1422. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1423. if (qp->flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)
  1424. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST;
  1425. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1426. outlen = MLX5_ST_SZ_BYTES(create_tir_out);
  1427. in = kvzalloc(inlen + outlen, GFP_KERNEL);
  1428. if (!in)
  1429. return -ENOMEM;
  1430. out = in + MLX5_ST_SZ_DW(create_tir_in);
  1431. MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid);
  1432. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1433. MLX5_SET(tirc, tirc, disp_type,
  1434. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1435. MLX5_SET(tirc, tirc, indirect_table,
  1436. init_attr->rwq_ind_tbl->ind_tbl_num);
  1437. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1438. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1439. if (ucmd->flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1440. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1441. MLX5_SET(tirc, tirc, self_lb_block, lb_flag);
  1442. if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_INNER)
  1443. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
  1444. else
  1445. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1446. switch (ucmd->rx_hash_function) {
  1447. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1448. {
  1449. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1450. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1451. if (len != ucmd->rx_key_len) {
  1452. err = -EINVAL;
  1453. goto err;
  1454. }
  1455. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1456. memcpy(rss_key, ucmd->rx_hash_key, len);
  1457. break;
  1458. }
  1459. default:
  1460. err = -EOPNOTSUPP;
  1461. goto err;
  1462. }
  1463. if (!ucmd->rx_hash_fields_mask) {
  1464. /* special case when this TIR serves as steering entry without hashing */
  1465. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1466. goto create_tir;
  1467. err = -EINVAL;
  1468. goto err;
  1469. }
  1470. if (((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1471. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1472. ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1473. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1474. err = -EINVAL;
  1475. goto err;
  1476. }
  1477. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1478. if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1479. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1480. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1481. MLX5_L3_PROT_TYPE_IPV4);
  1482. else if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1483. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1484. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1485. MLX5_L3_PROT_TYPE_IPV6);
  1486. outer_l4 = ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1487. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1488. << 0 |
  1489. ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1490. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1491. << 1 |
  1492. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2;
  1493. /* Check that only one l4 protocol is set */
  1494. if (outer_l4 & (outer_l4 - 1)) {
  1495. err = -EINVAL;
  1496. goto err;
  1497. }
  1498. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1499. if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1500. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1501. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1502. MLX5_L4_PROT_TYPE_TCP);
  1503. else if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1504. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1505. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1506. MLX5_L4_PROT_TYPE_UDP);
  1507. if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1508. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1509. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1510. if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1511. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1512. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1513. if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1514. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1515. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1516. if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1517. (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1518. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1519. if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI)
  1520. selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI;
  1521. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1522. create_tir:
  1523. MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
  1524. err = mlx5_cmd_exec_inout(dev->mdev, create_tir, in, out);
  1525. qp->rss_qp.tirn = MLX5_GET(create_tir_out, out, tirn);
  1526. if (!err && MLX5_GET(tirc, tirc, self_lb_block)) {
  1527. err = mlx5_ib_enable_lb(dev, false, true);
  1528. if (err)
  1529. mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn,
  1530. to_mpd(pd)->uid);
  1531. }
  1532. if (err)
  1533. goto err;
  1534. if (mucontext->devx_uid) {
  1535. params->resp.comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN;
  1536. params->resp.tirn = qp->rss_qp.tirn;
  1537. if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner) ||
  1538. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner_v2)) {
  1539. params->resp.tir_icm_addr =
  1540. MLX5_GET(create_tir_out, out, icm_address_31_0);
  1541. params->resp.tir_icm_addr |=
  1542. (u64)MLX5_GET(create_tir_out, out,
  1543. icm_address_39_32)
  1544. << 32;
  1545. params->resp.tir_icm_addr |=
  1546. (u64)MLX5_GET(create_tir_out, out,
  1547. icm_address_63_40)
  1548. << 40;
  1549. params->resp.comp_mask |=
  1550. MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR;
  1551. }
  1552. }
  1553. kvfree(in);
  1554. /* qpn is reserved for that QP */
  1555. qp->trans_qp.base.mqp.qpn = 0;
  1556. qp->is_rss = true;
  1557. return 0;
  1558. err:
  1559. kvfree(in);
  1560. return err;
  1561. }
  1562. static void configure_requester_scat_cqe(struct mlx5_ib_dev *dev,
  1563. struct mlx5_ib_qp *qp,
  1564. struct ib_qp_init_attr *init_attr,
  1565. void *qpc)
  1566. {
  1567. int scqe_sz;
  1568. bool allow_scat_cqe = false;
  1569. allow_scat_cqe = qp->flags_en & MLX5_QP_FLAG_ALLOW_SCATTER_CQE;
  1570. if (!allow_scat_cqe && init_attr->sq_sig_type != IB_SIGNAL_ALL_WR)
  1571. return;
  1572. scqe_sz = mlx5_ib_get_cqe_size(init_attr->send_cq);
  1573. if (scqe_sz == 128) {
  1574. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1575. return;
  1576. }
  1577. if (init_attr->qp_type != MLX5_IB_QPT_DCI ||
  1578. MLX5_CAP_GEN(dev->mdev, dc_req_scat_data_cqe))
  1579. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1580. }
  1581. static int atomic_size_to_mode(int size_mask)
  1582. {
  1583. /* driver does not support atomic_size > 256B
  1584. * and does not know how to translate bigger sizes
  1585. */
  1586. int supported_size_mask = size_mask & 0x1ff;
  1587. int log_max_size;
  1588. if (!supported_size_mask)
  1589. return -EOPNOTSUPP;
  1590. log_max_size = __fls(supported_size_mask);
  1591. if (log_max_size > 3)
  1592. return log_max_size;
  1593. return MLX5_ATOMIC_MODE_8B;
  1594. }
  1595. static int get_atomic_mode(struct mlx5_ib_dev *dev,
  1596. enum ib_qp_type qp_type)
  1597. {
  1598. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  1599. u8 atomic = MLX5_CAP_GEN(dev->mdev, atomic);
  1600. int atomic_mode = -EOPNOTSUPP;
  1601. int atomic_size_mask;
  1602. if (!atomic)
  1603. return -EOPNOTSUPP;
  1604. if (qp_type == MLX5_IB_QPT_DCT)
  1605. atomic_size_mask = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  1606. else
  1607. atomic_size_mask = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  1608. if ((atomic_operations & MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP) ||
  1609. (atomic_operations & MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD))
  1610. atomic_mode = atomic_size_to_mode(atomic_size_mask);
  1611. if (atomic_mode <= 0 &&
  1612. (atomic_operations & MLX5_ATOMIC_OPS_CMP_SWAP &&
  1613. atomic_operations & MLX5_ATOMIC_OPS_FETCH_ADD))
  1614. atomic_mode = MLX5_ATOMIC_MODE_IB_COMP;
  1615. return atomic_mode;
  1616. }
  1617. static int create_xrc_tgt_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1618. struct mlx5_create_qp_params *params)
  1619. {
  1620. struct ib_qp_init_attr *attr = params->attr;
  1621. u32 uidx = params->uidx;
  1622. struct mlx5_ib_resources *devr = &dev->devr;
  1623. u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
  1624. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1625. struct mlx5_core_dev *mdev = dev->mdev;
  1626. struct mlx5_ib_qp_base *base;
  1627. unsigned long flags;
  1628. void *qpc;
  1629. u32 *in;
  1630. int err;
  1631. if (attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1632. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1633. in = kvzalloc(inlen, GFP_KERNEL);
  1634. if (!in)
  1635. return -ENOMEM;
  1636. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1637. MLX5_SET(qpc, qpc, st, MLX5_QP_ST_XRC);
  1638. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1639. MLX5_SET(qpc, qpc, pd, to_mpd(devr->p0)->pdn);
  1640. if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  1641. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1642. if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL)
  1643. MLX5_SET(qpc, qpc, cd_master, 1);
  1644. if (qp->flags & IB_QP_CREATE_MANAGED_SEND)
  1645. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1646. if (qp->flags & IB_QP_CREATE_MANAGED_RECV)
  1647. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1648. MLX5_SET(qpc, qpc, ts_format, mlx5_get_qp_default_ts(dev->mdev));
  1649. MLX5_SET(qpc, qpc, rq_type, MLX5_SRQ_RQ);
  1650. MLX5_SET(qpc, qpc, no_sq, 1);
  1651. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1652. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1653. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1654. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(attr->xrcd)->xrcdn);
  1655. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1656. /* 0xffffff means we ask to work with cqe version 0 */
  1657. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1658. MLX5_SET(qpc, qpc, user_index, uidx);
  1659. if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
  1660. MLX5_SET(qpc, qpc, end_padding_mode,
  1661. MLX5_WQ_END_PAD_MODE_ALIGN);
  1662. /* Special case to clean flag */
  1663. qp->flags &= ~IB_QP_CREATE_PCI_WRITE_END_PADDING;
  1664. }
  1665. base = &qp->trans_qp.base;
  1666. err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out);
  1667. kvfree(in);
  1668. if (err)
  1669. return err;
  1670. base->container_mibqp = qp;
  1671. base->mqp.event = mlx5_ib_qp_event;
  1672. if (MLX5_CAP_GEN(mdev, ece_support))
  1673. params->resp.ece_options = MLX5_GET(create_qp_out, out, ece);
  1674. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1675. list_add_tail(&qp->qps_list, &dev->qp_list);
  1676. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1677. qp->trans_qp.xrcdn = to_mxrcd(attr->xrcd)->xrcdn;
  1678. return 0;
  1679. }
  1680. static int create_dci(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1681. struct mlx5_ib_qp *qp,
  1682. struct mlx5_create_qp_params *params)
  1683. {
  1684. struct ib_qp_init_attr *init_attr = params->attr;
  1685. struct mlx5_ib_create_qp *ucmd = params->ucmd;
  1686. u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
  1687. struct ib_udata *udata = params->udata;
  1688. u32 uidx = params->uidx;
  1689. struct mlx5_ib_resources *devr = &dev->devr;
  1690. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1691. struct mlx5_core_dev *mdev = dev->mdev;
  1692. struct mlx5_ib_cq *send_cq;
  1693. struct mlx5_ib_cq *recv_cq;
  1694. unsigned long flags;
  1695. struct mlx5_ib_qp_base *base;
  1696. int ts_format;
  1697. int mlx5_st;
  1698. void *qpc;
  1699. u32 *in;
  1700. int err;
  1701. spin_lock_init(&qp->sq.lock);
  1702. spin_lock_init(&qp->rq.lock);
  1703. mlx5_st = to_mlx5_st(qp->type);
  1704. if (mlx5_st < 0)
  1705. return -EINVAL;
  1706. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1707. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1708. base = &qp->trans_qp.base;
  1709. qp->has_rq = qp_has_rq(init_attr);
  1710. err = set_rq_size(dev, &init_attr->cap, qp->has_rq, qp, ucmd);
  1711. if (err) {
  1712. mlx5_ib_dbg(dev, "err %d\n", err);
  1713. return err;
  1714. }
  1715. if (ucmd->rq_wqe_shift != qp->rq.wqe_shift ||
  1716. ucmd->rq_wqe_count != qp->rq.wqe_cnt)
  1717. return -EINVAL;
  1718. if (ucmd->sq_wqe_count > (1 << MLX5_CAP_GEN(mdev, log_max_qp_sz)))
  1719. return -EINVAL;
  1720. ts_format = get_qp_ts_format(dev, to_mcq(init_attr->send_cq),
  1721. to_mcq(init_attr->recv_cq));
  1722. if (ts_format < 0)
  1723. return ts_format;
  1724. err = _create_user_qp(dev, pd, qp, udata, init_attr, &in, &params->resp,
  1725. &inlen, base, ucmd);
  1726. if (err)
  1727. return err;
  1728. if (MLX5_CAP_GEN(mdev, ece_support))
  1729. MLX5_SET(create_qp_in, in, ece, ucmd->ece_options);
  1730. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1731. MLX5_SET(qpc, qpc, st, mlx5_st);
  1732. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1733. MLX5_SET(qpc, qpc, pd, to_mpd(pd)->pdn);
  1734. if (qp->flags_en & MLX5_QP_FLAG_SIGNATURE)
  1735. MLX5_SET(qpc, qpc, wq_signature, 1);
  1736. if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL)
  1737. MLX5_SET(qpc, qpc, cd_master, 1);
  1738. if (qp->flags & IB_QP_CREATE_MANAGED_SEND)
  1739. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1740. if (qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE)
  1741. configure_requester_scat_cqe(dev, qp, init_attr, qpc);
  1742. if (qp->rq.wqe_cnt) {
  1743. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1744. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1745. }
  1746. if (qp->flags_en & MLX5_QP_FLAG_DCI_STREAM) {
  1747. MLX5_SET(qpc, qpc, log_num_dci_stream_channels,
  1748. ucmd->dci_streams.log_num_concurent);
  1749. MLX5_SET(qpc, qpc, log_num_dci_errored_streams,
  1750. ucmd->dci_streams.log_num_errored);
  1751. }
  1752. MLX5_SET(qpc, qpc, ts_format, ts_format);
  1753. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1754. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1755. /* Set default resources */
  1756. if (init_attr->srq) {
  1757. MLX5_SET(qpc, qpc, xrcd, devr->xrcdn0);
  1758. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn,
  1759. to_msrq(init_attr->srq)->msrq.srqn);
  1760. } else {
  1761. MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1);
  1762. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn,
  1763. to_msrq(devr->s1)->msrq.srqn);
  1764. }
  1765. if (init_attr->send_cq)
  1766. MLX5_SET(qpc, qpc, cqn_snd,
  1767. to_mcq(init_attr->send_cq)->mcq.cqn);
  1768. if (init_attr->recv_cq)
  1769. MLX5_SET(qpc, qpc, cqn_rcv,
  1770. to_mcq(init_attr->recv_cq)->mcq.cqn);
  1771. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1772. /* 0xffffff means we ask to work with cqe version 0 */
  1773. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1774. MLX5_SET(qpc, qpc, user_index, uidx);
  1775. if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
  1776. MLX5_SET(qpc, qpc, end_padding_mode,
  1777. MLX5_WQ_END_PAD_MODE_ALIGN);
  1778. /* Special case to clean flag */
  1779. qp->flags &= ~IB_QP_CREATE_PCI_WRITE_END_PADDING;
  1780. }
  1781. err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out);
  1782. kvfree(in);
  1783. if (err)
  1784. goto err_create;
  1785. base->container_mibqp = qp;
  1786. base->mqp.event = mlx5_ib_qp_event;
  1787. if (MLX5_CAP_GEN(mdev, ece_support))
  1788. params->resp.ece_options = MLX5_GET(create_qp_out, out, ece);
  1789. get_cqs(qp->type, init_attr->send_cq, init_attr->recv_cq,
  1790. &send_cq, &recv_cq);
  1791. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1792. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1793. /* Maintain device to QPs access, needed for further handling via reset
  1794. * flow
  1795. */
  1796. list_add_tail(&qp->qps_list, &dev->qp_list);
  1797. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1798. */
  1799. if (send_cq)
  1800. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1801. if (recv_cq)
  1802. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1803. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1804. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1805. return 0;
  1806. err_create:
  1807. destroy_qp(dev, qp, base, udata);
  1808. return err;
  1809. }
  1810. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1811. struct mlx5_ib_qp *qp,
  1812. struct mlx5_create_qp_params *params)
  1813. {
  1814. struct ib_qp_init_attr *init_attr = params->attr;
  1815. struct mlx5_ib_create_qp *ucmd = params->ucmd;
  1816. u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
  1817. struct ib_udata *udata = params->udata;
  1818. u32 uidx = params->uidx;
  1819. struct mlx5_ib_resources *devr = &dev->devr;
  1820. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1821. struct mlx5_core_dev *mdev = dev->mdev;
  1822. struct mlx5_ib_cq *send_cq;
  1823. struct mlx5_ib_cq *recv_cq;
  1824. unsigned long flags;
  1825. struct mlx5_ib_qp_base *base;
  1826. int ts_format;
  1827. int mlx5_st;
  1828. void *qpc;
  1829. u32 *in;
  1830. int err;
  1831. spin_lock_init(&qp->sq.lock);
  1832. spin_lock_init(&qp->rq.lock);
  1833. mlx5_st = to_mlx5_st(qp->type);
  1834. if (mlx5_st < 0)
  1835. return -EINVAL;
  1836. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1837. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1838. if (qp->flags & IB_QP_CREATE_SOURCE_QPN)
  1839. qp->underlay_qpn = init_attr->source_qpn;
  1840. base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1841. qp->flags & IB_QP_CREATE_SOURCE_QPN) ?
  1842. &qp->raw_packet_qp.rq.base :
  1843. &qp->trans_qp.base;
  1844. qp->has_rq = qp_has_rq(init_attr);
  1845. err = set_rq_size(dev, &init_attr->cap, qp->has_rq, qp, ucmd);
  1846. if (err) {
  1847. mlx5_ib_dbg(dev, "err %d\n", err);
  1848. return err;
  1849. }
  1850. if (ucmd->rq_wqe_shift != qp->rq.wqe_shift ||
  1851. ucmd->rq_wqe_count != qp->rq.wqe_cnt)
  1852. return -EINVAL;
  1853. if (ucmd->sq_wqe_count > (1 << MLX5_CAP_GEN(mdev, log_max_qp_sz)))
  1854. return -EINVAL;
  1855. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1856. ts_format = get_qp_ts_format(dev, to_mcq(init_attr->send_cq),
  1857. to_mcq(init_attr->recv_cq));
  1858. if (ts_format < 0)
  1859. return ts_format;
  1860. }
  1861. err = _create_user_qp(dev, pd, qp, udata, init_attr, &in, &params->resp,
  1862. &inlen, base, ucmd);
  1863. if (err)
  1864. return err;
  1865. if (is_sqp(init_attr->qp_type))
  1866. qp->port = init_attr->port_num;
  1867. if (MLX5_CAP_GEN(mdev, ece_support))
  1868. MLX5_SET(create_qp_in, in, ece, ucmd->ece_options);
  1869. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1870. MLX5_SET(qpc, qpc, st, mlx5_st);
  1871. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1872. MLX5_SET(qpc, qpc, pd, to_mpd(pd)->pdn);
  1873. if (qp->flags_en & MLX5_QP_FLAG_SIGNATURE)
  1874. MLX5_SET(qpc, qpc, wq_signature, 1);
  1875. if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  1876. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1877. if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL)
  1878. MLX5_SET(qpc, qpc, cd_master, 1);
  1879. if (qp->flags & IB_QP_CREATE_MANAGED_SEND)
  1880. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1881. if (qp->flags & IB_QP_CREATE_MANAGED_RECV)
  1882. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1883. if (qp->flags_en & MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE)
  1884. MLX5_SET(qpc, qpc, req_e2e_credit_mode, 1);
  1885. if ((qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) &&
  1886. (init_attr->qp_type == IB_QPT_RC ||
  1887. init_attr->qp_type == IB_QPT_UC)) {
  1888. int rcqe_sz = mlx5_ib_get_cqe_size(init_attr->recv_cq);
  1889. MLX5_SET(qpc, qpc, cs_res,
  1890. rcqe_sz == 128 ? MLX5_RES_SCAT_DATA64_CQE :
  1891. MLX5_RES_SCAT_DATA32_CQE);
  1892. }
  1893. if ((qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) &&
  1894. (qp->type == MLX5_IB_QPT_DCI || qp->type == IB_QPT_RC))
  1895. configure_requester_scat_cqe(dev, qp, init_attr, qpc);
  1896. if (qp->rq.wqe_cnt) {
  1897. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1898. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1899. }
  1900. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1901. MLX5_SET(qpc, qpc, ts_format, ts_format);
  1902. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1903. if (qp->sq.wqe_cnt) {
  1904. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1905. } else {
  1906. MLX5_SET(qpc, qpc, no_sq, 1);
  1907. if (init_attr->srq &&
  1908. init_attr->srq->srq_type == IB_SRQT_TM)
  1909. MLX5_SET(qpc, qpc, offload_type,
  1910. MLX5_QPC_OFFLOAD_TYPE_RNDV);
  1911. }
  1912. /* Set default resources */
  1913. switch (init_attr->qp_type) {
  1914. case IB_QPT_XRC_INI:
  1915. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1916. MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1);
  1917. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1918. break;
  1919. default:
  1920. if (init_attr->srq) {
  1921. MLX5_SET(qpc, qpc, xrcd, devr->xrcdn0);
  1922. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1923. } else {
  1924. MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1);
  1925. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1926. }
  1927. }
  1928. if (init_attr->send_cq)
  1929. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1930. if (init_attr->recv_cq)
  1931. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1932. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1933. /* 0xffffff means we ask to work with cqe version 0 */
  1934. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1935. MLX5_SET(qpc, qpc, user_index, uidx);
  1936. if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING &&
  1937. init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1938. MLX5_SET(qpc, qpc, end_padding_mode,
  1939. MLX5_WQ_END_PAD_MODE_ALIGN);
  1940. /* Special case to clean flag */
  1941. qp->flags &= ~IB_QP_CREATE_PCI_WRITE_END_PADDING;
  1942. }
  1943. if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1944. qp->flags & IB_QP_CREATE_SOURCE_QPN) {
  1945. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd->sq_buf_addr;
  1946. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1947. err = create_raw_packet_qp(dev, qp, in, inlen, pd, udata,
  1948. &params->resp, init_attr);
  1949. } else
  1950. err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out);
  1951. kvfree(in);
  1952. if (err)
  1953. goto err_create;
  1954. base->container_mibqp = qp;
  1955. base->mqp.event = mlx5_ib_qp_event;
  1956. if (MLX5_CAP_GEN(mdev, ece_support))
  1957. params->resp.ece_options = MLX5_GET(create_qp_out, out, ece);
  1958. get_cqs(qp->type, init_attr->send_cq, init_attr->recv_cq,
  1959. &send_cq, &recv_cq);
  1960. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1961. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1962. /* Maintain device to QPs access, needed for further handling via reset
  1963. * flow
  1964. */
  1965. list_add_tail(&qp->qps_list, &dev->qp_list);
  1966. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1967. */
  1968. if (send_cq)
  1969. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1970. if (recv_cq)
  1971. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1972. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1973. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1974. return 0;
  1975. err_create:
  1976. destroy_qp(dev, qp, base, udata);
  1977. return err;
  1978. }
  1979. static int create_kernel_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1980. struct mlx5_ib_qp *qp,
  1981. struct mlx5_create_qp_params *params)
  1982. {
  1983. struct ib_qp_init_attr *attr = params->attr;
  1984. u32 uidx = params->uidx;
  1985. struct mlx5_ib_resources *devr = &dev->devr;
  1986. u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
  1987. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1988. struct mlx5_core_dev *mdev = dev->mdev;
  1989. struct mlx5_ib_cq *send_cq;
  1990. struct mlx5_ib_cq *recv_cq;
  1991. unsigned long flags;
  1992. struct mlx5_ib_qp_base *base;
  1993. int mlx5_st;
  1994. void *qpc;
  1995. u32 *in;
  1996. int err;
  1997. spin_lock_init(&qp->sq.lock);
  1998. spin_lock_init(&qp->rq.lock);
  1999. mlx5_st = to_mlx5_st(qp->type);
  2000. if (mlx5_st < 0)
  2001. return -EINVAL;
  2002. if (attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  2003. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  2004. base = &qp->trans_qp.base;
  2005. qp->has_rq = qp_has_rq(attr);
  2006. err = set_rq_size(dev, &attr->cap, qp->has_rq, qp, NULL);
  2007. if (err) {
  2008. mlx5_ib_dbg(dev, "err %d\n", err);
  2009. return err;
  2010. }
  2011. err = _create_kernel_qp(dev, attr, qp, &in, &inlen, base);
  2012. if (err)
  2013. return err;
  2014. if (is_sqp(attr->qp_type))
  2015. qp->port = attr->port_num;
  2016. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  2017. MLX5_SET(qpc, qpc, st, mlx5_st);
  2018. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  2019. if (attr->qp_type != MLX5_IB_QPT_REG_UMR)
  2020. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  2021. else
  2022. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  2023. if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  2024. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  2025. if (qp->rq.wqe_cnt) {
  2026. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  2027. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  2028. }
  2029. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, attr));
  2030. if (qp->sq.wqe_cnt)
  2031. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  2032. else
  2033. MLX5_SET(qpc, qpc, no_sq, 1);
  2034. if (attr->srq) {
  2035. MLX5_SET(qpc, qpc, xrcd, devr->xrcdn0);
  2036. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn,
  2037. to_msrq(attr->srq)->msrq.srqn);
  2038. } else {
  2039. MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1);
  2040. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn,
  2041. to_msrq(devr->s1)->msrq.srqn);
  2042. }
  2043. if (attr->send_cq)
  2044. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(attr->send_cq)->mcq.cqn);
  2045. if (attr->recv_cq)
  2046. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(attr->recv_cq)->mcq.cqn);
  2047. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  2048. /* 0xffffff means we ask to work with cqe version 0 */
  2049. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  2050. MLX5_SET(qpc, qpc, user_index, uidx);
  2051. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  2052. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO)
  2053. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  2054. err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out);
  2055. kvfree(in);
  2056. if (err)
  2057. goto err_create;
  2058. base->container_mibqp = qp;
  2059. base->mqp.event = mlx5_ib_qp_event;
  2060. get_cqs(qp->type, attr->send_cq, attr->recv_cq,
  2061. &send_cq, &recv_cq);
  2062. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  2063. mlx5_ib_lock_cqs(send_cq, recv_cq);
  2064. /* Maintain device to QPs access, needed for further handling via reset
  2065. * flow
  2066. */
  2067. list_add_tail(&qp->qps_list, &dev->qp_list);
  2068. /* Maintain CQ to QPs access, needed for further handling via reset flow
  2069. */
  2070. if (send_cq)
  2071. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  2072. if (recv_cq)
  2073. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  2074. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  2075. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  2076. return 0;
  2077. err_create:
  2078. destroy_qp(dev, qp, base, NULL);
  2079. return err;
  2080. }
  2081. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  2082. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  2083. {
  2084. if (send_cq) {
  2085. if (recv_cq) {
  2086. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  2087. spin_lock(&send_cq->lock);
  2088. spin_lock_nested(&recv_cq->lock,
  2089. SINGLE_DEPTH_NESTING);
  2090. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  2091. spin_lock(&send_cq->lock);
  2092. __acquire(&recv_cq->lock);
  2093. } else {
  2094. spin_lock(&recv_cq->lock);
  2095. spin_lock_nested(&send_cq->lock,
  2096. SINGLE_DEPTH_NESTING);
  2097. }
  2098. } else {
  2099. spin_lock(&send_cq->lock);
  2100. __acquire(&recv_cq->lock);
  2101. }
  2102. } else if (recv_cq) {
  2103. spin_lock(&recv_cq->lock);
  2104. __acquire(&send_cq->lock);
  2105. } else {
  2106. __acquire(&send_cq->lock);
  2107. __acquire(&recv_cq->lock);
  2108. }
  2109. }
  2110. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  2111. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  2112. {
  2113. if (send_cq) {
  2114. if (recv_cq) {
  2115. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  2116. spin_unlock(&recv_cq->lock);
  2117. spin_unlock(&send_cq->lock);
  2118. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  2119. __release(&recv_cq->lock);
  2120. spin_unlock(&send_cq->lock);
  2121. } else {
  2122. spin_unlock(&send_cq->lock);
  2123. spin_unlock(&recv_cq->lock);
  2124. }
  2125. } else {
  2126. __release(&recv_cq->lock);
  2127. spin_unlock(&send_cq->lock);
  2128. }
  2129. } else if (recv_cq) {
  2130. __release(&send_cq->lock);
  2131. spin_unlock(&recv_cq->lock);
  2132. } else {
  2133. __release(&recv_cq->lock);
  2134. __release(&send_cq->lock);
  2135. }
  2136. }
  2137. static void get_cqs(enum ib_qp_type qp_type,
  2138. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  2139. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  2140. {
  2141. switch (qp_type) {
  2142. case IB_QPT_XRC_TGT:
  2143. *send_cq = NULL;
  2144. *recv_cq = NULL;
  2145. break;
  2146. case MLX5_IB_QPT_REG_UMR:
  2147. case IB_QPT_XRC_INI:
  2148. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  2149. *recv_cq = NULL;
  2150. break;
  2151. case IB_QPT_SMI:
  2152. case MLX5_IB_QPT_HW_GSI:
  2153. case IB_QPT_RC:
  2154. case IB_QPT_UC:
  2155. case IB_QPT_UD:
  2156. case IB_QPT_RAW_PACKET:
  2157. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  2158. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  2159. break;
  2160. default:
  2161. *send_cq = NULL;
  2162. *recv_cq = NULL;
  2163. break;
  2164. }
  2165. }
  2166. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2167. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2168. u8 lag_tx_affinity);
  2169. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2170. struct ib_udata *udata)
  2171. {
  2172. struct mlx5_ib_cq *send_cq, *recv_cq;
  2173. struct mlx5_ib_qp_base *base;
  2174. unsigned long flags;
  2175. int err;
  2176. if (qp->is_rss) {
  2177. destroy_rss_raw_qp_tir(dev, qp);
  2178. return;
  2179. }
  2180. base = (qp->type == IB_QPT_RAW_PACKET ||
  2181. qp->flags & IB_QP_CREATE_SOURCE_QPN) ?
  2182. &qp->raw_packet_qp.rq.base :
  2183. &qp->trans_qp.base;
  2184. if (qp->state != IB_QPS_RESET) {
  2185. if (qp->type != IB_QPT_RAW_PACKET &&
  2186. !(qp->flags & IB_QP_CREATE_SOURCE_QPN)) {
  2187. err = mlx5_core_qp_modify(dev, MLX5_CMD_OP_2RST_QP, 0,
  2188. NULL, &base->mqp, NULL);
  2189. } else {
  2190. struct mlx5_modify_raw_qp_param raw_qp_param = {
  2191. .operation = MLX5_CMD_OP_2RST_QP
  2192. };
  2193. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  2194. }
  2195. if (err)
  2196. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  2197. base->mqp.qpn);
  2198. }
  2199. get_cqs(qp->type, qp->ibqp.send_cq, qp->ibqp.recv_cq, &send_cq,
  2200. &recv_cq);
  2201. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  2202. mlx5_ib_lock_cqs(send_cq, recv_cq);
  2203. /* del from lists under both locks above to protect reset flow paths */
  2204. list_del(&qp->qps_list);
  2205. if (send_cq)
  2206. list_del(&qp->cq_send_list);
  2207. if (recv_cq)
  2208. list_del(&qp->cq_recv_list);
  2209. if (!udata) {
  2210. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2211. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  2212. if (send_cq != recv_cq)
  2213. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  2214. NULL);
  2215. }
  2216. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  2217. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  2218. if (qp->type == IB_QPT_RAW_PACKET ||
  2219. qp->flags & IB_QP_CREATE_SOURCE_QPN) {
  2220. destroy_raw_packet_qp(dev, qp);
  2221. } else {
  2222. err = mlx5_core_destroy_qp(dev, &base->mqp);
  2223. if (err)
  2224. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  2225. base->mqp.qpn);
  2226. }
  2227. destroy_qp(dev, qp, base, udata);
  2228. }
  2229. static int create_dct(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  2230. struct mlx5_ib_qp *qp,
  2231. struct mlx5_create_qp_params *params)
  2232. {
  2233. struct ib_qp_init_attr *attr = params->attr;
  2234. struct mlx5_ib_create_qp *ucmd = params->ucmd;
  2235. u32 uidx = params->uidx;
  2236. void *dctc;
  2237. if (mlx5_lag_is_active(dev->mdev) && !MLX5_CAP_GEN(dev->mdev, lag_dct))
  2238. return -EOPNOTSUPP;
  2239. qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
  2240. if (!qp->dct.in)
  2241. return -ENOMEM;
  2242. MLX5_SET(create_dct_in, qp->dct.in, uid, to_mpd(pd)->uid);
  2243. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  2244. MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
  2245. MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
  2246. MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
  2247. MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
  2248. MLX5_SET(dctc, dctc, user_index, uidx);
  2249. if (MLX5_CAP_GEN(dev->mdev, ece_support))
  2250. MLX5_SET(dctc, dctc, ece, ucmd->ece_options);
  2251. if (qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) {
  2252. int rcqe_sz = mlx5_ib_get_cqe_size(attr->recv_cq);
  2253. if (rcqe_sz == 128)
  2254. MLX5_SET(dctc, dctc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  2255. }
  2256. qp->state = IB_QPS_RESET;
  2257. return 0;
  2258. }
  2259. static int check_qp_type(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  2260. enum ib_qp_type *type)
  2261. {
  2262. if (attr->qp_type == IB_QPT_DRIVER && !MLX5_CAP_GEN(dev->mdev, dct))
  2263. goto out;
  2264. switch (attr->qp_type) {
  2265. case IB_QPT_XRC_TGT:
  2266. case IB_QPT_XRC_INI:
  2267. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  2268. goto out;
  2269. fallthrough;
  2270. case IB_QPT_RC:
  2271. case IB_QPT_UC:
  2272. case IB_QPT_SMI:
  2273. case MLX5_IB_QPT_HW_GSI:
  2274. case IB_QPT_DRIVER:
  2275. case IB_QPT_GSI:
  2276. case IB_QPT_RAW_PACKET:
  2277. case IB_QPT_UD:
  2278. case MLX5_IB_QPT_REG_UMR:
  2279. break;
  2280. default:
  2281. goto out;
  2282. }
  2283. *type = attr->qp_type;
  2284. return 0;
  2285. out:
  2286. mlx5_ib_dbg(dev, "Unsupported QP type %d\n", attr->qp_type);
  2287. return -EOPNOTSUPP;
  2288. }
  2289. static int check_valid_flow(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  2290. struct ib_qp_init_attr *attr,
  2291. struct ib_udata *udata)
  2292. {
  2293. struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
  2294. udata, struct mlx5_ib_ucontext, ibucontext);
  2295. if (!udata) {
  2296. /* Kernel create_qp callers */
  2297. if (attr->rwq_ind_tbl)
  2298. return -EOPNOTSUPP;
  2299. switch (attr->qp_type) {
  2300. case IB_QPT_RAW_PACKET:
  2301. case IB_QPT_DRIVER:
  2302. return -EOPNOTSUPP;
  2303. default:
  2304. return 0;
  2305. }
  2306. }
  2307. /* Userspace create_qp callers */
  2308. if (attr->qp_type == IB_QPT_RAW_PACKET && !ucontext->cqe_version) {
  2309. mlx5_ib_dbg(dev,
  2310. "Raw Packet QP is only supported for CQE version > 0\n");
  2311. return -EINVAL;
  2312. }
  2313. if (attr->qp_type != IB_QPT_RAW_PACKET && attr->rwq_ind_tbl) {
  2314. mlx5_ib_dbg(dev,
  2315. "Wrong QP type %d for the RWQ indirect table\n",
  2316. attr->qp_type);
  2317. return -EINVAL;
  2318. }
  2319. /*
  2320. * We don't need to see this warning, it means that kernel code
  2321. * missing ib_pd. Placed here to catch developer's mistakes.
  2322. */
  2323. WARN_ONCE(!pd && attr->qp_type != IB_QPT_XRC_TGT,
  2324. "There is a missing PD pointer assignment\n");
  2325. return 0;
  2326. }
  2327. static void process_vendor_flag(struct mlx5_ib_dev *dev, int *flags, int flag,
  2328. bool cond, struct mlx5_ib_qp *qp)
  2329. {
  2330. if (!(*flags & flag))
  2331. return;
  2332. if (cond) {
  2333. qp->flags_en |= flag;
  2334. *flags &= ~flag;
  2335. return;
  2336. }
  2337. switch (flag) {
  2338. case MLX5_QP_FLAG_SCATTER_CQE:
  2339. case MLX5_QP_FLAG_ALLOW_SCATTER_CQE:
  2340. /*
  2341. * We don't return error if these flags were provided,
  2342. * and mlx5 doesn't have right capability.
  2343. */
  2344. *flags &= ~(MLX5_QP_FLAG_SCATTER_CQE |
  2345. MLX5_QP_FLAG_ALLOW_SCATTER_CQE);
  2346. return;
  2347. default:
  2348. break;
  2349. }
  2350. mlx5_ib_dbg(dev, "Vendor create QP flag 0x%X is not supported\n", flag);
  2351. }
  2352. static int process_vendor_flags(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2353. void *ucmd, struct ib_qp_init_attr *attr)
  2354. {
  2355. struct mlx5_core_dev *mdev = dev->mdev;
  2356. bool cond;
  2357. int flags;
  2358. if (attr->rwq_ind_tbl)
  2359. flags = ((struct mlx5_ib_create_qp_rss *)ucmd)->flags;
  2360. else
  2361. flags = ((struct mlx5_ib_create_qp *)ucmd)->flags;
  2362. switch (flags & (MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI)) {
  2363. case MLX5_QP_FLAG_TYPE_DCI:
  2364. qp->type = MLX5_IB_QPT_DCI;
  2365. break;
  2366. case MLX5_QP_FLAG_TYPE_DCT:
  2367. qp->type = MLX5_IB_QPT_DCT;
  2368. break;
  2369. default:
  2370. if (qp->type != IB_QPT_DRIVER)
  2371. break;
  2372. /*
  2373. * It is IB_QPT_DRIVER and or no subtype or
  2374. * wrong subtype were provided.
  2375. */
  2376. return -EINVAL;
  2377. }
  2378. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TYPE_DCI, true, qp);
  2379. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TYPE_DCT, true, qp);
  2380. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_DCI_STREAM,
  2381. MLX5_CAP_GEN(mdev, log_max_dci_stream_channels),
  2382. qp);
  2383. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_SIGNATURE, true, qp);
  2384. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_SCATTER_CQE,
  2385. MLX5_CAP_GEN(mdev, sctr_data_cqe), qp);
  2386. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_ALLOW_SCATTER_CQE,
  2387. MLX5_CAP_GEN(mdev, sctr_data_cqe), qp);
  2388. if (qp->type == IB_QPT_RAW_PACKET) {
  2389. cond = MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan) ||
  2390. MLX5_CAP_ETH(mdev, tunnel_stateless_gre) ||
  2391. MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx);
  2392. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TUNNEL_OFFLOADS,
  2393. cond, qp);
  2394. process_vendor_flag(dev, &flags,
  2395. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC, true,
  2396. qp);
  2397. process_vendor_flag(dev, &flags,
  2398. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC, true,
  2399. qp);
  2400. }
  2401. if (qp->type == IB_QPT_RC)
  2402. process_vendor_flag(dev, &flags,
  2403. MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE,
  2404. MLX5_CAP_GEN(mdev, qp_packet_based), qp);
  2405. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_BFREG_INDEX, true, qp);
  2406. process_vendor_flag(dev, &flags, MLX5_QP_FLAG_UAR_PAGE_INDEX, true, qp);
  2407. cond = qp->flags_en & ~(MLX5_QP_FLAG_TUNNEL_OFFLOADS |
  2408. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  2409. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC);
  2410. if (attr->rwq_ind_tbl && cond) {
  2411. mlx5_ib_dbg(dev, "RSS RAW QP has unsupported flags 0x%X\n",
  2412. cond);
  2413. return -EINVAL;
  2414. }
  2415. if (flags)
  2416. mlx5_ib_dbg(dev, "udata has unsupported flags 0x%X\n", flags);
  2417. return (flags) ? -EINVAL : 0;
  2418. }
  2419. static void process_create_flag(struct mlx5_ib_dev *dev, int *flags, int flag,
  2420. bool cond, struct mlx5_ib_qp *qp)
  2421. {
  2422. if (!(*flags & flag))
  2423. return;
  2424. if (cond) {
  2425. qp->flags |= flag;
  2426. *flags &= ~flag;
  2427. return;
  2428. }
  2429. if (flag == MLX5_IB_QP_CREATE_WC_TEST) {
  2430. /*
  2431. * Special case, if condition didn't meet, it won't be error,
  2432. * just different in-kernel flow.
  2433. */
  2434. *flags &= ~MLX5_IB_QP_CREATE_WC_TEST;
  2435. return;
  2436. }
  2437. mlx5_ib_dbg(dev, "Verbs create QP flag 0x%X is not supported\n", flag);
  2438. }
  2439. static int process_create_flags(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2440. struct ib_qp_init_attr *attr)
  2441. {
  2442. enum ib_qp_type qp_type = qp->type;
  2443. struct mlx5_core_dev *mdev = dev->mdev;
  2444. int create_flags = attr->create_flags;
  2445. bool cond;
  2446. if (qp_type == MLX5_IB_QPT_DCT)
  2447. return (create_flags) ? -EINVAL : 0;
  2448. if (qp_type == IB_QPT_RAW_PACKET && attr->rwq_ind_tbl)
  2449. return (create_flags) ? -EINVAL : 0;
  2450. process_create_flag(dev, &create_flags, IB_QP_CREATE_NETIF_QP,
  2451. mlx5_get_flow_namespace(dev->mdev,
  2452. MLX5_FLOW_NAMESPACE_BYPASS),
  2453. qp);
  2454. process_create_flag(dev, &create_flags,
  2455. IB_QP_CREATE_INTEGRITY_EN,
  2456. MLX5_CAP_GEN(mdev, sho), qp);
  2457. process_create_flag(dev, &create_flags,
  2458. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
  2459. MLX5_CAP_GEN(mdev, block_lb_mc), qp);
  2460. process_create_flag(dev, &create_flags, IB_QP_CREATE_CROSS_CHANNEL,
  2461. MLX5_CAP_GEN(mdev, cd), qp);
  2462. process_create_flag(dev, &create_flags, IB_QP_CREATE_MANAGED_SEND,
  2463. MLX5_CAP_GEN(mdev, cd), qp);
  2464. process_create_flag(dev, &create_flags, IB_QP_CREATE_MANAGED_RECV,
  2465. MLX5_CAP_GEN(mdev, cd), qp);
  2466. if (qp_type == IB_QPT_UD) {
  2467. process_create_flag(dev, &create_flags,
  2468. IB_QP_CREATE_IPOIB_UD_LSO,
  2469. MLX5_CAP_GEN(mdev, ipoib_basic_offloads),
  2470. qp);
  2471. cond = MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_IB;
  2472. process_create_flag(dev, &create_flags, IB_QP_CREATE_SOURCE_QPN,
  2473. cond, qp);
  2474. }
  2475. if (qp_type == IB_QPT_RAW_PACKET) {
  2476. cond = MLX5_CAP_GEN(mdev, eth_net_offloads) &&
  2477. MLX5_CAP_ETH(mdev, scatter_fcs);
  2478. process_create_flag(dev, &create_flags,
  2479. IB_QP_CREATE_SCATTER_FCS, cond, qp);
  2480. cond = MLX5_CAP_GEN(mdev, eth_net_offloads) &&
  2481. MLX5_CAP_ETH(mdev, vlan_cap);
  2482. process_create_flag(dev, &create_flags,
  2483. IB_QP_CREATE_CVLAN_STRIPPING, cond, qp);
  2484. }
  2485. process_create_flag(dev, &create_flags,
  2486. IB_QP_CREATE_PCI_WRITE_END_PADDING,
  2487. MLX5_CAP_GEN(mdev, end_pad), qp);
  2488. process_create_flag(dev, &create_flags, MLX5_IB_QP_CREATE_WC_TEST,
  2489. qp_type != MLX5_IB_QPT_REG_UMR, qp);
  2490. process_create_flag(dev, &create_flags, MLX5_IB_QP_CREATE_SQPN_QP1,
  2491. true, qp);
  2492. if (create_flags) {
  2493. mlx5_ib_dbg(dev, "Create QP has unsupported flags 0x%X\n",
  2494. create_flags);
  2495. return -EOPNOTSUPP;
  2496. }
  2497. return 0;
  2498. }
  2499. static int process_udata_size(struct mlx5_ib_dev *dev,
  2500. struct mlx5_create_qp_params *params)
  2501. {
  2502. size_t ucmd = sizeof(struct mlx5_ib_create_qp);
  2503. struct ib_udata *udata = params->udata;
  2504. size_t outlen = udata->outlen;
  2505. size_t inlen = udata->inlen;
  2506. params->outlen = min(outlen, sizeof(struct mlx5_ib_create_qp_resp));
  2507. params->ucmd_size = ucmd;
  2508. if (!params->is_rss_raw) {
  2509. /* User has old rdma-core, which doesn't support ECE */
  2510. size_t min_inlen =
  2511. offsetof(struct mlx5_ib_create_qp, ece_options);
  2512. /*
  2513. * We will check in check_ucmd_data() that user
  2514. * cleared everything after inlen.
  2515. */
  2516. params->inlen = (inlen < min_inlen) ? 0 : min(inlen, ucmd);
  2517. goto out;
  2518. }
  2519. /* RSS RAW QP */
  2520. if (inlen < offsetofend(struct mlx5_ib_create_qp_rss, flags))
  2521. return -EINVAL;
  2522. if (outlen < offsetofend(struct mlx5_ib_create_qp_resp, bfreg_index))
  2523. return -EINVAL;
  2524. ucmd = sizeof(struct mlx5_ib_create_qp_rss);
  2525. params->ucmd_size = ucmd;
  2526. if (inlen > ucmd && !ib_is_udata_cleared(udata, ucmd, inlen - ucmd))
  2527. return -EINVAL;
  2528. params->inlen = min(ucmd, inlen);
  2529. out:
  2530. if (!params->inlen)
  2531. mlx5_ib_dbg(dev, "udata is too small\n");
  2532. return (params->inlen) ? 0 : -EINVAL;
  2533. }
  2534. static int create_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  2535. struct mlx5_ib_qp *qp,
  2536. struct mlx5_create_qp_params *params)
  2537. {
  2538. int err;
  2539. if (params->is_rss_raw) {
  2540. err = create_rss_raw_qp_tir(dev, pd, qp, params);
  2541. goto out;
  2542. }
  2543. switch (qp->type) {
  2544. case MLX5_IB_QPT_DCT:
  2545. err = create_dct(dev, pd, qp, params);
  2546. rdma_restrack_no_track(&qp->ibqp.res);
  2547. break;
  2548. case MLX5_IB_QPT_DCI:
  2549. err = create_dci(dev, pd, qp, params);
  2550. break;
  2551. case IB_QPT_XRC_TGT:
  2552. err = create_xrc_tgt_qp(dev, qp, params);
  2553. break;
  2554. case IB_QPT_GSI:
  2555. err = mlx5_ib_create_gsi(pd, qp, params->attr);
  2556. break;
  2557. case MLX5_IB_QPT_HW_GSI:
  2558. case MLX5_IB_QPT_REG_UMR:
  2559. rdma_restrack_no_track(&qp->ibqp.res);
  2560. fallthrough;
  2561. default:
  2562. if (params->udata)
  2563. err = create_user_qp(dev, pd, qp, params);
  2564. else
  2565. err = create_kernel_qp(dev, pd, qp, params);
  2566. }
  2567. out:
  2568. if (err) {
  2569. mlx5_ib_err(dev, "Create QP type %d failed\n", qp->type);
  2570. return err;
  2571. }
  2572. if (is_qp0(qp->type))
  2573. qp->ibqp.qp_num = 0;
  2574. else if (is_qp1(qp->type))
  2575. qp->ibqp.qp_num = 1;
  2576. else
  2577. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  2578. mlx5_ib_dbg(dev,
  2579. "QP type %d, ib qpn 0x%X, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x, ece 0x%x\n",
  2580. qp->type, qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  2581. params->attr->recv_cq ? to_mcq(params->attr->recv_cq)->mcq.cqn :
  2582. -1,
  2583. params->attr->send_cq ? to_mcq(params->attr->send_cq)->mcq.cqn :
  2584. -1,
  2585. params->resp.ece_options);
  2586. return 0;
  2587. }
  2588. static int check_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2589. struct ib_qp_init_attr *attr)
  2590. {
  2591. int ret = 0;
  2592. switch (qp->type) {
  2593. case MLX5_IB_QPT_DCT:
  2594. ret = (!attr->srq || !attr->recv_cq) ? -EINVAL : 0;
  2595. break;
  2596. case MLX5_IB_QPT_DCI:
  2597. ret = (attr->cap.max_recv_wr || attr->cap.max_recv_sge) ?
  2598. -EINVAL :
  2599. 0;
  2600. break;
  2601. case IB_QPT_RAW_PACKET:
  2602. ret = (attr->rwq_ind_tbl && attr->send_cq) ? -EINVAL : 0;
  2603. break;
  2604. default:
  2605. break;
  2606. }
  2607. if (ret)
  2608. mlx5_ib_dbg(dev, "QP type %d has wrong attributes\n", qp->type);
  2609. return ret;
  2610. }
  2611. static int get_qp_uidx(struct mlx5_ib_qp *qp,
  2612. struct mlx5_create_qp_params *params)
  2613. {
  2614. struct mlx5_ib_create_qp *ucmd = params->ucmd;
  2615. struct ib_udata *udata = params->udata;
  2616. struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
  2617. udata, struct mlx5_ib_ucontext, ibucontext);
  2618. if (params->is_rss_raw)
  2619. return 0;
  2620. return get_qp_user_index(ucontext, ucmd, sizeof(*ucmd), &params->uidx);
  2621. }
  2622. static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
  2623. {
  2624. struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
  2625. if (mqp->state == IB_QPS_RTR) {
  2626. int err;
  2627. err = mlx5_core_destroy_dct(dev, &mqp->dct.mdct);
  2628. if (err) {
  2629. mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
  2630. return err;
  2631. }
  2632. }
  2633. kfree(mqp->dct.in);
  2634. return 0;
  2635. }
  2636. static int check_ucmd_data(struct mlx5_ib_dev *dev,
  2637. struct mlx5_create_qp_params *params)
  2638. {
  2639. struct ib_udata *udata = params->udata;
  2640. size_t size, last;
  2641. int ret;
  2642. if (params->is_rss_raw)
  2643. /*
  2644. * These QPs don't have "reserved" field in their
  2645. * create_qp input struct, so their data is always valid.
  2646. */
  2647. last = sizeof(struct mlx5_ib_create_qp_rss);
  2648. else
  2649. last = offsetof(struct mlx5_ib_create_qp, reserved);
  2650. if (udata->inlen <= last)
  2651. return 0;
  2652. /*
  2653. * User provides different create_qp structures based on the
  2654. * flow and we need to know if he cleared memory after our
  2655. * struct create_qp ends.
  2656. */
  2657. size = udata->inlen - last;
  2658. ret = ib_is_udata_cleared(params->udata, last, size);
  2659. if (!ret)
  2660. mlx5_ib_dbg(
  2661. dev,
  2662. "udata is not cleared, inlen = %zu, ucmd = %zu, last = %zu, size = %zu\n",
  2663. udata->inlen, params->ucmd_size, last, size);
  2664. return ret ? 0 : -EINVAL;
  2665. }
  2666. int mlx5_ib_create_qp(struct ib_qp *ibqp, struct ib_qp_init_attr *attr,
  2667. struct ib_udata *udata)
  2668. {
  2669. struct mlx5_create_qp_params params = {};
  2670. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2671. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2672. struct ib_pd *pd = ibqp->pd;
  2673. enum ib_qp_type type;
  2674. int err;
  2675. err = check_qp_type(dev, attr, &type);
  2676. if (err)
  2677. return err;
  2678. err = check_valid_flow(dev, pd, attr, udata);
  2679. if (err)
  2680. return err;
  2681. params.udata = udata;
  2682. params.uidx = MLX5_IB_DEFAULT_UIDX;
  2683. params.attr = attr;
  2684. params.is_rss_raw = !!attr->rwq_ind_tbl;
  2685. if (udata) {
  2686. err = process_udata_size(dev, &params);
  2687. if (err)
  2688. return err;
  2689. err = check_ucmd_data(dev, &params);
  2690. if (err)
  2691. return err;
  2692. params.ucmd = kzalloc(params.ucmd_size, GFP_KERNEL);
  2693. if (!params.ucmd)
  2694. return -ENOMEM;
  2695. err = ib_copy_from_udata(params.ucmd, udata, params.inlen);
  2696. if (err)
  2697. goto free_ucmd;
  2698. }
  2699. mutex_init(&qp->mutex);
  2700. qp->type = type;
  2701. if (udata) {
  2702. err = process_vendor_flags(dev, qp, params.ucmd, attr);
  2703. if (err)
  2704. goto free_ucmd;
  2705. err = get_qp_uidx(qp, &params);
  2706. if (err)
  2707. goto free_ucmd;
  2708. }
  2709. err = process_create_flags(dev, qp, attr);
  2710. if (err)
  2711. goto free_ucmd;
  2712. err = check_qp_attr(dev, qp, attr);
  2713. if (err)
  2714. goto free_ucmd;
  2715. err = create_qp(dev, pd, qp, &params);
  2716. if (err)
  2717. goto free_ucmd;
  2718. kfree(params.ucmd);
  2719. params.ucmd = NULL;
  2720. if (udata)
  2721. /*
  2722. * It is safe to copy response for all user create QP flows,
  2723. * including MLX5_IB_QPT_DCT, which doesn't need it.
  2724. * In that case, resp will be filled with zeros.
  2725. */
  2726. err = ib_copy_to_udata(udata, &params.resp, params.outlen);
  2727. if (err)
  2728. goto destroy_qp;
  2729. return 0;
  2730. destroy_qp:
  2731. switch (qp->type) {
  2732. case MLX5_IB_QPT_DCT:
  2733. mlx5_ib_destroy_dct(qp);
  2734. break;
  2735. case IB_QPT_GSI:
  2736. mlx5_ib_destroy_gsi(qp);
  2737. break;
  2738. default:
  2739. destroy_qp_common(dev, qp, udata);
  2740. }
  2741. free_ucmd:
  2742. kfree(params.ucmd);
  2743. return err;
  2744. }
  2745. int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata)
  2746. {
  2747. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2748. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2749. if (mqp->type == IB_QPT_GSI)
  2750. return mlx5_ib_destroy_gsi(mqp);
  2751. if (mqp->type == MLX5_IB_QPT_DCT)
  2752. return mlx5_ib_destroy_dct(mqp);
  2753. destroy_qp_common(dev, mqp, udata);
  2754. return 0;
  2755. }
  2756. static int set_qpc_atomic_flags(struct mlx5_ib_qp *qp,
  2757. const struct ib_qp_attr *attr, int attr_mask,
  2758. void *qpc)
  2759. {
  2760. struct mlx5_ib_dev *dev = to_mdev(qp->ibqp.device);
  2761. u8 dest_rd_atomic;
  2762. u32 access_flags;
  2763. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2764. dest_rd_atomic = attr->max_dest_rd_atomic;
  2765. else
  2766. dest_rd_atomic = qp->trans_qp.resp_depth;
  2767. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2768. access_flags = attr->qp_access_flags;
  2769. else
  2770. access_flags = qp->trans_qp.atomic_rd_en;
  2771. if (!dest_rd_atomic)
  2772. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2773. MLX5_SET(qpc, qpc, rre, !!(access_flags & IB_ACCESS_REMOTE_READ));
  2774. if (access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  2775. int atomic_mode;
  2776. atomic_mode = get_atomic_mode(dev, qp->type);
  2777. if (atomic_mode < 0)
  2778. return -EOPNOTSUPP;
  2779. MLX5_SET(qpc, qpc, rae, 1);
  2780. MLX5_SET(qpc, qpc, atomic_mode, atomic_mode);
  2781. }
  2782. MLX5_SET(qpc, qpc, rwe, !!(access_flags & IB_ACCESS_REMOTE_WRITE));
  2783. return 0;
  2784. }
  2785. enum {
  2786. MLX5_PATH_FLAG_FL = 1 << 0,
  2787. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  2788. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  2789. };
  2790. static int mlx5_to_ib_rate_map(u8 rate)
  2791. {
  2792. static const int rates[] = { IB_RATE_PORT_CURRENT, IB_RATE_56_GBPS,
  2793. IB_RATE_25_GBPS, IB_RATE_100_GBPS,
  2794. IB_RATE_200_GBPS, IB_RATE_50_GBPS,
  2795. IB_RATE_400_GBPS };
  2796. if (rate < ARRAY_SIZE(rates))
  2797. return rates[rate];
  2798. return rate - MLX5_STAT_RATE_OFFSET;
  2799. }
  2800. static int ib_to_mlx5_rate_map(u8 rate)
  2801. {
  2802. switch (rate) {
  2803. case IB_RATE_PORT_CURRENT:
  2804. return 0;
  2805. case IB_RATE_56_GBPS:
  2806. return 1;
  2807. case IB_RATE_25_GBPS:
  2808. return 2;
  2809. case IB_RATE_100_GBPS:
  2810. return 3;
  2811. case IB_RATE_200_GBPS:
  2812. return 4;
  2813. case IB_RATE_50_GBPS:
  2814. return 5;
  2815. case IB_RATE_400_GBPS:
  2816. return 6;
  2817. default:
  2818. return rate + MLX5_STAT_RATE_OFFSET;
  2819. }
  2820. return 0;
  2821. }
  2822. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  2823. {
  2824. u32 stat_rate_support;
  2825. if (rate == IB_RATE_PORT_CURRENT)
  2826. return 0;
  2827. if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_600_GBPS)
  2828. return -EINVAL;
  2829. stat_rate_support = MLX5_CAP_GEN(dev->mdev, stat_rate_support);
  2830. while (rate != IB_RATE_PORT_CURRENT &&
  2831. !(1 << ib_to_mlx5_rate_map(rate) & stat_rate_support))
  2832. --rate;
  2833. return ib_to_mlx5_rate_map(rate);
  2834. }
  2835. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  2836. struct mlx5_ib_sq *sq, u8 sl,
  2837. struct ib_pd *pd)
  2838. {
  2839. void *in;
  2840. void *tisc;
  2841. int inlen;
  2842. int err;
  2843. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2844. in = kvzalloc(inlen, GFP_KERNEL);
  2845. if (!in)
  2846. return -ENOMEM;
  2847. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  2848. MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid);
  2849. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2850. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  2851. err = mlx5_core_modify_tis(dev, sq->tisn, in);
  2852. kvfree(in);
  2853. return err;
  2854. }
  2855. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  2856. struct mlx5_ib_sq *sq, u8 tx_affinity,
  2857. struct ib_pd *pd)
  2858. {
  2859. void *in;
  2860. void *tisc;
  2861. int inlen;
  2862. int err;
  2863. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2864. in = kvzalloc(inlen, GFP_KERNEL);
  2865. if (!in)
  2866. return -ENOMEM;
  2867. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  2868. MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid);
  2869. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2870. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  2871. err = mlx5_core_modify_tis(dev, sq->tisn, in);
  2872. kvfree(in);
  2873. return err;
  2874. }
  2875. static void mlx5_set_path_udp_sport(void *path, const struct rdma_ah_attr *ah,
  2876. u32 lqpn, u32 rqpn)
  2877. {
  2878. u32 fl = ah->grh.flow_label;
  2879. if (!fl)
  2880. fl = rdma_calc_flow_label(lqpn, rqpn);
  2881. MLX5_SET(ads, path, udp_sport, rdma_flow_label_to_udp_sport(fl));
  2882. }
  2883. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2884. const struct rdma_ah_attr *ah, void *path, u8 port,
  2885. int attr_mask, u32 path_flags,
  2886. const struct ib_qp_attr *attr, bool alt)
  2887. {
  2888. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  2889. int err;
  2890. enum ib_gid_type gid_type;
  2891. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  2892. u8 sl = rdma_ah_get_sl(ah);
  2893. if (attr_mask & IB_QP_PKEY_INDEX)
  2894. MLX5_SET(ads, path, pkey_index,
  2895. alt ? attr->alt_pkey_index : attr->pkey_index);
  2896. if (ah_flags & IB_AH_GRH) {
  2897. const struct ib_port_immutable *immutable;
  2898. immutable = ib_port_immutable_read(&dev->ib_dev, port);
  2899. if (grh->sgid_index >= immutable->gid_tbl_len) {
  2900. pr_err("sgid_index (%u) too large. max is %d\n",
  2901. grh->sgid_index,
  2902. immutable->gid_tbl_len);
  2903. return -EINVAL;
  2904. }
  2905. }
  2906. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  2907. if (!(ah_flags & IB_AH_GRH))
  2908. return -EINVAL;
  2909. ether_addr_copy(MLX5_ADDR_OF(ads, path, rmac_47_32),
  2910. ah->roce.dmac);
  2911. if ((qp->type == IB_QPT_RC ||
  2912. qp->type == IB_QPT_UC ||
  2913. qp->type == IB_QPT_XRC_INI ||
  2914. qp->type == IB_QPT_XRC_TGT) &&
  2915. (grh->sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) &&
  2916. (attr_mask & IB_QP_DEST_QPN))
  2917. mlx5_set_path_udp_sport(path, ah,
  2918. qp->ibqp.qp_num,
  2919. attr->dest_qp_num);
  2920. MLX5_SET(ads, path, eth_prio, sl & 0x7);
  2921. gid_type = ah->grh.sgid_attr->gid_type;
  2922. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  2923. MLX5_SET(ads, path, dscp, grh->traffic_class >> 2);
  2924. } else {
  2925. MLX5_SET(ads, path, fl, !!(path_flags & MLX5_PATH_FLAG_FL));
  2926. MLX5_SET(ads, path, free_ar,
  2927. !!(path_flags & MLX5_PATH_FLAG_FREE_AR));
  2928. MLX5_SET(ads, path, rlid, rdma_ah_get_dlid(ah));
  2929. MLX5_SET(ads, path, mlid, rdma_ah_get_path_bits(ah));
  2930. MLX5_SET(ads, path, grh, !!(ah_flags & IB_AH_GRH));
  2931. MLX5_SET(ads, path, sl, sl);
  2932. }
  2933. if (ah_flags & IB_AH_GRH) {
  2934. MLX5_SET(ads, path, src_addr_index, grh->sgid_index);
  2935. MLX5_SET(ads, path, hop_limit, grh->hop_limit);
  2936. MLX5_SET(ads, path, tclass, grh->traffic_class);
  2937. MLX5_SET(ads, path, flow_label, grh->flow_label);
  2938. memcpy(MLX5_ADDR_OF(ads, path, rgid_rip), grh->dgid.raw,
  2939. sizeof(grh->dgid.raw));
  2940. }
  2941. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  2942. if (err < 0)
  2943. return err;
  2944. MLX5_SET(ads, path, stat_rate, err);
  2945. MLX5_SET(ads, path, vhca_port_num, port);
  2946. if (attr_mask & IB_QP_TIMEOUT)
  2947. MLX5_SET(ads, path, ack_timeout,
  2948. alt ? attr->alt_timeout : attr->timeout);
  2949. if ((qp->type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  2950. return modify_raw_packet_eth_prio(dev->mdev,
  2951. &qp->raw_packet_qp.sq,
  2952. sl & 0xf, qp->ibqp.pd);
  2953. return 0;
  2954. }
  2955. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  2956. [MLX5_QP_STATE_INIT] = {
  2957. [MLX5_QP_STATE_INIT] = {
  2958. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2959. MLX5_QP_OPTPAR_RAE |
  2960. MLX5_QP_OPTPAR_RWE |
  2961. MLX5_QP_OPTPAR_PKEY_INDEX |
  2962. MLX5_QP_OPTPAR_PRI_PORT |
  2963. MLX5_QP_OPTPAR_LAG_TX_AFF,
  2964. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2965. MLX5_QP_OPTPAR_PKEY_INDEX |
  2966. MLX5_QP_OPTPAR_PRI_PORT |
  2967. MLX5_QP_OPTPAR_LAG_TX_AFF,
  2968. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2969. MLX5_QP_OPTPAR_Q_KEY |
  2970. MLX5_QP_OPTPAR_PRI_PORT,
  2971. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RRE |
  2972. MLX5_QP_OPTPAR_RAE |
  2973. MLX5_QP_OPTPAR_RWE |
  2974. MLX5_QP_OPTPAR_PKEY_INDEX |
  2975. MLX5_QP_OPTPAR_PRI_PORT |
  2976. MLX5_QP_OPTPAR_LAG_TX_AFF,
  2977. },
  2978. [MLX5_QP_STATE_RTR] = {
  2979. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2980. MLX5_QP_OPTPAR_RRE |
  2981. MLX5_QP_OPTPAR_RAE |
  2982. MLX5_QP_OPTPAR_RWE |
  2983. MLX5_QP_OPTPAR_PKEY_INDEX |
  2984. MLX5_QP_OPTPAR_LAG_TX_AFF,
  2985. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2986. MLX5_QP_OPTPAR_RWE |
  2987. MLX5_QP_OPTPAR_PKEY_INDEX |
  2988. MLX5_QP_OPTPAR_LAG_TX_AFF,
  2989. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2990. MLX5_QP_OPTPAR_Q_KEY,
  2991. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2992. MLX5_QP_OPTPAR_Q_KEY,
  2993. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2994. MLX5_QP_OPTPAR_RRE |
  2995. MLX5_QP_OPTPAR_RAE |
  2996. MLX5_QP_OPTPAR_RWE |
  2997. MLX5_QP_OPTPAR_PKEY_INDEX |
  2998. MLX5_QP_OPTPAR_LAG_TX_AFF,
  2999. },
  3000. },
  3001. [MLX5_QP_STATE_RTR] = {
  3002. [MLX5_QP_STATE_RTS] = {
  3003. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  3004. MLX5_QP_OPTPAR_RRE |
  3005. MLX5_QP_OPTPAR_RAE |
  3006. MLX5_QP_OPTPAR_RWE |
  3007. MLX5_QP_OPTPAR_PM_STATE |
  3008. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  3009. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  3010. MLX5_QP_OPTPAR_RWE |
  3011. MLX5_QP_OPTPAR_PM_STATE,
  3012. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  3013. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  3014. MLX5_QP_OPTPAR_RRE |
  3015. MLX5_QP_OPTPAR_RAE |
  3016. MLX5_QP_OPTPAR_RWE |
  3017. MLX5_QP_OPTPAR_PM_STATE |
  3018. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  3019. },
  3020. },
  3021. [MLX5_QP_STATE_RTS] = {
  3022. [MLX5_QP_STATE_RTS] = {
  3023. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  3024. MLX5_QP_OPTPAR_RAE |
  3025. MLX5_QP_OPTPAR_RWE |
  3026. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  3027. MLX5_QP_OPTPAR_PM_STATE |
  3028. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  3029. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  3030. MLX5_QP_OPTPAR_PM_STATE |
  3031. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  3032. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  3033. MLX5_QP_OPTPAR_SRQN |
  3034. MLX5_QP_OPTPAR_CQN_RCV,
  3035. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RRE |
  3036. MLX5_QP_OPTPAR_RAE |
  3037. MLX5_QP_OPTPAR_RWE |
  3038. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  3039. MLX5_QP_OPTPAR_PM_STATE |
  3040. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  3041. },
  3042. },
  3043. [MLX5_QP_STATE_SQER] = {
  3044. [MLX5_QP_STATE_RTS] = {
  3045. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  3046. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  3047. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  3048. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  3049. MLX5_QP_OPTPAR_RWE |
  3050. MLX5_QP_OPTPAR_RAE |
  3051. MLX5_QP_OPTPAR_RRE,
  3052. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  3053. MLX5_QP_OPTPAR_RWE |
  3054. MLX5_QP_OPTPAR_RAE |
  3055. MLX5_QP_OPTPAR_RRE,
  3056. },
  3057. },
  3058. [MLX5_QP_STATE_SQD] = {
  3059. [MLX5_QP_STATE_RTS] = {
  3060. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  3061. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  3062. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  3063. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  3064. MLX5_QP_OPTPAR_RWE |
  3065. MLX5_QP_OPTPAR_RAE |
  3066. MLX5_QP_OPTPAR_RRE,
  3067. },
  3068. },
  3069. };
  3070. static int ib_nr_to_mlx5_nr(int ib_mask)
  3071. {
  3072. switch (ib_mask) {
  3073. case IB_QP_STATE:
  3074. return 0;
  3075. case IB_QP_CUR_STATE:
  3076. return 0;
  3077. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  3078. return 0;
  3079. case IB_QP_ACCESS_FLAGS:
  3080. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  3081. MLX5_QP_OPTPAR_RAE;
  3082. case IB_QP_PKEY_INDEX:
  3083. return MLX5_QP_OPTPAR_PKEY_INDEX;
  3084. case IB_QP_PORT:
  3085. return MLX5_QP_OPTPAR_PRI_PORT;
  3086. case IB_QP_QKEY:
  3087. return MLX5_QP_OPTPAR_Q_KEY;
  3088. case IB_QP_AV:
  3089. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  3090. MLX5_QP_OPTPAR_PRI_PORT;
  3091. case IB_QP_PATH_MTU:
  3092. return 0;
  3093. case IB_QP_TIMEOUT:
  3094. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  3095. case IB_QP_RETRY_CNT:
  3096. return MLX5_QP_OPTPAR_RETRY_COUNT;
  3097. case IB_QP_RNR_RETRY:
  3098. return MLX5_QP_OPTPAR_RNR_RETRY;
  3099. case IB_QP_RQ_PSN:
  3100. return 0;
  3101. case IB_QP_MAX_QP_RD_ATOMIC:
  3102. return MLX5_QP_OPTPAR_SRA_MAX;
  3103. case IB_QP_ALT_PATH:
  3104. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  3105. case IB_QP_MIN_RNR_TIMER:
  3106. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  3107. case IB_QP_SQ_PSN:
  3108. return 0;
  3109. case IB_QP_MAX_DEST_RD_ATOMIC:
  3110. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  3111. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  3112. case IB_QP_PATH_MIG_STATE:
  3113. return MLX5_QP_OPTPAR_PM_STATE;
  3114. case IB_QP_CAP:
  3115. return 0;
  3116. case IB_QP_DEST_QPN:
  3117. return 0;
  3118. }
  3119. return 0;
  3120. }
  3121. static int ib_mask_to_mlx5_opt(int ib_mask)
  3122. {
  3123. int result = 0;
  3124. int i;
  3125. for (i = 0; i < 8 * sizeof(int); i++) {
  3126. if ((1 << i) & ib_mask)
  3127. result |= ib_nr_to_mlx5_nr(1 << i);
  3128. }
  3129. return result;
  3130. }
  3131. static int modify_raw_packet_qp_rq(
  3132. struct mlx5_ib_dev *dev, struct mlx5_ib_rq *rq, int new_state,
  3133. const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd)
  3134. {
  3135. void *in;
  3136. void *rqc;
  3137. int inlen;
  3138. int err;
  3139. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  3140. in = kvzalloc(inlen, GFP_KERNEL);
  3141. if (!in)
  3142. return -ENOMEM;
  3143. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  3144. MLX5_SET(modify_rq_in, in, uid, to_mpd(pd)->uid);
  3145. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  3146. MLX5_SET(rqc, rqc, state, new_state);
  3147. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  3148. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  3149. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  3150. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  3151. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  3152. } else
  3153. dev_info_once(
  3154. &dev->ib_dev.dev,
  3155. "RAW PACKET QP counters are not supported on current FW\n");
  3156. }
  3157. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in);
  3158. if (err)
  3159. goto out;
  3160. rq->state = new_state;
  3161. out:
  3162. kvfree(in);
  3163. return err;
  3164. }
  3165. static int modify_raw_packet_qp_sq(
  3166. struct mlx5_core_dev *dev, struct mlx5_ib_sq *sq, int new_state,
  3167. const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd)
  3168. {
  3169. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  3170. struct mlx5_rate_limit old_rl = ibqp->rl;
  3171. struct mlx5_rate_limit new_rl = old_rl;
  3172. bool new_rate_added = false;
  3173. u16 rl_index = 0;
  3174. void *in;
  3175. void *sqc;
  3176. int inlen;
  3177. int err;
  3178. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  3179. in = kvzalloc(inlen, GFP_KERNEL);
  3180. if (!in)
  3181. return -ENOMEM;
  3182. MLX5_SET(modify_sq_in, in, uid, to_mpd(pd)->uid);
  3183. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  3184. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  3185. MLX5_SET(sqc, sqc, state, new_state);
  3186. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  3187. if (new_state != MLX5_SQC_STATE_RDY)
  3188. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  3189. __func__);
  3190. else
  3191. new_rl = raw_qp_param->rl;
  3192. }
  3193. if (!mlx5_rl_are_equal(&old_rl, &new_rl)) {
  3194. if (new_rl.rate) {
  3195. err = mlx5_rl_add_rate(dev, &rl_index, &new_rl);
  3196. if (err) {
  3197. pr_err("Failed configuring rate limit(err %d): \
  3198. rate %u, max_burst_sz %u, typical_pkt_sz %u\n",
  3199. err, new_rl.rate, new_rl.max_burst_sz,
  3200. new_rl.typical_pkt_sz);
  3201. goto out;
  3202. }
  3203. new_rate_added = true;
  3204. }
  3205. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  3206. /* index 0 means no limit */
  3207. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  3208. }
  3209. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in);
  3210. if (err) {
  3211. /* Remove new rate from table if failed */
  3212. if (new_rate_added)
  3213. mlx5_rl_remove_rate(dev, &new_rl);
  3214. goto out;
  3215. }
  3216. /* Only remove the old rate after new rate was set */
  3217. if ((old_rl.rate && !mlx5_rl_are_equal(&old_rl, &new_rl)) ||
  3218. (new_state != MLX5_SQC_STATE_RDY)) {
  3219. mlx5_rl_remove_rate(dev, &old_rl);
  3220. if (new_state != MLX5_SQC_STATE_RDY)
  3221. memset(&new_rl, 0, sizeof(new_rl));
  3222. }
  3223. ibqp->rl = new_rl;
  3224. sq->state = new_state;
  3225. out:
  3226. kvfree(in);
  3227. return err;
  3228. }
  3229. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3230. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  3231. u8 tx_affinity)
  3232. {
  3233. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3234. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3235. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3236. int modify_rq = !!qp->rq.wqe_cnt;
  3237. int modify_sq = !!qp->sq.wqe_cnt;
  3238. int rq_state;
  3239. int sq_state;
  3240. int err;
  3241. switch (raw_qp_param->operation) {
  3242. case MLX5_CMD_OP_RST2INIT_QP:
  3243. rq_state = MLX5_RQC_STATE_RDY;
  3244. sq_state = MLX5_SQC_STATE_RST;
  3245. break;
  3246. case MLX5_CMD_OP_2ERR_QP:
  3247. rq_state = MLX5_RQC_STATE_ERR;
  3248. sq_state = MLX5_SQC_STATE_ERR;
  3249. break;
  3250. case MLX5_CMD_OP_2RST_QP:
  3251. rq_state = MLX5_RQC_STATE_RST;
  3252. sq_state = MLX5_SQC_STATE_RST;
  3253. break;
  3254. case MLX5_CMD_OP_RTR2RTS_QP:
  3255. case MLX5_CMD_OP_RTS2RTS_QP:
  3256. if (raw_qp_param->set_mask & ~MLX5_RAW_QP_RATE_LIMIT)
  3257. return -EINVAL;
  3258. modify_rq = 0;
  3259. sq_state = MLX5_SQC_STATE_RDY;
  3260. break;
  3261. case MLX5_CMD_OP_INIT2INIT_QP:
  3262. case MLX5_CMD_OP_INIT2RTR_QP:
  3263. if (raw_qp_param->set_mask)
  3264. return -EINVAL;
  3265. else
  3266. return 0;
  3267. default:
  3268. WARN_ON(1);
  3269. return -EINVAL;
  3270. }
  3271. if (modify_rq) {
  3272. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param,
  3273. qp->ibqp.pd);
  3274. if (err)
  3275. return err;
  3276. }
  3277. if (modify_sq) {
  3278. struct mlx5_flow_handle *flow_rule;
  3279. if (tx_affinity) {
  3280. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  3281. tx_affinity,
  3282. qp->ibqp.pd);
  3283. if (err)
  3284. return err;
  3285. }
  3286. flow_rule = create_flow_rule_vport_sq(dev, sq,
  3287. raw_qp_param->port);
  3288. if (IS_ERR(flow_rule))
  3289. return PTR_ERR(flow_rule);
  3290. err = modify_raw_packet_qp_sq(dev->mdev, sq, sq_state,
  3291. raw_qp_param, qp->ibqp.pd);
  3292. if (err) {
  3293. if (flow_rule)
  3294. mlx5_del_flow_rules(flow_rule);
  3295. return err;
  3296. }
  3297. if (flow_rule) {
  3298. destroy_flow_rule_vport_sq(sq);
  3299. sq->flow_rule = flow_rule;
  3300. }
  3301. return err;
  3302. }
  3303. return 0;
  3304. }
  3305. static unsigned int get_tx_affinity_rr(struct mlx5_ib_dev *dev,
  3306. struct ib_udata *udata)
  3307. {
  3308. struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
  3309. udata, struct mlx5_ib_ucontext, ibucontext);
  3310. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  3311. atomic_t *tx_port_affinity;
  3312. if (ucontext)
  3313. tx_port_affinity = &ucontext->tx_port_affinity;
  3314. else
  3315. tx_port_affinity = &dev->port[port_num].roce.tx_port_affinity;
  3316. return (unsigned int)atomic_add_return(1, tx_port_affinity) %
  3317. (dev->lag_active ? dev->lag_ports : MLX5_CAP_GEN(dev->mdev, num_lag_ports)) + 1;
  3318. }
  3319. static bool qp_supports_affinity(struct mlx5_ib_qp *qp)
  3320. {
  3321. if ((qp->type == IB_QPT_RC) || (qp->type == IB_QPT_UD) ||
  3322. (qp->type == IB_QPT_UC) || (qp->type == IB_QPT_RAW_PACKET) ||
  3323. (qp->type == IB_QPT_XRC_INI) || (qp->type == IB_QPT_XRC_TGT) ||
  3324. (qp->type == MLX5_IB_QPT_DCI))
  3325. return true;
  3326. return false;
  3327. }
  3328. static unsigned int get_tx_affinity(struct ib_qp *qp,
  3329. const struct ib_qp_attr *attr,
  3330. int attr_mask, u8 init,
  3331. struct ib_udata *udata)
  3332. {
  3333. struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
  3334. udata, struct mlx5_ib_ucontext, ibucontext);
  3335. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  3336. struct mlx5_ib_qp *mqp = to_mqp(qp);
  3337. struct mlx5_ib_qp_base *qp_base;
  3338. unsigned int tx_affinity;
  3339. if (!(mlx5_ib_lag_should_assign_affinity(dev) &&
  3340. qp_supports_affinity(mqp)))
  3341. return 0;
  3342. if (mqp->flags & MLX5_IB_QP_CREATE_SQPN_QP1)
  3343. tx_affinity = mqp->gsi_lag_port;
  3344. else if (init)
  3345. tx_affinity = get_tx_affinity_rr(dev, udata);
  3346. else if ((attr_mask & IB_QP_AV) && attr->xmit_slave)
  3347. tx_affinity =
  3348. mlx5_lag_get_slave_port(dev->mdev, attr->xmit_slave);
  3349. else
  3350. return 0;
  3351. qp_base = &mqp->trans_qp.base;
  3352. if (ucontext)
  3353. mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x ucontext %p\n",
  3354. tx_affinity, qp_base->mqp.qpn, ucontext);
  3355. else
  3356. mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x\n",
  3357. tx_affinity, qp_base->mqp.qpn);
  3358. return tx_affinity;
  3359. }
  3360. static int __mlx5_ib_qp_set_raw_qp_counter(struct mlx5_ib_qp *qp, u32 set_id,
  3361. struct mlx5_core_dev *mdev)
  3362. {
  3363. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3364. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3365. u32 in[MLX5_ST_SZ_DW(modify_rq_in)] = {};
  3366. void *rqc;
  3367. if (!qp->rq.wqe_cnt)
  3368. return 0;
  3369. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  3370. MLX5_SET(modify_rq_in, in, uid, to_mpd(qp->ibqp.pd)->uid);
  3371. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  3372. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);
  3373. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  3374. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  3375. MLX5_SET(rqc, rqc, counter_set_id, set_id);
  3376. return mlx5_core_modify_rq(mdev, rq->base.mqp.qpn, in);
  3377. }
  3378. static int __mlx5_ib_qp_set_counter(struct ib_qp *qp,
  3379. struct rdma_counter *counter)
  3380. {
  3381. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  3382. u32 in[MLX5_ST_SZ_DW(rts2rts_qp_in)] = {};
  3383. struct mlx5_ib_qp *mqp = to_mqp(qp);
  3384. struct mlx5_ib_qp_base *base;
  3385. u32 set_id;
  3386. u32 *qpc;
  3387. if (counter)
  3388. set_id = counter->id;
  3389. else
  3390. set_id = mlx5_ib_get_counters_id(dev, mqp->port - 1);
  3391. if (mqp->type == IB_QPT_RAW_PACKET)
  3392. return __mlx5_ib_qp_set_raw_qp_counter(mqp, set_id, dev->mdev);
  3393. base = &mqp->trans_qp.base;
  3394. MLX5_SET(rts2rts_qp_in, in, opcode, MLX5_CMD_OP_RTS2RTS_QP);
  3395. MLX5_SET(rts2rts_qp_in, in, qpn, base->mqp.qpn);
  3396. MLX5_SET(rts2rts_qp_in, in, uid, base->mqp.uid);
  3397. MLX5_SET(rts2rts_qp_in, in, opt_param_mask,
  3398. MLX5_QP_OPTPAR_COUNTER_SET_ID);
  3399. qpc = MLX5_ADDR_OF(rts2rts_qp_in, in, qpc);
  3400. MLX5_SET(qpc, qpc, counter_set_id, set_id);
  3401. return mlx5_cmd_exec_in(dev->mdev, rts2rts_qp, in);
  3402. }
  3403. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  3404. const struct ib_qp_attr *attr, int attr_mask,
  3405. enum ib_qp_state cur_state,
  3406. enum ib_qp_state new_state,
  3407. const struct mlx5_ib_modify_qp *ucmd,
  3408. struct mlx5_ib_modify_qp_resp *resp,
  3409. struct ib_udata *udata)
  3410. {
  3411. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  3412. [MLX5_QP_STATE_RST] = {
  3413. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  3414. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  3415. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  3416. },
  3417. [MLX5_QP_STATE_INIT] = {
  3418. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  3419. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  3420. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  3421. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  3422. },
  3423. [MLX5_QP_STATE_RTR] = {
  3424. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  3425. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  3426. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  3427. },
  3428. [MLX5_QP_STATE_RTS] = {
  3429. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  3430. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  3431. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  3432. },
  3433. [MLX5_QP_STATE_SQD] = {
  3434. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  3435. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  3436. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQD_RTS_QP,
  3437. },
  3438. [MLX5_QP_STATE_SQER] = {
  3439. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  3440. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  3441. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  3442. },
  3443. [MLX5_QP_STATE_ERR] = {
  3444. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  3445. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  3446. }
  3447. };
  3448. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3449. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3450. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  3451. struct mlx5_ib_cq *send_cq, *recv_cq;
  3452. struct mlx5_ib_pd *pd;
  3453. enum mlx5_qp_state mlx5_cur, mlx5_new;
  3454. void *qpc, *pri_path, *alt_path;
  3455. enum mlx5_qp_optpar optpar = 0;
  3456. u32 set_id = 0;
  3457. int mlx5_st;
  3458. int err;
  3459. u16 op;
  3460. u8 tx_affinity = 0;
  3461. mlx5_st = to_mlx5_st(qp->type);
  3462. if (mlx5_st < 0)
  3463. return -EINVAL;
  3464. qpc = kzalloc(MLX5_ST_SZ_BYTES(qpc), GFP_KERNEL);
  3465. if (!qpc)
  3466. return -ENOMEM;
  3467. pd = to_mpd(qp->ibqp.pd);
  3468. MLX5_SET(qpc, qpc, st, mlx5_st);
  3469. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  3470. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  3471. } else {
  3472. switch (attr->path_mig_state) {
  3473. case IB_MIG_MIGRATED:
  3474. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  3475. break;
  3476. case IB_MIG_REARM:
  3477. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_REARM);
  3478. break;
  3479. case IB_MIG_ARMED:
  3480. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_ARMED);
  3481. break;
  3482. }
  3483. }
  3484. tx_affinity = get_tx_affinity(ibqp, attr, attr_mask,
  3485. cur_state == IB_QPS_RESET &&
  3486. new_state == IB_QPS_INIT, udata);
  3487. MLX5_SET(qpc, qpc, lag_tx_port_affinity, tx_affinity);
  3488. if (tx_affinity && new_state == IB_QPS_RTR &&
  3489. MLX5_CAP_GEN(dev->mdev, init2_lag_tx_port_affinity))
  3490. optpar |= MLX5_QP_OPTPAR_LAG_TX_AFF;
  3491. if (is_sqp(qp->type)) {
  3492. MLX5_SET(qpc, qpc, mtu, IB_MTU_256);
  3493. MLX5_SET(qpc, qpc, log_msg_max, 8);
  3494. } else if ((qp->type == IB_QPT_UD &&
  3495. !(qp->flags & IB_QP_CREATE_SOURCE_QPN)) ||
  3496. qp->type == MLX5_IB_QPT_REG_UMR) {
  3497. MLX5_SET(qpc, qpc, mtu, IB_MTU_4096);
  3498. MLX5_SET(qpc, qpc, log_msg_max, 12);
  3499. } else if (attr_mask & IB_QP_PATH_MTU) {
  3500. if (attr->path_mtu < IB_MTU_256 ||
  3501. attr->path_mtu > IB_MTU_4096) {
  3502. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  3503. err = -EINVAL;
  3504. goto out;
  3505. }
  3506. MLX5_SET(qpc, qpc, mtu, attr->path_mtu);
  3507. MLX5_SET(qpc, qpc, log_msg_max,
  3508. MLX5_CAP_GEN(dev->mdev, log_max_msg));
  3509. }
  3510. if (attr_mask & IB_QP_DEST_QPN)
  3511. MLX5_SET(qpc, qpc, remote_qpn, attr->dest_qp_num);
  3512. pri_path = MLX5_ADDR_OF(qpc, qpc, primary_address_path);
  3513. alt_path = MLX5_ADDR_OF(qpc, qpc, secondary_address_path);
  3514. if (attr_mask & IB_QP_PKEY_INDEX)
  3515. MLX5_SET(ads, pri_path, pkey_index, attr->pkey_index);
  3516. /* todo implement counter_index functionality */
  3517. if (is_sqp(qp->type))
  3518. MLX5_SET(ads, pri_path, vhca_port_num, qp->port);
  3519. if (attr_mask & IB_QP_PORT)
  3520. MLX5_SET(ads, pri_path, vhca_port_num, attr->port_num);
  3521. if (attr_mask & IB_QP_AV) {
  3522. err = mlx5_set_path(dev, qp, &attr->ah_attr, pri_path,
  3523. attr_mask & IB_QP_PORT ? attr->port_num :
  3524. qp->port,
  3525. attr_mask, 0, attr, false);
  3526. if (err)
  3527. goto out;
  3528. }
  3529. if (attr_mask & IB_QP_TIMEOUT)
  3530. MLX5_SET(ads, pri_path, ack_timeout, attr->timeout);
  3531. if (attr_mask & IB_QP_ALT_PATH) {
  3532. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr, alt_path,
  3533. attr->alt_port_num,
  3534. attr_mask | IB_QP_PKEY_INDEX |
  3535. IB_QP_TIMEOUT,
  3536. 0, attr, true);
  3537. if (err)
  3538. goto out;
  3539. }
  3540. get_cqs(qp->type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  3541. &send_cq, &recv_cq);
  3542. MLX5_SET(qpc, qpc, pd, pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  3543. if (send_cq)
  3544. MLX5_SET(qpc, qpc, cqn_snd, send_cq->mcq.cqn);
  3545. if (recv_cq)
  3546. MLX5_SET(qpc, qpc, cqn_rcv, recv_cq->mcq.cqn);
  3547. MLX5_SET(qpc, qpc, log_ack_req_freq, MLX5_IB_ACK_REQ_FREQ);
  3548. if (attr_mask & IB_QP_RNR_RETRY)
  3549. MLX5_SET(qpc, qpc, rnr_retry, attr->rnr_retry);
  3550. if (attr_mask & IB_QP_RETRY_CNT)
  3551. MLX5_SET(qpc, qpc, retry_count, attr->retry_cnt);
  3552. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC && attr->max_rd_atomic)
  3553. MLX5_SET(qpc, qpc, log_sra_max, ilog2(attr->max_rd_atomic));
  3554. if (attr_mask & IB_QP_SQ_PSN)
  3555. MLX5_SET(qpc, qpc, next_send_psn, attr->sq_psn);
  3556. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC && attr->max_dest_rd_atomic)
  3557. MLX5_SET(qpc, qpc, log_rra_max,
  3558. ilog2(attr->max_dest_rd_atomic));
  3559. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  3560. err = set_qpc_atomic_flags(qp, attr, attr_mask, qpc);
  3561. if (err)
  3562. goto out;
  3563. }
  3564. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  3565. MLX5_SET(qpc, qpc, min_rnr_nak, attr->min_rnr_timer);
  3566. if (attr_mask & IB_QP_RQ_PSN)
  3567. MLX5_SET(qpc, qpc, next_rcv_psn, attr->rq_psn);
  3568. if (attr_mask & IB_QP_QKEY)
  3569. MLX5_SET(qpc, qpc, q_key, attr->qkey);
  3570. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  3571. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  3572. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  3573. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  3574. qp->port) - 1;
  3575. /* Underlay port should be used - index 0 function per port */
  3576. if (qp->flags & IB_QP_CREATE_SOURCE_QPN)
  3577. port_num = 0;
  3578. if (ibqp->counter)
  3579. set_id = ibqp->counter->id;
  3580. else
  3581. set_id = mlx5_ib_get_counters_id(dev, port_num);
  3582. MLX5_SET(qpc, qpc, counter_set_id, set_id);
  3583. }
  3584. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  3585. MLX5_SET(qpc, qpc, rlky, 1);
  3586. if (qp->flags & MLX5_IB_QP_CREATE_SQPN_QP1)
  3587. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  3588. mlx5_cur = to_mlx5_state(cur_state);
  3589. mlx5_new = to_mlx5_state(new_state);
  3590. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  3591. !optab[mlx5_cur][mlx5_new]) {
  3592. err = -EINVAL;
  3593. goto out;
  3594. }
  3595. op = optab[mlx5_cur][mlx5_new];
  3596. optpar |= ib_mask_to_mlx5_opt(attr_mask);
  3597. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  3598. if (qp->type == IB_QPT_RAW_PACKET ||
  3599. qp->flags & IB_QP_CREATE_SOURCE_QPN) {
  3600. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  3601. raw_qp_param.operation = op;
  3602. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  3603. raw_qp_param.rq_q_ctr_id = set_id;
  3604. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  3605. }
  3606. if (attr_mask & IB_QP_PORT)
  3607. raw_qp_param.port = attr->port_num;
  3608. if (attr_mask & IB_QP_RATE_LIMIT) {
  3609. raw_qp_param.rl.rate = attr->rate_limit;
  3610. if (ucmd->burst_info.max_burst_sz) {
  3611. if (attr->rate_limit &&
  3612. MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) {
  3613. raw_qp_param.rl.max_burst_sz =
  3614. ucmd->burst_info.max_burst_sz;
  3615. } else {
  3616. err = -EINVAL;
  3617. goto out;
  3618. }
  3619. }
  3620. if (ucmd->burst_info.typical_pkt_sz) {
  3621. if (attr->rate_limit &&
  3622. MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) {
  3623. raw_qp_param.rl.typical_pkt_sz =
  3624. ucmd->burst_info.typical_pkt_sz;
  3625. } else {
  3626. err = -EINVAL;
  3627. goto out;
  3628. }
  3629. }
  3630. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  3631. }
  3632. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  3633. } else {
  3634. if (udata) {
  3635. /* For the kernel flows, the resp will stay zero */
  3636. resp->ece_options =
  3637. MLX5_CAP_GEN(dev->mdev, ece_support) ?
  3638. ucmd->ece_options : 0;
  3639. resp->response_length = sizeof(*resp);
  3640. }
  3641. err = mlx5_core_qp_modify(dev, op, optpar, qpc, &base->mqp,
  3642. &resp->ece_options);
  3643. }
  3644. if (err)
  3645. goto out;
  3646. qp->state = new_state;
  3647. if (attr_mask & IB_QP_ACCESS_FLAGS)
  3648. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  3649. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  3650. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  3651. if (attr_mask & IB_QP_PORT)
  3652. qp->port = attr->port_num;
  3653. if (attr_mask & IB_QP_ALT_PATH)
  3654. qp->trans_qp.alt_port = attr->alt_port_num;
  3655. /*
  3656. * If we moved a kernel QP to RESET, clean up all old CQ
  3657. * entries and reinitialize the QP.
  3658. */
  3659. if (new_state == IB_QPS_RESET &&
  3660. !ibqp->uobject && qp->type != IB_QPT_XRC_TGT) {
  3661. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  3662. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  3663. if (send_cq != recv_cq)
  3664. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  3665. qp->rq.head = 0;
  3666. qp->rq.tail = 0;
  3667. qp->sq.head = 0;
  3668. qp->sq.tail = 0;
  3669. qp->sq.cur_post = 0;
  3670. if (qp->sq.wqe_cnt)
  3671. qp->sq.cur_edge = get_sq_edge(&qp->sq, 0);
  3672. qp->sq.last_poll = 0;
  3673. qp->db.db[MLX5_RCV_DBR] = 0;
  3674. qp->db.db[MLX5_SND_DBR] = 0;
  3675. }
  3676. if ((new_state == IB_QPS_RTS) && qp->counter_pending) {
  3677. err = __mlx5_ib_qp_set_counter(ibqp, ibqp->counter);
  3678. if (!err)
  3679. qp->counter_pending = 0;
  3680. }
  3681. out:
  3682. kfree(qpc);
  3683. return err;
  3684. }
  3685. static inline bool is_valid_mask(int mask, int req, int opt)
  3686. {
  3687. if ((mask & req) != req)
  3688. return false;
  3689. if (mask & ~(req | opt))
  3690. return false;
  3691. return true;
  3692. }
  3693. /* check valid transition for driver QP types
  3694. * for now the only QP type that this function supports is DCI
  3695. */
  3696. static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
  3697. enum ib_qp_attr_mask attr_mask)
  3698. {
  3699. int req = IB_QP_STATE;
  3700. int opt = 0;
  3701. if (new_state == IB_QPS_RESET) {
  3702. return is_valid_mask(attr_mask, req, opt);
  3703. } else if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  3704. req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
  3705. return is_valid_mask(attr_mask, req, opt);
  3706. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  3707. opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
  3708. return is_valid_mask(attr_mask, req, opt);
  3709. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  3710. req |= IB_QP_PATH_MTU;
  3711. opt = IB_QP_PKEY_INDEX | IB_QP_AV;
  3712. return is_valid_mask(attr_mask, req, opt);
  3713. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  3714. req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
  3715. IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
  3716. opt = IB_QP_MIN_RNR_TIMER;
  3717. return is_valid_mask(attr_mask, req, opt);
  3718. } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
  3719. opt = IB_QP_MIN_RNR_TIMER;
  3720. return is_valid_mask(attr_mask, req, opt);
  3721. } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
  3722. return is_valid_mask(attr_mask, req, opt);
  3723. }
  3724. return false;
  3725. }
  3726. /* mlx5_ib_modify_dct: modify a DCT QP
  3727. * valid transitions are:
  3728. * RESET to INIT: must set access_flags, pkey_index and port
  3729. * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
  3730. * mtu, gid_index and hop_limit
  3731. * Other transitions and attributes are illegal
  3732. */
  3733. static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  3734. int attr_mask, struct mlx5_ib_modify_qp *ucmd,
  3735. struct ib_udata *udata)
  3736. {
  3737. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3738. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3739. enum ib_qp_state cur_state, new_state;
  3740. int required = IB_QP_STATE;
  3741. void *dctc;
  3742. int err;
  3743. if (!(attr_mask & IB_QP_STATE))
  3744. return -EINVAL;
  3745. cur_state = qp->state;
  3746. new_state = attr->qp_state;
  3747. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  3748. if (MLX5_CAP_GEN(dev->mdev, ece_support) && ucmd->ece_options)
  3749. /*
  3750. * DCT doesn't initialize QP till modify command is executed,
  3751. * so we need to overwrite previously set ECE field if user
  3752. * provided any value except zero, which means not set/not
  3753. * valid.
  3754. */
  3755. MLX5_SET(dctc, dctc, ece, ucmd->ece_options);
  3756. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  3757. u16 set_id;
  3758. required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
  3759. if (!is_valid_mask(attr_mask, required, 0))
  3760. return -EINVAL;
  3761. if (attr->port_num == 0 ||
  3762. attr->port_num > dev->num_ports) {
  3763. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  3764. attr->port_num, dev->num_ports);
  3765. return -EINVAL;
  3766. }
  3767. if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
  3768. MLX5_SET(dctc, dctc, rre, 1);
  3769. if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  3770. MLX5_SET(dctc, dctc, rwe, 1);
  3771. if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  3772. int atomic_mode;
  3773. atomic_mode = get_atomic_mode(dev, MLX5_IB_QPT_DCT);
  3774. if (atomic_mode < 0)
  3775. return -EOPNOTSUPP;
  3776. MLX5_SET(dctc, dctc, atomic_mode, atomic_mode);
  3777. MLX5_SET(dctc, dctc, rae, 1);
  3778. }
  3779. MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
  3780. if (mlx5_lag_is_active(dev->mdev))
  3781. MLX5_SET(dctc, dctc, port,
  3782. get_tx_affinity_rr(dev, udata));
  3783. else
  3784. MLX5_SET(dctc, dctc, port, attr->port_num);
  3785. set_id = mlx5_ib_get_counters_id(dev, attr->port_num - 1);
  3786. MLX5_SET(dctc, dctc, counter_set_id, set_id);
  3787. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  3788. struct mlx5_ib_modify_qp_resp resp = {};
  3789. u32 out[MLX5_ST_SZ_DW(create_dct_out)] = {};
  3790. u32 min_resp_len = offsetofend(typeof(resp), dctn);
  3791. if (udata->outlen < min_resp_len)
  3792. return -EINVAL;
  3793. /*
  3794. * If we don't have enough space for the ECE options,
  3795. * simply indicate it with resp.response_length.
  3796. */
  3797. resp.response_length = (udata->outlen < sizeof(resp)) ?
  3798. min_resp_len :
  3799. sizeof(resp);
  3800. required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
  3801. if (!is_valid_mask(attr_mask, required, 0))
  3802. return -EINVAL;
  3803. MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
  3804. MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
  3805. MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
  3806. MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
  3807. MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
  3808. MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
  3809. if (attr->ah_attr.type == RDMA_AH_ATTR_TYPE_ROCE)
  3810. MLX5_SET(dctc, dctc, eth_prio, attr->ah_attr.sl & 0x7);
  3811. err = mlx5_core_create_dct(dev, &qp->dct.mdct, qp->dct.in,
  3812. MLX5_ST_SZ_BYTES(create_dct_in), out,
  3813. sizeof(out));
  3814. err = mlx5_cmd_check(dev->mdev, err, qp->dct.in, out);
  3815. if (err)
  3816. return err;
  3817. resp.dctn = qp->dct.mdct.mqp.qpn;
  3818. if (MLX5_CAP_GEN(dev->mdev, ece_support))
  3819. resp.ece_options = MLX5_GET(create_dct_out, out, ece);
  3820. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  3821. if (err) {
  3822. mlx5_core_destroy_dct(dev, &qp->dct.mdct);
  3823. return err;
  3824. }
  3825. } else {
  3826. mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
  3827. return -EINVAL;
  3828. }
  3829. qp->state = new_state;
  3830. return 0;
  3831. }
  3832. static bool mlx5_ib_modify_qp_allowed(struct mlx5_ib_dev *dev,
  3833. struct mlx5_ib_qp *qp)
  3834. {
  3835. if (dev->profile != &raw_eth_profile)
  3836. return true;
  3837. if (qp->type == IB_QPT_RAW_PACKET || qp->type == MLX5_IB_QPT_REG_UMR)
  3838. return true;
  3839. /* Internal QP used for wc testing, with NOPs in wq */
  3840. if (qp->flags & MLX5_IB_QP_CREATE_WC_TEST)
  3841. return true;
  3842. return false;
  3843. }
  3844. static int validate_rd_atomic(struct mlx5_ib_dev *dev, struct ib_qp_attr *attr,
  3845. int attr_mask, enum ib_qp_type qp_type)
  3846. {
  3847. int log_max_ra_res;
  3848. int log_max_ra_req;
  3849. if (qp_type == MLX5_IB_QPT_DCI) {
  3850. log_max_ra_res = 1 << MLX5_CAP_GEN(dev->mdev,
  3851. log_max_ra_res_dc);
  3852. log_max_ra_req = 1 << MLX5_CAP_GEN(dev->mdev,
  3853. log_max_ra_req_dc);
  3854. } else {
  3855. log_max_ra_res = 1 << MLX5_CAP_GEN(dev->mdev,
  3856. log_max_ra_res_qp);
  3857. log_max_ra_req = 1 << MLX5_CAP_GEN(dev->mdev,
  3858. log_max_ra_req_qp);
  3859. }
  3860. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  3861. attr->max_rd_atomic > log_max_ra_res) {
  3862. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  3863. attr->max_rd_atomic);
  3864. return false;
  3865. }
  3866. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  3867. attr->max_dest_rd_atomic > log_max_ra_req) {
  3868. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  3869. attr->max_dest_rd_atomic);
  3870. return false;
  3871. }
  3872. return true;
  3873. }
  3874. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  3875. int attr_mask, struct ib_udata *udata)
  3876. {
  3877. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3878. struct mlx5_ib_modify_qp_resp resp = {};
  3879. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3880. struct mlx5_ib_modify_qp ucmd = {};
  3881. enum ib_qp_type qp_type;
  3882. enum ib_qp_state cur_state, new_state;
  3883. int err = -EINVAL;
  3884. if (!mlx5_ib_modify_qp_allowed(dev, qp))
  3885. return -EOPNOTSUPP;
  3886. if (attr_mask & ~(IB_QP_ATTR_STANDARD_BITS | IB_QP_RATE_LIMIT))
  3887. return -EOPNOTSUPP;
  3888. if (ibqp->rwq_ind_tbl)
  3889. return -ENOSYS;
  3890. if (udata && udata->inlen) {
  3891. if (udata->inlen < offsetofend(typeof(ucmd), ece_options))
  3892. return -EINVAL;
  3893. if (udata->inlen > sizeof(ucmd) &&
  3894. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3895. udata->inlen - sizeof(ucmd)))
  3896. return -EOPNOTSUPP;
  3897. if (ib_copy_from_udata(&ucmd, udata,
  3898. min(udata->inlen, sizeof(ucmd))))
  3899. return -EFAULT;
  3900. if (ucmd.comp_mask ||
  3901. memchr_inv(&ucmd.burst_info.reserved, 0,
  3902. sizeof(ucmd.burst_info.reserved)))
  3903. return -EOPNOTSUPP;
  3904. }
  3905. if (qp->type == IB_QPT_GSI)
  3906. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  3907. qp_type = (qp->type == MLX5_IB_QPT_HW_GSI) ? IB_QPT_GSI : qp->type;
  3908. if (qp_type == MLX5_IB_QPT_DCT)
  3909. return mlx5_ib_modify_dct(ibqp, attr, attr_mask, &ucmd, udata);
  3910. mutex_lock(&qp->mutex);
  3911. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  3912. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  3913. if (qp->flags & IB_QP_CREATE_SOURCE_QPN) {
  3914. if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
  3915. mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
  3916. attr_mask);
  3917. goto out;
  3918. }
  3919. } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
  3920. qp_type != MLX5_IB_QPT_DCI &&
  3921. !ib_modify_qp_is_ok(cur_state, new_state, qp_type,
  3922. attr_mask)) {
  3923. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  3924. cur_state, new_state, qp->type, attr_mask);
  3925. goto out;
  3926. } else if (qp_type == MLX5_IB_QPT_DCI &&
  3927. !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
  3928. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  3929. cur_state, new_state, qp_type, attr_mask);
  3930. goto out;
  3931. }
  3932. if ((attr_mask & IB_QP_PORT) &&
  3933. (attr->port_num == 0 ||
  3934. attr->port_num > dev->num_ports)) {
  3935. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  3936. attr->port_num, dev->num_ports);
  3937. goto out;
  3938. }
  3939. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  3940. attr->pkey_index >= dev->pkey_table_len) {
  3941. mlx5_ib_dbg(dev, "invalid pkey index %d\n", attr->pkey_index);
  3942. goto out;
  3943. }
  3944. if (!validate_rd_atomic(dev, attr, attr_mask, qp_type))
  3945. goto out;
  3946. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  3947. err = 0;
  3948. goto out;
  3949. }
  3950. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state,
  3951. new_state, &ucmd, &resp, udata);
  3952. /* resp.response_length is set in ECE supported flows only */
  3953. if (!err && resp.response_length &&
  3954. udata->outlen >= resp.response_length)
  3955. /* Return -EFAULT to the user and expect him to destroy QP. */
  3956. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  3957. out:
  3958. mutex_unlock(&qp->mutex);
  3959. return err;
  3960. }
  3961. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3962. {
  3963. switch (mlx5_state) {
  3964. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3965. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3966. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3967. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3968. case MLX5_QP_STATE_SQ_DRAINING:
  3969. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3970. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3971. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3972. default: return -1;
  3973. }
  3974. }
  3975. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3976. {
  3977. switch (mlx5_mig_state) {
  3978. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3979. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3980. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3981. default: return -1;
  3982. }
  3983. }
  3984. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  3985. struct rdma_ah_attr *ah_attr, void *path)
  3986. {
  3987. int port = MLX5_GET(ads, path, vhca_port_num);
  3988. int static_rate;
  3989. memset(ah_attr, 0, sizeof(*ah_attr));
  3990. if (!port || port > ibdev->num_ports)
  3991. return;
  3992. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, port);
  3993. rdma_ah_set_port_num(ah_attr, port);
  3994. rdma_ah_set_sl(ah_attr, MLX5_GET(ads, path, sl));
  3995. rdma_ah_set_dlid(ah_attr, MLX5_GET(ads, path, rlid));
  3996. rdma_ah_set_path_bits(ah_attr, MLX5_GET(ads, path, mlid));
  3997. static_rate = MLX5_GET(ads, path, stat_rate);
  3998. rdma_ah_set_static_rate(ah_attr, mlx5_to_ib_rate_map(static_rate));
  3999. if (MLX5_GET(ads, path, grh) ||
  4000. ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE) {
  4001. rdma_ah_set_grh(ah_attr, NULL, MLX5_GET(ads, path, flow_label),
  4002. MLX5_GET(ads, path, src_addr_index),
  4003. MLX5_GET(ads, path, hop_limit),
  4004. MLX5_GET(ads, path, tclass));
  4005. rdma_ah_set_dgid_raw(ah_attr, MLX5_ADDR_OF(ads, path, rgid_rip));
  4006. }
  4007. }
  4008. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  4009. struct mlx5_ib_sq *sq,
  4010. u8 *sq_state)
  4011. {
  4012. int err;
  4013. err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state);
  4014. if (err)
  4015. goto out;
  4016. sq->state = *sq_state;
  4017. out:
  4018. return err;
  4019. }
  4020. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  4021. struct mlx5_ib_rq *rq,
  4022. u8 *rq_state)
  4023. {
  4024. void *out;
  4025. void *rqc;
  4026. int inlen;
  4027. int err;
  4028. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  4029. out = kvzalloc(inlen, GFP_KERNEL);
  4030. if (!out)
  4031. return -ENOMEM;
  4032. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  4033. if (err)
  4034. goto out;
  4035. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  4036. *rq_state = MLX5_GET(rqc, rqc, state);
  4037. rq->state = *rq_state;
  4038. out:
  4039. kvfree(out);
  4040. return err;
  4041. }
  4042. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  4043. struct mlx5_ib_qp *qp, u8 *qp_state)
  4044. {
  4045. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  4046. [MLX5_RQC_STATE_RST] = {
  4047. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4048. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4049. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  4050. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  4051. },
  4052. [MLX5_RQC_STATE_RDY] = {
  4053. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE,
  4054. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4055. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  4056. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  4057. },
  4058. [MLX5_RQC_STATE_ERR] = {
  4059. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4060. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4061. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  4062. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  4063. },
  4064. [MLX5_RQ_STATE_NA] = {
  4065. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE,
  4066. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4067. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  4068. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  4069. },
  4070. };
  4071. *qp_state = sqrq_trans[rq_state][sq_state];
  4072. if (*qp_state == MLX5_QP_STATE_BAD) {
  4073. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  4074. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  4075. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  4076. return -EINVAL;
  4077. }
  4078. if (*qp_state == MLX5_QP_STATE)
  4079. *qp_state = qp->state;
  4080. return 0;
  4081. }
  4082. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  4083. struct mlx5_ib_qp *qp,
  4084. u8 *raw_packet_qp_state)
  4085. {
  4086. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  4087. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  4088. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  4089. int err;
  4090. u8 sq_state = MLX5_SQ_STATE_NA;
  4091. u8 rq_state = MLX5_RQ_STATE_NA;
  4092. if (qp->sq.wqe_cnt) {
  4093. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  4094. if (err)
  4095. return err;
  4096. }
  4097. if (qp->rq.wqe_cnt) {
  4098. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  4099. if (err)
  4100. return err;
  4101. }
  4102. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  4103. raw_packet_qp_state);
  4104. }
  4105. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  4106. struct ib_qp_attr *qp_attr)
  4107. {
  4108. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  4109. void *qpc, *pri_path, *alt_path;
  4110. u32 *outb;
  4111. int err;
  4112. outb = kzalloc(outlen, GFP_KERNEL);
  4113. if (!outb)
  4114. return -ENOMEM;
  4115. err = mlx5_core_qp_query(dev, &qp->trans_qp.base.mqp, outb, outlen);
  4116. if (err)
  4117. goto out;
  4118. qpc = MLX5_ADDR_OF(query_qp_out, outb, qpc);
  4119. qp->state = to_ib_qp_state(MLX5_GET(qpc, qpc, state));
  4120. if (MLX5_GET(qpc, qpc, state) == MLX5_QP_STATE_SQ_DRAINING)
  4121. qp_attr->sq_draining = 1;
  4122. qp_attr->path_mtu = MLX5_GET(qpc, qpc, mtu);
  4123. qp_attr->path_mig_state = to_ib_mig_state(MLX5_GET(qpc, qpc, pm_state));
  4124. qp_attr->qkey = MLX5_GET(qpc, qpc, q_key);
  4125. qp_attr->rq_psn = MLX5_GET(qpc, qpc, next_rcv_psn);
  4126. qp_attr->sq_psn = MLX5_GET(qpc, qpc, next_send_psn);
  4127. qp_attr->dest_qp_num = MLX5_GET(qpc, qpc, remote_qpn);
  4128. if (MLX5_GET(qpc, qpc, rre))
  4129. qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_READ;
  4130. if (MLX5_GET(qpc, qpc, rwe))
  4131. qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_WRITE;
  4132. if (MLX5_GET(qpc, qpc, rae))
  4133. qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4134. qp_attr->max_rd_atomic = 1 << MLX5_GET(qpc, qpc, log_sra_max);
  4135. qp_attr->max_dest_rd_atomic = 1 << MLX5_GET(qpc, qpc, log_rra_max);
  4136. qp_attr->min_rnr_timer = MLX5_GET(qpc, qpc, min_rnr_nak);
  4137. qp_attr->retry_cnt = MLX5_GET(qpc, qpc, retry_count);
  4138. qp_attr->rnr_retry = MLX5_GET(qpc, qpc, rnr_retry);
  4139. pri_path = MLX5_ADDR_OF(qpc, qpc, primary_address_path);
  4140. alt_path = MLX5_ADDR_OF(qpc, qpc, secondary_address_path);
  4141. if (qp->type == IB_QPT_RC || qp->type == IB_QPT_UC ||
  4142. qp->type == IB_QPT_XRC_INI || qp->type == IB_QPT_XRC_TGT) {
  4143. to_rdma_ah_attr(dev, &qp_attr->ah_attr, pri_path);
  4144. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, alt_path);
  4145. qp_attr->alt_pkey_index = MLX5_GET(ads, alt_path, pkey_index);
  4146. qp_attr->alt_port_num = MLX5_GET(ads, alt_path, vhca_port_num);
  4147. }
  4148. qp_attr->pkey_index = MLX5_GET(ads, pri_path, pkey_index);
  4149. qp_attr->port_num = MLX5_GET(ads, pri_path, vhca_port_num);
  4150. qp_attr->timeout = MLX5_GET(ads, pri_path, ack_timeout);
  4151. qp_attr->alt_timeout = MLX5_GET(ads, alt_path, ack_timeout);
  4152. out:
  4153. kfree(outb);
  4154. return err;
  4155. }
  4156. static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
  4157. struct ib_qp_attr *qp_attr, int qp_attr_mask,
  4158. struct ib_qp_init_attr *qp_init_attr)
  4159. {
  4160. struct mlx5_core_dct *dct = &mqp->dct.mdct;
  4161. u32 *out;
  4162. u32 access_flags = 0;
  4163. int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
  4164. void *dctc;
  4165. int err;
  4166. int supported_mask = IB_QP_STATE |
  4167. IB_QP_ACCESS_FLAGS |
  4168. IB_QP_PORT |
  4169. IB_QP_MIN_RNR_TIMER |
  4170. IB_QP_AV |
  4171. IB_QP_PATH_MTU |
  4172. IB_QP_PKEY_INDEX;
  4173. if (qp_attr_mask & ~supported_mask)
  4174. return -EINVAL;
  4175. if (mqp->state != IB_QPS_RTR)
  4176. return -EINVAL;
  4177. out = kzalloc(outlen, GFP_KERNEL);
  4178. if (!out)
  4179. return -ENOMEM;
  4180. err = mlx5_core_dct_query(dev, dct, out, outlen);
  4181. if (err)
  4182. goto out;
  4183. dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
  4184. if (qp_attr_mask & IB_QP_STATE)
  4185. qp_attr->qp_state = IB_QPS_RTR;
  4186. if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
  4187. if (MLX5_GET(dctc, dctc, rre))
  4188. access_flags |= IB_ACCESS_REMOTE_READ;
  4189. if (MLX5_GET(dctc, dctc, rwe))
  4190. access_flags |= IB_ACCESS_REMOTE_WRITE;
  4191. if (MLX5_GET(dctc, dctc, rae))
  4192. access_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4193. qp_attr->qp_access_flags = access_flags;
  4194. }
  4195. if (qp_attr_mask & IB_QP_PORT)
  4196. qp_attr->port_num = MLX5_GET(dctc, dctc, port);
  4197. if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
  4198. qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
  4199. if (qp_attr_mask & IB_QP_AV) {
  4200. qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
  4201. qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
  4202. qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
  4203. qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
  4204. }
  4205. if (qp_attr_mask & IB_QP_PATH_MTU)
  4206. qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
  4207. if (qp_attr_mask & IB_QP_PKEY_INDEX)
  4208. qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
  4209. out:
  4210. kfree(out);
  4211. return err;
  4212. }
  4213. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  4214. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  4215. {
  4216. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4217. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4218. int err = 0;
  4219. u8 raw_packet_qp_state;
  4220. if (ibqp->rwq_ind_tbl)
  4221. return -ENOSYS;
  4222. if (qp->type == IB_QPT_GSI)
  4223. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  4224. qp_init_attr);
  4225. /* Not all of output fields are applicable, make sure to zero them */
  4226. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  4227. memset(qp_attr, 0, sizeof(*qp_attr));
  4228. if (unlikely(qp->type == MLX5_IB_QPT_DCT))
  4229. return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
  4230. qp_attr_mask, qp_init_attr);
  4231. mutex_lock(&qp->mutex);
  4232. if (qp->type == IB_QPT_RAW_PACKET ||
  4233. qp->flags & IB_QP_CREATE_SOURCE_QPN) {
  4234. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  4235. if (err)
  4236. goto out;
  4237. qp->state = raw_packet_qp_state;
  4238. qp_attr->port_num = 1;
  4239. } else {
  4240. err = query_qp_attr(dev, qp, qp_attr);
  4241. if (err)
  4242. goto out;
  4243. }
  4244. qp_attr->qp_state = qp->state;
  4245. qp_attr->cur_qp_state = qp_attr->qp_state;
  4246. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  4247. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  4248. if (!ibqp->uobject) {
  4249. qp_attr->cap.max_send_wr = qp->sq.max_post;
  4250. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  4251. qp_init_attr->qp_context = ibqp->qp_context;
  4252. } else {
  4253. qp_attr->cap.max_send_wr = 0;
  4254. qp_attr->cap.max_send_sge = 0;
  4255. }
  4256. qp_init_attr->qp_type = qp->type;
  4257. qp_init_attr->recv_cq = ibqp->recv_cq;
  4258. qp_init_attr->send_cq = ibqp->send_cq;
  4259. qp_init_attr->srq = ibqp->srq;
  4260. qp_attr->cap.max_inline_data = qp->max_inline_data;
  4261. qp_init_attr->cap = qp_attr->cap;
  4262. qp_init_attr->create_flags = qp->flags;
  4263. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  4264. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  4265. out:
  4266. mutex_unlock(&qp->mutex);
  4267. return err;
  4268. }
  4269. int mlx5_ib_alloc_xrcd(struct ib_xrcd *ibxrcd, struct ib_udata *udata)
  4270. {
  4271. struct mlx5_ib_dev *dev = to_mdev(ibxrcd->device);
  4272. struct mlx5_ib_xrcd *xrcd = to_mxrcd(ibxrcd);
  4273. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  4274. return -EOPNOTSUPP;
  4275. return mlx5_cmd_xrcd_alloc(dev->mdev, &xrcd->xrcdn, 0);
  4276. }
  4277. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata)
  4278. {
  4279. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  4280. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  4281. return mlx5_cmd_xrcd_dealloc(dev->mdev, xrcdn, 0);
  4282. }
  4283. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  4284. {
  4285. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  4286. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  4287. struct ib_event event;
  4288. if (rwq->ibwq.event_handler) {
  4289. event.device = rwq->ibwq.device;
  4290. event.element.wq = &rwq->ibwq;
  4291. switch (type) {
  4292. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  4293. event.event = IB_EVENT_WQ_FATAL;
  4294. break;
  4295. default:
  4296. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  4297. return;
  4298. }
  4299. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  4300. }
  4301. }
  4302. static int set_delay_drop(struct mlx5_ib_dev *dev)
  4303. {
  4304. int err = 0;
  4305. mutex_lock(&dev->delay_drop.lock);
  4306. if (dev->delay_drop.activate)
  4307. goto out;
  4308. err = mlx5_core_set_delay_drop(dev, dev->delay_drop.timeout);
  4309. if (err)
  4310. goto out;
  4311. dev->delay_drop.activate = true;
  4312. out:
  4313. mutex_unlock(&dev->delay_drop.lock);
  4314. if (!err)
  4315. atomic_inc(&dev->delay_drop.rqs_cnt);
  4316. return err;
  4317. }
  4318. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  4319. struct ib_wq_init_attr *init_attr)
  4320. {
  4321. struct mlx5_ib_dev *dev;
  4322. int has_net_offloads;
  4323. __be64 *rq_pas0;
  4324. int ts_format;
  4325. void *in;
  4326. void *rqc;
  4327. void *wq;
  4328. int inlen;
  4329. int err;
  4330. dev = to_mdev(pd->device);
  4331. ts_format = get_rq_ts_format(dev, to_mcq(init_attr->cq));
  4332. if (ts_format < 0)
  4333. return ts_format;
  4334. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  4335. in = kvzalloc(inlen, GFP_KERNEL);
  4336. if (!in)
  4337. return -ENOMEM;
  4338. MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid);
  4339. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  4340. MLX5_SET(rqc, rqc, mem_rq_type,
  4341. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  4342. MLX5_SET(rqc, rqc, ts_format, ts_format);
  4343. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  4344. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  4345. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  4346. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  4347. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  4348. MLX5_SET(wq, wq, wq_type,
  4349. rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
  4350. MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
  4351. if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4352. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  4353. mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
  4354. err = -EOPNOTSUPP;
  4355. goto out;
  4356. } else {
  4357. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  4358. }
  4359. }
  4360. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  4361. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
  4362. /*
  4363. * In Firmware number of strides in each WQE is:
  4364. * "512 * 2^single_wqe_log_num_of_strides"
  4365. * Values 3 to 8 are accepted as 10 to 15, 9 to 18 are
  4366. * accepted as 0 to 9
  4367. */
  4368. static const u8 fw_map[] = { 10, 11, 12, 13, 14, 15, 0, 1,
  4369. 2, 3, 4, 5, 6, 7, 8, 9 };
  4370. MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
  4371. MLX5_SET(wq, wq, log_wqe_stride_size,
  4372. rwq->single_stride_log_num_of_bytes -
  4373. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
  4374. MLX5_SET(wq, wq, log_wqe_num_of_strides,
  4375. fw_map[rwq->log_num_strides -
  4376. MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES]);
  4377. }
  4378. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  4379. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  4380. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  4381. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  4382. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  4383. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  4384. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  4385. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4386. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4387. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  4388. err = -EOPNOTSUPP;
  4389. goto out;
  4390. }
  4391. } else {
  4392. MLX5_SET(rqc, rqc, vsd, 1);
  4393. }
  4394. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  4395. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  4396. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  4397. err = -EOPNOTSUPP;
  4398. goto out;
  4399. }
  4400. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  4401. }
  4402. if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4403. if (!(dev->ib_dev.attrs.raw_packet_caps &
  4404. IB_RAW_PACKET_CAP_DELAY_DROP)) {
  4405. mlx5_ib_dbg(dev, "Delay drop is not supported\n");
  4406. err = -EOPNOTSUPP;
  4407. goto out;
  4408. }
  4409. MLX5_SET(rqc, rqc, delay_drop_en, 1);
  4410. }
  4411. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  4412. mlx5_ib_populate_pas(rwq->umem, 1UL << rwq->page_shift, rq_pas0, 0);
  4413. err = mlx5_core_create_rq_tracked(dev, in, inlen, &rwq->core_qp);
  4414. if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4415. err = set_delay_drop(dev);
  4416. if (err) {
  4417. mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
  4418. err);
  4419. mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp);
  4420. } else {
  4421. rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
  4422. }
  4423. }
  4424. out:
  4425. kvfree(in);
  4426. return err;
  4427. }
  4428. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4429. struct ib_wq_init_attr *wq_init_attr,
  4430. struct mlx5_ib_create_wq *ucmd,
  4431. struct mlx5_ib_rwq *rwq)
  4432. {
  4433. /* Sanity check RQ size before proceeding */
  4434. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4435. return -EINVAL;
  4436. if (!ucmd->rq_wqe_count)
  4437. return -EINVAL;
  4438. rwq->wqe_count = ucmd->rq_wqe_count;
  4439. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4440. if (check_shl_overflow(rwq->wqe_count, rwq->wqe_shift, &rwq->buf_size))
  4441. return -EINVAL;
  4442. rwq->log_rq_stride = rwq->wqe_shift;
  4443. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4444. return 0;
  4445. }
  4446. static bool log_of_strides_valid(struct mlx5_ib_dev *dev, u32 log_num_strides)
  4447. {
  4448. if ((log_num_strides > MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
  4449. (log_num_strides < MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES))
  4450. return false;
  4451. if (!MLX5_CAP_GEN(dev->mdev, ext_stride_num_range) &&
  4452. (log_num_strides < MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES))
  4453. return false;
  4454. return true;
  4455. }
  4456. static int prepare_user_rq(struct ib_pd *pd,
  4457. struct ib_wq_init_attr *init_attr,
  4458. struct ib_udata *udata,
  4459. struct mlx5_ib_rwq *rwq)
  4460. {
  4461. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4462. struct mlx5_ib_create_wq ucmd = {};
  4463. int err;
  4464. size_t required_cmd_sz;
  4465. required_cmd_sz = offsetofend(struct mlx5_ib_create_wq,
  4466. single_stride_log_num_of_bytes);
  4467. if (udata->inlen < required_cmd_sz) {
  4468. mlx5_ib_dbg(dev, "invalid inlen\n");
  4469. return -EINVAL;
  4470. }
  4471. if (udata->inlen > sizeof(ucmd) &&
  4472. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4473. udata->inlen - sizeof(ucmd))) {
  4474. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4475. return -EOPNOTSUPP;
  4476. }
  4477. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4478. mlx5_ib_dbg(dev, "copy failed\n");
  4479. return -EFAULT;
  4480. }
  4481. if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
  4482. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4483. return -EOPNOTSUPP;
  4484. } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
  4485. if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
  4486. mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
  4487. return -EOPNOTSUPP;
  4488. }
  4489. if ((ucmd.single_stride_log_num_of_bytes <
  4490. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
  4491. (ucmd.single_stride_log_num_of_bytes >
  4492. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
  4493. mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
  4494. ucmd.single_stride_log_num_of_bytes,
  4495. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
  4496. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
  4497. return -EINVAL;
  4498. }
  4499. if (!log_of_strides_valid(dev,
  4500. ucmd.single_wqe_log_num_of_strides)) {
  4501. mlx5_ib_dbg(
  4502. dev,
  4503. "Invalid log num strides (%u. Range is %u - %u)\n",
  4504. ucmd.single_wqe_log_num_of_strides,
  4505. MLX5_CAP_GEN(dev->mdev, ext_stride_num_range) ?
  4506. MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES :
  4507. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
  4508. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
  4509. return -EINVAL;
  4510. }
  4511. rwq->single_stride_log_num_of_bytes =
  4512. ucmd.single_stride_log_num_of_bytes;
  4513. rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
  4514. rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
  4515. rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
  4516. }
  4517. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4518. if (err) {
  4519. mlx5_ib_dbg(dev, "err %d\n", err);
  4520. return err;
  4521. }
  4522. err = create_user_rq(dev, pd, udata, rwq, &ucmd);
  4523. if (err) {
  4524. mlx5_ib_dbg(dev, "err %d\n", err);
  4525. return err;
  4526. }
  4527. rwq->user_index = ucmd.user_index;
  4528. return 0;
  4529. }
  4530. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4531. struct ib_wq_init_attr *init_attr,
  4532. struct ib_udata *udata)
  4533. {
  4534. struct mlx5_ib_dev *dev;
  4535. struct mlx5_ib_rwq *rwq;
  4536. struct mlx5_ib_create_wq_resp resp = {};
  4537. size_t min_resp_len;
  4538. int err;
  4539. if (!udata)
  4540. return ERR_PTR(-ENOSYS);
  4541. min_resp_len = offsetofend(struct mlx5_ib_create_wq_resp, reserved);
  4542. if (udata->outlen && udata->outlen < min_resp_len)
  4543. return ERR_PTR(-EINVAL);
  4544. if (!capable(CAP_SYS_RAWIO) &&
  4545. init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP)
  4546. return ERR_PTR(-EPERM);
  4547. dev = to_mdev(pd->device);
  4548. switch (init_attr->wq_type) {
  4549. case IB_WQT_RQ:
  4550. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4551. if (!rwq)
  4552. return ERR_PTR(-ENOMEM);
  4553. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4554. if (err)
  4555. goto err;
  4556. err = create_rq(rwq, pd, init_attr);
  4557. if (err)
  4558. goto err_user_rq;
  4559. break;
  4560. default:
  4561. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4562. init_attr->wq_type);
  4563. return ERR_PTR(-EINVAL);
  4564. }
  4565. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4566. rwq->ibwq.state = IB_WQS_RESET;
  4567. if (udata->outlen) {
  4568. resp.response_length = offsetofend(
  4569. struct mlx5_ib_create_wq_resp, response_length);
  4570. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4571. if (err)
  4572. goto err_copy;
  4573. }
  4574. rwq->core_qp.event = mlx5_ib_wq_event;
  4575. rwq->ibwq.event_handler = init_attr->event_handler;
  4576. return &rwq->ibwq;
  4577. err_copy:
  4578. mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp);
  4579. err_user_rq:
  4580. destroy_user_rq(dev, pd, rwq, udata);
  4581. err:
  4582. kfree(rwq);
  4583. return ERR_PTR(err);
  4584. }
  4585. int mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata)
  4586. {
  4587. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4588. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4589. int ret;
  4590. ret = mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp);
  4591. if (ret)
  4592. return ret;
  4593. destroy_user_rq(dev, wq->pd, rwq, udata);
  4594. kfree(rwq);
  4595. return 0;
  4596. }
  4597. int mlx5_ib_create_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_table,
  4598. struct ib_rwq_ind_table_init_attr *init_attr,
  4599. struct ib_udata *udata)
  4600. {
  4601. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl =
  4602. to_mrwq_ind_table(ib_rwq_ind_table);
  4603. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_table->device);
  4604. int sz = 1 << init_attr->log_ind_tbl_size;
  4605. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4606. size_t min_resp_len;
  4607. int inlen;
  4608. int err;
  4609. int i;
  4610. u32 *in;
  4611. void *rqtc;
  4612. if (udata->inlen > 0 &&
  4613. !ib_is_udata_cleared(udata, 0,
  4614. udata->inlen))
  4615. return -EOPNOTSUPP;
  4616. if (init_attr->log_ind_tbl_size >
  4617. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4618. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4619. init_attr->log_ind_tbl_size,
  4620. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4621. return -EINVAL;
  4622. }
  4623. min_resp_len =
  4624. offsetofend(struct mlx5_ib_create_rwq_ind_tbl_resp, reserved);
  4625. if (udata->outlen && udata->outlen < min_resp_len)
  4626. return -EINVAL;
  4627. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4628. in = kvzalloc(inlen, GFP_KERNEL);
  4629. if (!in)
  4630. return -ENOMEM;
  4631. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4632. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4633. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4634. for (i = 0; i < sz; i++)
  4635. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4636. rwq_ind_tbl->uid = to_mpd(init_attr->ind_tbl[0]->pd)->uid;
  4637. MLX5_SET(create_rqt_in, in, uid, rwq_ind_tbl->uid);
  4638. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4639. kvfree(in);
  4640. if (err)
  4641. return err;
  4642. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4643. if (udata->outlen) {
  4644. resp.response_length =
  4645. offsetofend(struct mlx5_ib_create_rwq_ind_tbl_resp,
  4646. response_length);
  4647. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4648. if (err)
  4649. goto err_copy;
  4650. }
  4651. return 0;
  4652. err_copy:
  4653. mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid);
  4654. return err;
  4655. }
  4656. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4657. {
  4658. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4659. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4660. return mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid);
  4661. }
  4662. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4663. u32 wq_attr_mask, struct ib_udata *udata)
  4664. {
  4665. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4666. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4667. struct mlx5_ib_modify_wq ucmd = {};
  4668. size_t required_cmd_sz;
  4669. int curr_wq_state;
  4670. int wq_state;
  4671. int inlen;
  4672. int err;
  4673. void *rqc;
  4674. void *in;
  4675. required_cmd_sz = offsetofend(struct mlx5_ib_modify_wq, reserved);
  4676. if (udata->inlen < required_cmd_sz)
  4677. return -EINVAL;
  4678. if (udata->inlen > sizeof(ucmd) &&
  4679. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4680. udata->inlen - sizeof(ucmd)))
  4681. return -EOPNOTSUPP;
  4682. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4683. return -EFAULT;
  4684. if (ucmd.comp_mask || ucmd.reserved)
  4685. return -EOPNOTSUPP;
  4686. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4687. in = kvzalloc(inlen, GFP_KERNEL);
  4688. if (!in)
  4689. return -ENOMEM;
  4690. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4691. curr_wq_state = wq_attr->curr_wq_state;
  4692. wq_state = wq_attr->wq_state;
  4693. if (curr_wq_state == IB_WQS_ERR)
  4694. curr_wq_state = MLX5_RQC_STATE_ERR;
  4695. if (wq_state == IB_WQS_ERR)
  4696. wq_state = MLX5_RQC_STATE_ERR;
  4697. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4698. MLX5_SET(modify_rq_in, in, uid, to_mpd(wq->pd)->uid);
  4699. MLX5_SET(rqc, rqc, state, wq_state);
  4700. if (wq_attr_mask & IB_WQ_FLAGS) {
  4701. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4702. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4703. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4704. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4705. "supported\n");
  4706. err = -EOPNOTSUPP;
  4707. goto out;
  4708. }
  4709. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4710. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4711. MLX5_SET(rqc, rqc, vsd,
  4712. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4713. }
  4714. if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4715. mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
  4716. err = -EOPNOTSUPP;
  4717. goto out;
  4718. }
  4719. }
  4720. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4721. u16 set_id;
  4722. set_id = mlx5_ib_get_counters_id(dev, 0);
  4723. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4724. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4725. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4726. MLX5_SET(rqc, rqc, counter_set_id, set_id);
  4727. } else
  4728. dev_info_once(
  4729. &dev->ib_dev.dev,
  4730. "Receive WQ counters are not supported on current FW\n");
  4731. }
  4732. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in);
  4733. if (!err)
  4734. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4735. out:
  4736. kvfree(in);
  4737. return err;
  4738. }
  4739. struct mlx5_ib_drain_cqe {
  4740. struct ib_cqe cqe;
  4741. struct completion done;
  4742. };
  4743. static void mlx5_ib_drain_qp_done(struct ib_cq *cq, struct ib_wc *wc)
  4744. {
  4745. struct mlx5_ib_drain_cqe *cqe = container_of(wc->wr_cqe,
  4746. struct mlx5_ib_drain_cqe,
  4747. cqe);
  4748. complete(&cqe->done);
  4749. }
  4750. /* This function returns only once the drained WR was completed */
  4751. static void handle_drain_completion(struct ib_cq *cq,
  4752. struct mlx5_ib_drain_cqe *sdrain,
  4753. struct mlx5_ib_dev *dev)
  4754. {
  4755. struct mlx5_core_dev *mdev = dev->mdev;
  4756. if (cq->poll_ctx == IB_POLL_DIRECT) {
  4757. while (wait_for_completion_timeout(&sdrain->done, HZ / 10) <= 0)
  4758. ib_process_cq_direct(cq, -1);
  4759. return;
  4760. }
  4761. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4762. struct mlx5_ib_cq *mcq = to_mcq(cq);
  4763. bool triggered = false;
  4764. unsigned long flags;
  4765. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  4766. /* Make sure that the CQ handler won't run if wasn't run yet */
  4767. if (!mcq->mcq.reset_notify_added)
  4768. mcq->mcq.reset_notify_added = 1;
  4769. else
  4770. triggered = true;
  4771. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  4772. if (triggered) {
  4773. /* Wait for any scheduled/running task to be ended */
  4774. switch (cq->poll_ctx) {
  4775. case IB_POLL_SOFTIRQ:
  4776. irq_poll_disable(&cq->iop);
  4777. irq_poll_enable(&cq->iop);
  4778. break;
  4779. case IB_POLL_WORKQUEUE:
  4780. cancel_work_sync(&cq->work);
  4781. break;
  4782. default:
  4783. WARN_ON_ONCE(1);
  4784. }
  4785. }
  4786. /* Run the CQ handler - this makes sure that the drain WR will
  4787. * be processed if wasn't processed yet.
  4788. */
  4789. mcq->mcq.comp(&mcq->mcq, NULL);
  4790. }
  4791. wait_for_completion(&sdrain->done);
  4792. }
  4793. void mlx5_ib_drain_sq(struct ib_qp *qp)
  4794. {
  4795. struct ib_cq *cq = qp->send_cq;
  4796. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  4797. struct mlx5_ib_drain_cqe sdrain;
  4798. const struct ib_send_wr *bad_swr;
  4799. struct ib_rdma_wr swr = {
  4800. .wr = {
  4801. .next = NULL,
  4802. { .wr_cqe = &sdrain.cqe, },
  4803. .opcode = IB_WR_RDMA_WRITE,
  4804. },
  4805. };
  4806. int ret;
  4807. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  4808. struct mlx5_core_dev *mdev = dev->mdev;
  4809. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  4810. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4811. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  4812. return;
  4813. }
  4814. sdrain.cqe.done = mlx5_ib_drain_qp_done;
  4815. init_completion(&sdrain.done);
  4816. ret = mlx5_ib_post_send_drain(qp, &swr.wr, &bad_swr);
  4817. if (ret) {
  4818. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  4819. return;
  4820. }
  4821. handle_drain_completion(cq, &sdrain, dev);
  4822. }
  4823. void mlx5_ib_drain_rq(struct ib_qp *qp)
  4824. {
  4825. struct ib_cq *cq = qp->recv_cq;
  4826. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  4827. struct mlx5_ib_drain_cqe rdrain;
  4828. struct ib_recv_wr rwr = {};
  4829. const struct ib_recv_wr *bad_rwr;
  4830. int ret;
  4831. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  4832. struct mlx5_core_dev *mdev = dev->mdev;
  4833. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  4834. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4835. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  4836. return;
  4837. }
  4838. rwr.wr_cqe = &rdrain.cqe;
  4839. rdrain.cqe.done = mlx5_ib_drain_qp_done;
  4840. init_completion(&rdrain.done);
  4841. ret = mlx5_ib_post_recv_drain(qp, &rwr, &bad_rwr);
  4842. if (ret) {
  4843. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  4844. return;
  4845. }
  4846. handle_drain_completion(cq, &rdrain, dev);
  4847. }
  4848. /*
  4849. * Bind a qp to a counter. If @counter is NULL then bind the qp to
  4850. * the default counter
  4851. */
  4852. int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter)
  4853. {
  4854. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  4855. struct mlx5_ib_qp *mqp = to_mqp(qp);
  4856. int err = 0;
  4857. mutex_lock(&mqp->mutex);
  4858. if (mqp->state == IB_QPS_RESET) {
  4859. qp->counter = counter;
  4860. goto out;
  4861. }
  4862. if (!MLX5_CAP_GEN(dev->mdev, rts2rts_qp_counters_set_id)) {
  4863. err = -EOPNOTSUPP;
  4864. goto out;
  4865. }
  4866. if (mqp->state == IB_QPS_RTS) {
  4867. err = __mlx5_ib_qp_set_counter(qp, counter);
  4868. if (!err)
  4869. qp->counter = counter;
  4870. goto out;
  4871. }
  4872. mqp->counter_pending = 1;
  4873. qp->counter = counter;
  4874. out:
  4875. mutex_unlock(&mqp->mutex);
  4876. return err;
  4877. }