mlx4_ib.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #ifndef MLX4_IB_H
  34. #define MLX4_IB_H
  35. #include <linux/compiler.h>
  36. #include <linux/list.h>
  37. #include <linux/mutex.h>
  38. #include <linux/idr.h>
  39. #include <rdma/ib_verbs.h>
  40. #include <rdma/ib_umem.h>
  41. #include <rdma/ib_mad.h>
  42. #include <rdma/ib_sa.h>
  43. #include <linux/mlx4/device.h>
  44. #include <linux/mlx4/doorbell.h>
  45. #include <linux/mlx4/qp.h>
  46. #include <linux/mlx4/cq.h>
  47. #define MLX4_IB_DRV_NAME "mlx4_ib"
  48. #ifdef pr_fmt
  49. #undef pr_fmt
  50. #endif
  51. #define pr_fmt(fmt) "<" MLX4_IB_DRV_NAME "> %s: " fmt, __func__
  52. #define mlx4_ib_warn(ibdev, format, arg...) \
  53. dev_warn((ibdev)->dev.parent, MLX4_IB_DRV_NAME ": " format, ## arg)
  54. enum {
  55. MLX4_IB_SQ_MIN_WQE_SHIFT = 6,
  56. MLX4_IB_MAX_HEADROOM = 2048
  57. };
  58. #define MLX4_IB_SQ_HEADROOM(shift) ((MLX4_IB_MAX_HEADROOM >> (shift)) + 1)
  59. #define MLX4_IB_SQ_MAX_SPARE (MLX4_IB_SQ_HEADROOM(MLX4_IB_SQ_MIN_WQE_SHIFT))
  60. /*module param to indicate if SM assigns the alias_GUID*/
  61. extern int mlx4_ib_sm_guid_assign;
  62. #define MLX4_IB_UC_STEER_QPN_ALIGN 1
  63. #define MLX4_IB_UC_MAX_NUM_QPS 256
  64. enum hw_bar_type {
  65. HW_BAR_BF,
  66. HW_BAR_DB,
  67. HW_BAR_CLOCK,
  68. HW_BAR_COUNT
  69. };
  70. struct mlx4_ib_ucontext {
  71. struct ib_ucontext ibucontext;
  72. struct mlx4_uar uar;
  73. struct list_head db_page_list;
  74. struct mutex db_page_mutex;
  75. struct list_head wqn_ranges_list;
  76. struct mutex wqn_ranges_mutex; /* protect wqn_ranges_list */
  77. };
  78. struct mlx4_ib_pd {
  79. struct ib_pd ibpd;
  80. u32 pdn;
  81. };
  82. struct mlx4_ib_xrcd {
  83. struct ib_xrcd ibxrcd;
  84. u32 xrcdn;
  85. struct ib_pd *pd;
  86. struct ib_cq *cq;
  87. };
  88. struct mlx4_ib_cq_buf {
  89. struct mlx4_buf buf;
  90. struct mlx4_mtt mtt;
  91. int entry_size;
  92. };
  93. struct mlx4_ib_cq_resize {
  94. struct mlx4_ib_cq_buf buf;
  95. int cqe;
  96. };
  97. struct mlx4_ib_cq {
  98. struct ib_cq ibcq;
  99. struct mlx4_cq mcq;
  100. struct mlx4_ib_cq_buf buf;
  101. struct mlx4_ib_cq_resize *resize_buf;
  102. struct mlx4_db db;
  103. spinlock_t lock;
  104. struct mutex resize_mutex;
  105. struct ib_umem *umem;
  106. struct ib_umem *resize_umem;
  107. int create_flags;
  108. /* List of qps that it serves.*/
  109. struct list_head send_qp_list;
  110. struct list_head recv_qp_list;
  111. };
  112. #define MLX4_MR_PAGES_ALIGN 0x40
  113. struct mlx4_ib_mr {
  114. struct ib_mr ibmr;
  115. __be64 *pages;
  116. dma_addr_t page_map;
  117. u32 npages;
  118. u32 max_pages;
  119. struct mlx4_mr mmr;
  120. struct ib_umem *umem;
  121. size_t page_map_size;
  122. };
  123. struct mlx4_ib_mw {
  124. struct ib_mw ibmw;
  125. struct mlx4_mw mmw;
  126. };
  127. #define MAX_REGS_PER_FLOW 2
  128. struct mlx4_flow_reg_id {
  129. u64 id;
  130. u64 mirror;
  131. };
  132. struct mlx4_ib_flow {
  133. struct ib_flow ibflow;
  134. /* translating DMFS verbs sniffer rule to FW API requires two reg IDs */
  135. struct mlx4_flow_reg_id reg_id[MAX_REGS_PER_FLOW];
  136. };
  137. struct mlx4_ib_wq {
  138. u64 *wrid;
  139. spinlock_t lock;
  140. int wqe_cnt;
  141. int max_post;
  142. int max_gs;
  143. int offset;
  144. int wqe_shift;
  145. unsigned head;
  146. unsigned tail;
  147. };
  148. enum {
  149. MLX4_IB_QP_CREATE_ROCE_V2_GSI = IB_QP_CREATE_RESERVED_START
  150. };
  151. enum mlx4_ib_qp_flags {
  152. MLX4_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
  153. MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
  154. MLX4_IB_QP_NETIF = IB_QP_CREATE_NETIF_QP,
  155. MLX4_IB_QP_SCATTER_FCS = IB_QP_CREATE_SCATTER_FCS,
  156. /* Mellanox specific flags start from IB_QP_CREATE_RESERVED_START */
  157. MLX4_IB_ROCE_V2_GSI_QP = MLX4_IB_QP_CREATE_ROCE_V2_GSI,
  158. MLX4_IB_SRIOV_TUNNEL_QP = 1 << 30,
  159. MLX4_IB_SRIOV_SQP = 1 << 31,
  160. };
  161. struct mlx4_ib_gid_entry {
  162. struct list_head list;
  163. union ib_gid gid;
  164. int added;
  165. u8 port;
  166. };
  167. enum mlx4_ib_qp_type {
  168. /*
  169. * IB_QPT_SMI and IB_QPT_GSI have to be the first two entries
  170. * here (and in that order) since the MAD layer uses them as
  171. * indices into a 2-entry table.
  172. */
  173. MLX4_IB_QPT_SMI = IB_QPT_SMI,
  174. MLX4_IB_QPT_GSI = IB_QPT_GSI,
  175. MLX4_IB_QPT_RC = IB_QPT_RC,
  176. MLX4_IB_QPT_UC = IB_QPT_UC,
  177. MLX4_IB_QPT_UD = IB_QPT_UD,
  178. MLX4_IB_QPT_RAW_IPV6 = IB_QPT_RAW_IPV6,
  179. MLX4_IB_QPT_RAW_ETHERTYPE = IB_QPT_RAW_ETHERTYPE,
  180. MLX4_IB_QPT_RAW_PACKET = IB_QPT_RAW_PACKET,
  181. MLX4_IB_QPT_XRC_INI = IB_QPT_XRC_INI,
  182. MLX4_IB_QPT_XRC_TGT = IB_QPT_XRC_TGT,
  183. MLX4_IB_QPT_PROXY_SMI_OWNER = 1 << 16,
  184. MLX4_IB_QPT_PROXY_SMI = 1 << 17,
  185. MLX4_IB_QPT_PROXY_GSI = 1 << 18,
  186. MLX4_IB_QPT_TUN_SMI_OWNER = 1 << 19,
  187. MLX4_IB_QPT_TUN_SMI = 1 << 20,
  188. MLX4_IB_QPT_TUN_GSI = 1 << 21,
  189. };
  190. #define MLX4_IB_QPT_ANY_SRIOV (MLX4_IB_QPT_PROXY_SMI_OWNER | \
  191. MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER | \
  192. MLX4_IB_QPT_TUN_SMI | MLX4_IB_QPT_TUN_GSI)
  193. enum mlx4_ib_mad_ifc_flags {
  194. MLX4_MAD_IFC_IGNORE_MKEY = 1,
  195. MLX4_MAD_IFC_IGNORE_BKEY = 2,
  196. MLX4_MAD_IFC_IGNORE_KEYS = (MLX4_MAD_IFC_IGNORE_MKEY |
  197. MLX4_MAD_IFC_IGNORE_BKEY),
  198. MLX4_MAD_IFC_NET_VIEW = 4,
  199. };
  200. enum {
  201. MLX4_NUM_TUNNEL_BUFS = 512,
  202. MLX4_NUM_WIRE_BUFS = 2048,
  203. };
  204. struct mlx4_ib_tunnel_header {
  205. struct mlx4_av av;
  206. __be32 remote_qpn;
  207. __be32 qkey;
  208. __be16 vlan;
  209. u8 mac[6];
  210. __be16 pkey_index;
  211. u8 reserved[6];
  212. };
  213. struct mlx4_ib_buf {
  214. void *addr;
  215. dma_addr_t map;
  216. };
  217. struct mlx4_rcv_tunnel_hdr {
  218. __be32 flags_src_qp; /* flags[6:5] is defined for VLANs:
  219. * 0x0 - no vlan was in the packet
  220. * 0x01 - C-VLAN was in the packet */
  221. u8 g_ml_path; /* gid bit stands for ipv6/4 header in RoCE */
  222. u8 reserved;
  223. __be16 pkey_index;
  224. __be16 sl_vid;
  225. __be16 slid_mac_47_32;
  226. __be32 mac_31_0;
  227. };
  228. struct mlx4_ib_proxy_sqp_hdr {
  229. struct ib_grh grh;
  230. struct mlx4_rcv_tunnel_hdr tun;
  231. } __packed;
  232. struct mlx4_roce_smac_vlan_info {
  233. u64 smac;
  234. int smac_index;
  235. int smac_port;
  236. u64 candidate_smac;
  237. int candidate_smac_index;
  238. int candidate_smac_port;
  239. u16 vid;
  240. int vlan_index;
  241. int vlan_port;
  242. u16 candidate_vid;
  243. int candidate_vlan_index;
  244. int candidate_vlan_port;
  245. int update_vid;
  246. };
  247. struct mlx4_wqn_range {
  248. int base_wqn;
  249. int size;
  250. int refcount;
  251. bool dirty;
  252. struct list_head list;
  253. };
  254. struct mlx4_ib_rss {
  255. unsigned int base_qpn_tbl_sz;
  256. u8 flags;
  257. u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
  258. };
  259. enum {
  260. /*
  261. * Largest possible UD header: send with GRH and immediate
  262. * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
  263. * tag. (LRH would only use 8 bytes, so Ethernet is the
  264. * biggest case)
  265. */
  266. MLX4_IB_UD_HEADER_SIZE = 82,
  267. MLX4_IB_LSO_HEADER_SPARE = 128,
  268. };
  269. struct mlx4_ib_sqp {
  270. int pkey_index;
  271. u32 qkey;
  272. u32 send_psn;
  273. struct ib_ud_header ud_header;
  274. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  275. struct ib_qp *roce_v2_gsi;
  276. };
  277. struct mlx4_ib_qp {
  278. union {
  279. struct ib_qp ibqp;
  280. struct ib_wq ibwq;
  281. };
  282. struct mlx4_qp mqp;
  283. struct mlx4_buf buf;
  284. struct mlx4_db db;
  285. struct mlx4_ib_wq rq;
  286. u32 doorbell_qpn;
  287. __be32 sq_signal_bits;
  288. unsigned sq_next_wqe;
  289. int sq_spare_wqes;
  290. struct mlx4_ib_wq sq;
  291. enum mlx4_ib_qp_type mlx4_ib_qp_type;
  292. struct ib_umem *umem;
  293. struct mlx4_mtt mtt;
  294. int buf_size;
  295. struct mutex mutex;
  296. u16 xrcdn;
  297. u32 flags;
  298. u8 port;
  299. u8 alt_port;
  300. u8 atomic_rd_en;
  301. u8 resp_depth;
  302. u8 sq_no_prefetch;
  303. u8 state;
  304. int mlx_type;
  305. u32 inl_recv_sz;
  306. struct list_head gid_list;
  307. struct list_head steering_rules;
  308. struct mlx4_ib_buf *sqp_proxy_rcv;
  309. struct mlx4_roce_smac_vlan_info pri;
  310. struct mlx4_roce_smac_vlan_info alt;
  311. u64 reg_id;
  312. struct list_head qps_list;
  313. struct list_head cq_recv_list;
  314. struct list_head cq_send_list;
  315. struct counter_index *counter_index;
  316. struct mlx4_wqn_range *wqn_range;
  317. /* Number of RSS QP parents that uses this WQ */
  318. u32 rss_usecnt;
  319. union {
  320. struct mlx4_ib_rss *rss_ctx;
  321. struct mlx4_ib_sqp *sqp;
  322. };
  323. };
  324. struct mlx4_ib_srq {
  325. struct ib_srq ibsrq;
  326. struct mlx4_srq msrq;
  327. struct mlx4_buf buf;
  328. struct mlx4_db db;
  329. u64 *wrid;
  330. spinlock_t lock;
  331. int head;
  332. int tail;
  333. u16 wqe_ctr;
  334. struct ib_umem *umem;
  335. struct mlx4_mtt mtt;
  336. struct mutex mutex;
  337. };
  338. struct mlx4_ib_ah {
  339. struct ib_ah ibah;
  340. union mlx4_ext_av av;
  341. };
  342. struct mlx4_ib_rwq_ind_table {
  343. struct ib_rwq_ind_table ib_rwq_ind_tbl;
  344. };
  345. /****************************************/
  346. /* alias guid support */
  347. /****************************************/
  348. #define NUM_PORT_ALIAS_GUID 2
  349. #define NUM_ALIAS_GUID_IN_REC 8
  350. #define NUM_ALIAS_GUID_REC_IN_PORT 16
  351. #define GUID_REC_SIZE 8
  352. #define NUM_ALIAS_GUID_PER_PORT 128
  353. #define MLX4_NOT_SET_GUID (0x00LL)
  354. #define MLX4_GUID_FOR_DELETE_VAL (~(0x00LL))
  355. enum mlx4_guid_alias_rec_status {
  356. MLX4_GUID_INFO_STATUS_IDLE,
  357. MLX4_GUID_INFO_STATUS_SET,
  358. };
  359. #define GUID_STATE_NEED_PORT_INIT 0x01
  360. enum mlx4_guid_alias_rec_method {
  361. MLX4_GUID_INFO_RECORD_SET = IB_MGMT_METHOD_SET,
  362. MLX4_GUID_INFO_RECORD_DELETE = IB_SA_METHOD_DELETE,
  363. };
  364. struct mlx4_sriov_alias_guid_info_rec_det {
  365. u8 all_recs[GUID_REC_SIZE * NUM_ALIAS_GUID_IN_REC];
  366. ib_sa_comp_mask guid_indexes; /*indicates what from the 8 records are valid*/
  367. enum mlx4_guid_alias_rec_status status; /*indicates the administraively status of the record.*/
  368. unsigned int guids_retry_schedule[NUM_ALIAS_GUID_IN_REC];
  369. u64 time_to_run;
  370. };
  371. struct mlx4_sriov_alias_guid_port_rec_det {
  372. struct mlx4_sriov_alias_guid_info_rec_det all_rec_per_port[NUM_ALIAS_GUID_REC_IN_PORT];
  373. struct workqueue_struct *wq;
  374. struct delayed_work alias_guid_work;
  375. u32 port;
  376. u32 state_flags;
  377. struct mlx4_sriov_alias_guid *parent;
  378. struct list_head cb_list;
  379. };
  380. struct mlx4_sriov_alias_guid {
  381. struct mlx4_sriov_alias_guid_port_rec_det ports_guid[MLX4_MAX_PORTS];
  382. spinlock_t ag_work_lock;
  383. struct ib_sa_client *sa_client;
  384. };
  385. struct mlx4_ib_demux_work {
  386. struct work_struct work;
  387. struct mlx4_ib_dev *dev;
  388. int slave;
  389. int do_init;
  390. u8 port;
  391. };
  392. struct mlx4_ib_tun_tx_buf {
  393. struct mlx4_ib_buf buf;
  394. struct ib_ah *ah;
  395. };
  396. struct mlx4_ib_demux_pv_qp {
  397. struct ib_qp *qp;
  398. enum ib_qp_type proxy_qpt;
  399. struct mlx4_ib_buf *ring;
  400. struct mlx4_ib_tun_tx_buf *tx_ring;
  401. spinlock_t tx_lock;
  402. unsigned tx_ix_head;
  403. unsigned tx_ix_tail;
  404. };
  405. enum mlx4_ib_demux_pv_state {
  406. DEMUX_PV_STATE_DOWN,
  407. DEMUX_PV_STATE_STARTING,
  408. DEMUX_PV_STATE_ACTIVE,
  409. DEMUX_PV_STATE_DOWNING,
  410. };
  411. struct mlx4_ib_demux_pv_ctx {
  412. int port;
  413. int slave;
  414. enum mlx4_ib_demux_pv_state state;
  415. int has_smi;
  416. struct ib_device *ib_dev;
  417. struct ib_cq *cq;
  418. struct ib_pd *pd;
  419. struct work_struct work;
  420. struct workqueue_struct *wq;
  421. struct workqueue_struct *wi_wq;
  422. struct mlx4_ib_demux_pv_qp qp[2];
  423. };
  424. struct mlx4_ib_demux_ctx {
  425. struct ib_device *ib_dev;
  426. int port;
  427. struct workqueue_struct *wq;
  428. struct workqueue_struct *wi_wq;
  429. struct workqueue_struct *ud_wq;
  430. spinlock_t ud_lock;
  431. atomic64_t subnet_prefix;
  432. __be64 guid_cache[128];
  433. struct mlx4_ib_dev *dev;
  434. /* the following lock protects both mcg_table and mcg_mgid0_list */
  435. struct mutex mcg_table_lock;
  436. struct rb_root mcg_table;
  437. struct list_head mcg_mgid0_list;
  438. struct workqueue_struct *mcg_wq;
  439. struct mlx4_ib_demux_pv_ctx **tun;
  440. atomic_t tid;
  441. int flushing; /* flushing the work queue */
  442. };
  443. struct mlx4_ib_sriov {
  444. struct mlx4_ib_demux_ctx demux[MLX4_MAX_PORTS];
  445. struct mlx4_ib_demux_pv_ctx *sqps[MLX4_MAX_PORTS];
  446. /* when using this spinlock you should use "irq" because
  447. * it may be called from interrupt context.*/
  448. spinlock_t going_down_lock;
  449. int is_going_down;
  450. struct mlx4_sriov_alias_guid alias_guid;
  451. /* CM paravirtualization fields */
  452. struct xarray pv_id_table;
  453. u32 pv_id_next;
  454. spinlock_t id_map_lock;
  455. struct rb_root sl_id_map;
  456. struct list_head cm_list;
  457. struct xarray xa_rej_tmout;
  458. };
  459. struct gid_cache_context {
  460. int real_index;
  461. int refcount;
  462. };
  463. struct gid_entry {
  464. union ib_gid gid;
  465. enum ib_gid_type gid_type;
  466. struct gid_cache_context *ctx;
  467. u16 vlan_id;
  468. };
  469. struct mlx4_port_gid_table {
  470. struct gid_entry gids[MLX4_MAX_PORT_GIDS];
  471. };
  472. struct mlx4_ib_iboe {
  473. spinlock_t lock;
  474. struct net_device *netdevs[MLX4_MAX_PORTS];
  475. atomic64_t mac[MLX4_MAX_PORTS];
  476. struct notifier_block nb;
  477. struct mlx4_port_gid_table gids[MLX4_MAX_PORTS];
  478. enum ib_port_state last_port_state[MLX4_MAX_PORTS];
  479. };
  480. struct pkey_mgt {
  481. u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
  482. u16 phys_pkey_cache[MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
  483. struct list_head pkey_port_list[MLX4_MFUNC_MAX];
  484. struct kobject *device_parent[MLX4_MFUNC_MAX];
  485. };
  486. struct mlx4_ib_iov_sysfs_attr {
  487. void *ctx;
  488. struct kobject *kobj;
  489. unsigned long data;
  490. u32 entry_num;
  491. char name[15];
  492. struct device_attribute dentry;
  493. struct device *dev;
  494. };
  495. struct mlx4_ib_iov_sysfs_attr_ar {
  496. struct mlx4_ib_iov_sysfs_attr dentries[3 * NUM_ALIAS_GUID_PER_PORT + 1];
  497. };
  498. struct mlx4_ib_iov_port {
  499. char name[100];
  500. u8 num;
  501. struct mlx4_ib_dev *dev;
  502. struct list_head list;
  503. struct mlx4_ib_iov_sysfs_attr_ar *dentr_ar;
  504. struct ib_port_attr attr;
  505. struct kobject *cur_port;
  506. struct kobject *admin_alias_parent;
  507. struct kobject *gids_parent;
  508. struct kobject *pkeys_parent;
  509. struct kobject *mcgs_parent;
  510. struct mlx4_ib_iov_sysfs_attr mcg_dentry;
  511. };
  512. struct counter_index {
  513. struct list_head list;
  514. u32 index;
  515. u8 allocated;
  516. };
  517. struct mlx4_ib_counters {
  518. struct list_head counters_list;
  519. struct mutex mutex; /* mutex for accessing counters list */
  520. u32 default_counter;
  521. };
  522. #define MLX4_DIAG_COUNTERS_TYPES 2
  523. struct mlx4_ib_diag_counters {
  524. struct rdma_stat_desc *descs;
  525. u32 *offset;
  526. u32 num_counters;
  527. };
  528. struct mlx4_ib_dev {
  529. struct ib_device ib_dev;
  530. struct mlx4_dev *dev;
  531. int num_ports;
  532. void __iomem *uar_map;
  533. struct mlx4_uar priv_uar;
  534. u32 priv_pdn;
  535. MLX4_DECLARE_DOORBELL_LOCK(uar_lock);
  536. struct ib_mad_agent *send_agent[MLX4_MAX_PORTS][2];
  537. struct ib_ah *sm_ah[MLX4_MAX_PORTS];
  538. spinlock_t sm_lock;
  539. atomic64_t sl2vl[MLX4_MAX_PORTS];
  540. struct mlx4_ib_sriov sriov;
  541. struct mutex cap_mask_mutex;
  542. bool ib_active;
  543. struct mlx4_ib_iboe iboe;
  544. struct mlx4_ib_counters counters_table[MLX4_MAX_PORTS];
  545. int *eq_table;
  546. struct kobject *iov_parent;
  547. struct kobject *ports_parent;
  548. struct kobject *dev_ports_parent[MLX4_MFUNC_MAX];
  549. struct mlx4_ib_iov_port iov_ports[MLX4_MAX_PORTS];
  550. struct pkey_mgt pkeys;
  551. unsigned long *ib_uc_qpns_bitmap;
  552. int steer_qpn_count;
  553. int steer_qpn_base;
  554. int steering_support;
  555. struct mlx4_ib_qp *qp1_proxy[MLX4_MAX_PORTS];
  556. /* lock when destroying qp1_proxy and getting netdev events */
  557. struct mutex qp1_proxy_lock[MLX4_MAX_PORTS];
  558. u8 bond_next_port;
  559. /* protect resources needed as part of reset flow */
  560. spinlock_t reset_flow_resource_lock;
  561. struct list_head qp_list;
  562. struct mlx4_ib_diag_counters diag_counters[MLX4_DIAG_COUNTERS_TYPES];
  563. };
  564. struct ib_event_work {
  565. struct work_struct work;
  566. struct mlx4_ib_dev *ib_dev;
  567. struct mlx4_eqe ib_eqe;
  568. int port;
  569. };
  570. struct mlx4_ib_qp_tunnel_init_attr {
  571. struct ib_qp_init_attr init_attr;
  572. int slave;
  573. enum ib_qp_type proxy_qp_type;
  574. u32 port;
  575. };
  576. struct mlx4_uverbs_ex_query_device {
  577. __u32 comp_mask;
  578. __u32 reserved;
  579. };
  580. static inline struct mlx4_ib_dev *to_mdev(struct ib_device *ibdev)
  581. {
  582. return container_of(ibdev, struct mlx4_ib_dev, ib_dev);
  583. }
  584. static inline struct mlx4_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
  585. {
  586. return container_of(ibucontext, struct mlx4_ib_ucontext, ibucontext);
  587. }
  588. static inline struct mlx4_ib_pd *to_mpd(struct ib_pd *ibpd)
  589. {
  590. return container_of(ibpd, struct mlx4_ib_pd, ibpd);
  591. }
  592. static inline struct mlx4_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
  593. {
  594. return container_of(ibxrcd, struct mlx4_ib_xrcd, ibxrcd);
  595. }
  596. static inline struct mlx4_ib_cq *to_mcq(struct ib_cq *ibcq)
  597. {
  598. return container_of(ibcq, struct mlx4_ib_cq, ibcq);
  599. }
  600. static inline struct mlx4_ib_cq *to_mibcq(struct mlx4_cq *mcq)
  601. {
  602. return container_of(mcq, struct mlx4_ib_cq, mcq);
  603. }
  604. static inline struct mlx4_ib_mr *to_mmr(struct ib_mr *ibmr)
  605. {
  606. return container_of(ibmr, struct mlx4_ib_mr, ibmr);
  607. }
  608. static inline struct mlx4_ib_mw *to_mmw(struct ib_mw *ibmw)
  609. {
  610. return container_of(ibmw, struct mlx4_ib_mw, ibmw);
  611. }
  612. static inline struct mlx4_ib_flow *to_mflow(struct ib_flow *ibflow)
  613. {
  614. return container_of(ibflow, struct mlx4_ib_flow, ibflow);
  615. }
  616. static inline struct mlx4_ib_qp *to_mqp(struct ib_qp *ibqp)
  617. {
  618. return container_of(ibqp, struct mlx4_ib_qp, ibqp);
  619. }
  620. static inline struct mlx4_ib_qp *to_mibqp(struct mlx4_qp *mqp)
  621. {
  622. return container_of(mqp, struct mlx4_ib_qp, mqp);
  623. }
  624. static inline struct mlx4_ib_srq *to_msrq(struct ib_srq *ibsrq)
  625. {
  626. return container_of(ibsrq, struct mlx4_ib_srq, ibsrq);
  627. }
  628. static inline struct mlx4_ib_srq *to_mibsrq(struct mlx4_srq *msrq)
  629. {
  630. return container_of(msrq, struct mlx4_ib_srq, msrq);
  631. }
  632. static inline struct mlx4_ib_ah *to_mah(struct ib_ah *ibah)
  633. {
  634. return container_of(ibah, struct mlx4_ib_ah, ibah);
  635. }
  636. static inline u8 mlx4_ib_bond_next_port(struct mlx4_ib_dev *dev)
  637. {
  638. dev->bond_next_port = (dev->bond_next_port + 1) % dev->num_ports;
  639. return dev->bond_next_port + 1;
  640. }
  641. int mlx4_ib_init_sriov(struct mlx4_ib_dev *dev);
  642. void mlx4_ib_close_sriov(struct mlx4_ib_dev *dev);
  643. int mlx4_ib_db_map_user(struct ib_udata *udata, unsigned long virt,
  644. struct mlx4_db *db);
  645. void mlx4_ib_db_unmap_user(struct mlx4_ib_ucontext *context, struct mlx4_db *db);
  646. struct ib_mr *mlx4_ib_get_dma_mr(struct ib_pd *pd, int acc);
  647. int mlx4_ib_umem_write_mtt(struct mlx4_ib_dev *dev, struct mlx4_mtt *mtt,
  648. struct ib_umem *umem);
  649. struct ib_mr *mlx4_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
  650. u64 virt_addr, int access_flags,
  651. struct ib_udata *udata);
  652. int mlx4_ib_dereg_mr(struct ib_mr *mr, struct ib_udata *udata);
  653. int mlx4_ib_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
  654. int mlx4_ib_dealloc_mw(struct ib_mw *mw);
  655. struct ib_mr *mlx4_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
  656. u32 max_num_sg);
  657. int mlx4_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
  658. unsigned int *sg_offset);
  659. int mlx4_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
  660. int mlx4_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
  661. int mlx4_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
  662. struct ib_udata *udata);
  663. int mlx4_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
  664. int mlx4_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
  665. int mlx4_ib_arm_cq(struct ib_cq *cq, enum ib_cq_notify_flags flags);
  666. void __mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq);
  667. void mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq);
  668. int mlx4_ib_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
  669. struct ib_udata *udata);
  670. int mlx4_ib_create_ah_slave(struct ib_ah *ah, struct rdma_ah_attr *ah_attr,
  671. int slave_sgid_index, u8 *s_mac, u16 vlan_tag);
  672. int mlx4_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
  673. static inline int mlx4_ib_destroy_ah(struct ib_ah *ah, u32 flags)
  674. {
  675. return 0;
  676. }
  677. int mlx4_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
  678. struct ib_udata *udata);
  679. int mlx4_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
  680. enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
  681. int mlx4_ib_query_srq(struct ib_srq *srq, struct ib_srq_attr *srq_attr);
  682. int mlx4_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
  683. void mlx4_ib_free_srq_wqe(struct mlx4_ib_srq *srq, int wqe_index);
  684. int mlx4_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
  685. const struct ib_recv_wr **bad_wr);
  686. int mlx4_ib_create_qp(struct ib_qp *qp, struct ib_qp_init_attr *init_attr,
  687. struct ib_udata *udata);
  688. int mlx4_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
  689. void mlx4_ib_drain_sq(struct ib_qp *qp);
  690. void mlx4_ib_drain_rq(struct ib_qp *qp);
  691. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  692. int attr_mask, struct ib_udata *udata);
  693. int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  694. struct ib_qp_init_attr *qp_init_attr);
  695. int mlx4_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  696. const struct ib_send_wr **bad_wr);
  697. int mlx4_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  698. const struct ib_recv_wr **bad_wr);
  699. int mlx4_MAD_IFC(struct mlx4_ib_dev *dev, int mad_ifc_flags,
  700. int port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  701. const void *in_mad, void *response_mad);
  702. int mlx4_ib_process_mad(struct ib_device *ibdev, int mad_flags, u32 port_num,
  703. const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  704. const struct ib_mad *in, struct ib_mad *out,
  705. size_t *out_mad_size, u16 *out_mad_pkey_index);
  706. int mlx4_ib_mad_init(struct mlx4_ib_dev *dev);
  707. void mlx4_ib_mad_cleanup(struct mlx4_ib_dev *dev);
  708. int __mlx4_ib_query_port(struct ib_device *ibdev, u32 port,
  709. struct ib_port_attr *props, int netw_view);
  710. int __mlx4_ib_query_pkey(struct ib_device *ibdev, u32 port, u16 index,
  711. u16 *pkey, int netw_view);
  712. int __mlx4_ib_query_gid(struct ib_device *ibdev, u32 port, int index,
  713. union ib_gid *gid, int netw_view);
  714. static inline bool mlx4_ib_ah_grh_present(struct mlx4_ib_ah *ah)
  715. {
  716. u32 port = be32_to_cpu(ah->av.ib.port_pd) >> 24 & 3;
  717. if (rdma_port_get_link_layer(ah->ibah.device, port) == IB_LINK_LAYER_ETHERNET)
  718. return true;
  719. return !!(ah->av.ib.g_slid & 0x80);
  720. }
  721. int mlx4_ib_mcg_port_init(struct mlx4_ib_demux_ctx *ctx);
  722. void mlx4_ib_mcg_port_cleanup(struct mlx4_ib_demux_ctx *ctx, int destroy_wq);
  723. void clean_vf_mcast(struct mlx4_ib_demux_ctx *ctx, int slave);
  724. int mlx4_ib_mcg_init(void);
  725. void mlx4_ib_mcg_destroy(void);
  726. int mlx4_ib_find_real_gid(struct ib_device *ibdev, u32 port, __be64 guid);
  727. int mlx4_ib_mcg_multiplex_handler(struct ib_device *ibdev, int port, int slave,
  728. struct ib_sa_mad *sa_mad);
  729. int mlx4_ib_mcg_demux_handler(struct ib_device *ibdev, int port, int slave,
  730. struct ib_sa_mad *mad);
  731. int mlx4_ib_add_mc(struct mlx4_ib_dev *mdev, struct mlx4_ib_qp *mqp,
  732. union ib_gid *gid);
  733. void mlx4_ib_dispatch_event(struct mlx4_ib_dev *dev, u32 port_num,
  734. enum ib_event_type type);
  735. void mlx4_ib_tunnels_update_work(struct work_struct *work);
  736. int mlx4_ib_send_to_slave(struct mlx4_ib_dev *dev, int slave, u32 port,
  737. enum ib_qp_type qpt, struct ib_wc *wc,
  738. struct ib_grh *grh, struct ib_mad *mad);
  739. int mlx4_ib_send_to_wire(struct mlx4_ib_dev *dev, int slave, u32 port,
  740. enum ib_qp_type dest_qpt, u16 pkey_index, u32 remote_qpn,
  741. u32 qkey, struct rdma_ah_attr *attr, u8 *s_mac,
  742. u16 vlan_id, struct ib_mad *mad);
  743. __be64 mlx4_ib_get_new_demux_tid(struct mlx4_ib_demux_ctx *ctx);
  744. int mlx4_ib_demux_cm_handler(struct ib_device *ibdev, int port, int *slave,
  745. struct ib_mad *mad);
  746. int mlx4_ib_multiplex_cm_handler(struct ib_device *ibdev, int port, int slave_id,
  747. struct ib_mad *mad);
  748. void mlx4_ib_cm_paravirt_init(struct mlx4_ib_dev *dev);
  749. void mlx4_ib_cm_paravirt_clean(struct mlx4_ib_dev *dev, int slave_id);
  750. /* alias guid support */
  751. void mlx4_ib_init_alias_guid_work(struct mlx4_ib_dev *dev, int port);
  752. int mlx4_ib_init_alias_guid_service(struct mlx4_ib_dev *dev);
  753. void mlx4_ib_destroy_alias_guid_service(struct mlx4_ib_dev *dev);
  754. void mlx4_ib_invalidate_all_guid_record(struct mlx4_ib_dev *dev, int port);
  755. void mlx4_ib_notify_slaves_on_guid_change(struct mlx4_ib_dev *dev,
  756. int block_num,
  757. u32 port_num, u8 *p_data);
  758. void mlx4_ib_update_cache_on_guid_change(struct mlx4_ib_dev *dev,
  759. int block_num, u32 port_num,
  760. u8 *p_data);
  761. int add_sysfs_port_mcg_attr(struct mlx4_ib_dev *device, int port_num,
  762. struct attribute *attr);
  763. void del_sysfs_port_mcg_attr(struct mlx4_ib_dev *device, int port_num,
  764. struct attribute *attr);
  765. ib_sa_comp_mask mlx4_ib_get_aguid_comp_mask_from_ix(int index);
  766. void mlx4_ib_slave_alias_guid_event(struct mlx4_ib_dev *dev, int slave,
  767. int port, int slave_init);
  768. int mlx4_ib_device_register_sysfs(struct mlx4_ib_dev *device) ;
  769. void mlx4_ib_device_unregister_sysfs(struct mlx4_ib_dev *device);
  770. __be64 mlx4_ib_gen_node_guid(void);
  771. int mlx4_ib_steer_qp_alloc(struct mlx4_ib_dev *dev, int count, int *qpn);
  772. void mlx4_ib_steer_qp_free(struct mlx4_ib_dev *dev, u32 qpn, int count);
  773. int mlx4_ib_steer_qp_reg(struct mlx4_ib_dev *mdev, struct mlx4_ib_qp *mqp,
  774. int is_attach);
  775. struct ib_mr *mlx4_ib_rereg_user_mr(struct ib_mr *mr, int flags, u64 start,
  776. u64 length, u64 virt_addr,
  777. int mr_access_flags, struct ib_pd *pd,
  778. struct ib_udata *udata);
  779. int mlx4_ib_gid_index_to_real_index(struct mlx4_ib_dev *ibdev,
  780. const struct ib_gid_attr *attr);
  781. void mlx4_sched_ib_sl2vl_update_work(struct mlx4_ib_dev *ibdev,
  782. int port);
  783. void mlx4_ib_sl2vl_update(struct mlx4_ib_dev *mdev, int port);
  784. struct ib_wq *mlx4_ib_create_wq(struct ib_pd *pd,
  785. struct ib_wq_init_attr *init_attr,
  786. struct ib_udata *udata);
  787. int mlx4_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
  788. int mlx4_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  789. u32 wq_attr_mask, struct ib_udata *udata);
  790. int mlx4_ib_create_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl,
  791. struct ib_rwq_ind_table_init_attr *init_attr,
  792. struct ib_udata *udata);
  793. static inline int
  794. mlx4_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table)
  795. {
  796. return 0;
  797. }
  798. int mlx4_ib_umem_calc_optimal_mtt_size(struct ib_umem *umem, u64 start_va,
  799. int *num_of_mtts);
  800. int mlx4_ib_cm_init(void);
  801. void mlx4_ib_cm_destroy(void);
  802. #endif /* MLX4_IB_H */