i40iw_hw.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. // SPDX-License-Identifier: GPL-2.0 or Linux-OpenIB
  2. /* Copyright (c) 2015 - 2021 Intel Corporation */
  3. #include "osdep.h"
  4. #include "type.h"
  5. #include "i40iw_hw.h"
  6. #include "protos.h"
  7. static u32 i40iw_regs[IRDMA_MAX_REGS] = {
  8. I40E_PFPE_CQPTAIL,
  9. I40E_PFPE_CQPDB,
  10. I40E_PFPE_CCQPSTATUS,
  11. I40E_PFPE_CCQPHIGH,
  12. I40E_PFPE_CCQPLOW,
  13. I40E_PFPE_CQARM,
  14. I40E_PFPE_CQACK,
  15. I40E_PFPE_AEQALLOC,
  16. I40E_PFPE_CQPERRCODES,
  17. I40E_PFPE_WQEALLOC,
  18. I40E_PFINT_DYN_CTLN(0),
  19. I40IW_DB_ADDR_OFFSET,
  20. I40E_GLPCI_LBARCTRL,
  21. I40E_GLPE_CPUSTATUS0,
  22. I40E_GLPE_CPUSTATUS1,
  23. I40E_GLPE_CPUSTATUS2,
  24. I40E_PFINT_AEQCTL,
  25. I40E_PFINT_CEQCTL(0),
  26. I40E_VSIQF_CTL(0),
  27. I40E_PFHMC_PDINV,
  28. I40E_GLHMC_VFPDINV(0),
  29. I40E_GLPE_CRITERR,
  30. 0xffffffff /* PFINT_RATEN not used in FPK */
  31. };
  32. static u32 i40iw_stat_offsets_32[IRDMA_HW_STAT_INDEX_MAX_32] = {
  33. I40E_GLPES_PFIP4RXDISCARD(0),
  34. I40E_GLPES_PFIP4RXTRUNC(0),
  35. I40E_GLPES_PFIP4TXNOROUTE(0),
  36. I40E_GLPES_PFIP6RXDISCARD(0),
  37. I40E_GLPES_PFIP6RXTRUNC(0),
  38. I40E_GLPES_PFIP6TXNOROUTE(0),
  39. I40E_GLPES_PFTCPRTXSEG(0),
  40. I40E_GLPES_PFTCPRXOPTERR(0),
  41. I40E_GLPES_PFTCPRXPROTOERR(0),
  42. I40E_GLPES_PFRXVLANERR(0)
  43. };
  44. static u32 i40iw_stat_offsets_64[IRDMA_HW_STAT_INDEX_MAX_64] = {
  45. I40E_GLPES_PFIP4RXOCTSLO(0),
  46. I40E_GLPES_PFIP4RXPKTSLO(0),
  47. I40E_GLPES_PFIP4RXFRAGSLO(0),
  48. I40E_GLPES_PFIP4RXMCPKTSLO(0),
  49. I40E_GLPES_PFIP4TXOCTSLO(0),
  50. I40E_GLPES_PFIP4TXPKTSLO(0),
  51. I40E_GLPES_PFIP4TXFRAGSLO(0),
  52. I40E_GLPES_PFIP4TXMCPKTSLO(0),
  53. I40E_GLPES_PFIP6RXOCTSLO(0),
  54. I40E_GLPES_PFIP6RXPKTSLO(0),
  55. I40E_GLPES_PFIP6RXFRAGSLO(0),
  56. I40E_GLPES_PFIP6RXMCPKTSLO(0),
  57. I40E_GLPES_PFIP6TXOCTSLO(0),
  58. I40E_GLPES_PFIP6TXPKTSLO(0),
  59. I40E_GLPES_PFIP6TXFRAGSLO(0),
  60. I40E_GLPES_PFIP6TXMCPKTSLO(0),
  61. I40E_GLPES_PFTCPRXSEGSLO(0),
  62. I40E_GLPES_PFTCPTXSEGLO(0),
  63. I40E_GLPES_PFRDMARXRDSLO(0),
  64. I40E_GLPES_PFRDMARXSNDSLO(0),
  65. I40E_GLPES_PFRDMARXWRSLO(0),
  66. I40E_GLPES_PFRDMATXRDSLO(0),
  67. I40E_GLPES_PFRDMATXSNDSLO(0),
  68. I40E_GLPES_PFRDMATXWRSLO(0),
  69. I40E_GLPES_PFRDMAVBNDLO(0),
  70. I40E_GLPES_PFRDMAVINVLO(0),
  71. I40E_GLPES_PFIP4RXMCOCTSLO(0),
  72. I40E_GLPES_PFIP4TXMCOCTSLO(0),
  73. I40E_GLPES_PFIP6RXMCOCTSLO(0),
  74. I40E_GLPES_PFIP6TXMCOCTSLO(0),
  75. I40E_GLPES_PFUDPRXPKTSLO(0),
  76. I40E_GLPES_PFUDPTXPKTSLO(0)
  77. };
  78. static u64 i40iw_masks[IRDMA_MAX_MASKS] = {
  79. I40E_PFPE_CCQPSTATUS_CCQP_DONE,
  80. I40E_PFPE_CCQPSTATUS_CCQP_ERR,
  81. I40E_CQPSQ_STAG_PDID,
  82. I40E_CQPSQ_CQ_CEQID,
  83. I40E_CQPSQ_CQ_CQID,
  84. I40E_COMMIT_FPM_CQCNT,
  85. };
  86. static u64 i40iw_shifts[IRDMA_MAX_SHIFTS] = {
  87. I40E_PFPE_CCQPSTATUS_CCQP_DONE_S,
  88. I40E_PFPE_CCQPSTATUS_CCQP_ERR_S,
  89. I40E_CQPSQ_STAG_PDID_S,
  90. I40E_CQPSQ_CQ_CEQID_S,
  91. I40E_CQPSQ_CQ_CQID_S,
  92. I40E_COMMIT_FPM_CQCNT_S,
  93. };
  94. /**
  95. * i40iw_config_ceq- Configure CEQ interrupt
  96. * @dev: pointer to the device structure
  97. * @ceq_id: Completion Event Queue ID
  98. * @idx: vector index
  99. * @enable: Enable CEQ interrupt when true
  100. */
  101. static void i40iw_config_ceq(struct irdma_sc_dev *dev, u32 ceq_id, u32 idx,
  102. bool enable)
  103. {
  104. u32 reg_val;
  105. reg_val = FIELD_PREP(I40E_PFINT_LNKLSTN_FIRSTQ_INDX, ceq_id) |
  106. FIELD_PREP(I40E_PFINT_LNKLSTN_FIRSTQ_TYPE, QUEUE_TYPE_CEQ);
  107. wr32(dev->hw, I40E_PFINT_LNKLSTN(idx - 1), reg_val);
  108. reg_val = FIELD_PREP(I40E_PFINT_DYN_CTLN_ITR_INDX, 0x3) |
  109. FIELD_PREP(I40E_PFINT_DYN_CTLN_INTENA, 0x1);
  110. wr32(dev->hw, I40E_PFINT_DYN_CTLN(idx - 1), reg_val);
  111. reg_val = FIELD_PREP(IRDMA_GLINT_CEQCTL_CAUSE_ENA, enable) |
  112. FIELD_PREP(IRDMA_GLINT_CEQCTL_MSIX_INDX, idx) |
  113. FIELD_PREP(I40E_PFINT_CEQCTL_NEXTQ_INDX, NULL_QUEUE_INDEX) |
  114. FIELD_PREP(IRDMA_GLINT_CEQCTL_ITR_INDX, 0x3);
  115. wr32(dev->hw, i40iw_regs[IRDMA_GLINT_CEQCTL] + 4 * ceq_id, reg_val);
  116. }
  117. /**
  118. * i40iw_ena_irq - Enable interrupt
  119. * @dev: pointer to the device structure
  120. * @idx: vector index
  121. */
  122. static void i40iw_ena_irq(struct irdma_sc_dev *dev, u32 idx)
  123. {
  124. u32 val;
  125. val = FIELD_PREP(IRDMA_GLINT_DYN_CTL_INTENA, 0x1) |
  126. FIELD_PREP(IRDMA_GLINT_DYN_CTL_CLEARPBA, 0x1) |
  127. FIELD_PREP(IRDMA_GLINT_DYN_CTL_ITR_INDX, 0x3);
  128. wr32(dev->hw, i40iw_regs[IRDMA_GLINT_DYN_CTL] + 4 * (idx - 1), val);
  129. }
  130. /**
  131. * i40iw_disable_irq - Disable interrupt
  132. * @dev: pointer to the device structure
  133. * @idx: vector index
  134. */
  135. static void i40iw_disable_irq(struct irdma_sc_dev *dev, u32 idx)
  136. {
  137. wr32(dev->hw, i40iw_regs[IRDMA_GLINT_DYN_CTL] + 4 * (idx - 1), 0);
  138. }
  139. static const struct irdma_irq_ops i40iw_irq_ops = {
  140. .irdma_cfg_aeq = irdma_cfg_aeq,
  141. .irdma_cfg_ceq = i40iw_config_ceq,
  142. .irdma_dis_irq = i40iw_disable_irq,
  143. .irdma_en_irq = i40iw_ena_irq,
  144. };
  145. void i40iw_init_hw(struct irdma_sc_dev *dev)
  146. {
  147. int i;
  148. u8 __iomem *hw_addr;
  149. for (i = 0; i < IRDMA_MAX_REGS; ++i) {
  150. hw_addr = dev->hw->hw_addr;
  151. if (i == IRDMA_DB_ADDR_OFFSET)
  152. hw_addr = NULL;
  153. dev->hw_regs[i] = (u32 __iomem *)(i40iw_regs[i] + hw_addr);
  154. }
  155. for (i = 0; i < IRDMA_HW_STAT_INDEX_MAX_32; ++i)
  156. dev->hw_stats_regs_32[i] = i40iw_stat_offsets_32[i];
  157. for (i = 0; i < IRDMA_HW_STAT_INDEX_MAX_64; ++i)
  158. dev->hw_stats_regs_64[i] = i40iw_stat_offsets_64[i];
  159. dev->hw_attrs.first_hw_vf_fpm_id = I40IW_FIRST_VF_FPM_ID;
  160. dev->hw_attrs.max_hw_vf_fpm_id = IRDMA_MAX_VF_FPM_ID;
  161. for (i = 0; i < IRDMA_MAX_SHIFTS; ++i)
  162. dev->hw_shifts[i] = i40iw_shifts[i];
  163. for (i = 0; i < IRDMA_MAX_MASKS; ++i)
  164. dev->hw_masks[i] = i40iw_masks[i];
  165. dev->wqe_alloc_db = dev->hw_regs[IRDMA_WQEALLOC];
  166. dev->cq_arm_db = dev->hw_regs[IRDMA_CQARM];
  167. dev->aeq_alloc_db = dev->hw_regs[IRDMA_AEQALLOC];
  168. dev->cqp_db = dev->hw_regs[IRDMA_CQPDB];
  169. dev->cq_ack_db = dev->hw_regs[IRDMA_CQACK];
  170. dev->ceq_itr_mask_db = NULL;
  171. dev->aeq_itr_mask_db = NULL;
  172. dev->irq_ops = &i40iw_irq_ops;
  173. /* Setup the hardware limits, hmc may limit further */
  174. dev->hw_attrs.uk_attrs.max_hw_wq_frags = I40IW_MAX_WQ_FRAGMENT_COUNT;
  175. dev->hw_attrs.uk_attrs.max_hw_read_sges = I40IW_MAX_SGE_RD;
  176. dev->hw_attrs.max_hw_device_pages = I40IW_MAX_PUSH_PAGE_COUNT;
  177. dev->hw_attrs.uk_attrs.max_hw_inline = I40IW_MAX_INLINE_DATA_SIZE;
  178. dev->hw_attrs.page_size_cap = SZ_4K | SZ_2M;
  179. dev->hw_attrs.max_hw_ird = I40IW_MAX_IRD_SIZE;
  180. dev->hw_attrs.max_hw_ord = I40IW_MAX_ORD_SIZE;
  181. dev->hw_attrs.max_hw_wqes = I40IW_MAX_WQ_ENTRIES;
  182. dev->hw_attrs.uk_attrs.max_hw_rq_quanta = I40IW_QP_SW_MAX_RQ_QUANTA;
  183. dev->hw_attrs.uk_attrs.max_hw_wq_quanta = I40IW_QP_SW_MAX_WQ_QUANTA;
  184. dev->hw_attrs.uk_attrs.max_hw_sq_chunk = I40IW_MAX_QUANTA_PER_WR;
  185. dev->hw_attrs.max_hw_pds = I40IW_MAX_PDS;
  186. dev->hw_attrs.max_stat_inst = I40IW_MAX_STATS_COUNT;
  187. dev->hw_attrs.max_hw_outbound_msg_size = I40IW_MAX_OUTBOUND_MSG_SIZE;
  188. dev->hw_attrs.max_hw_inbound_msg_size = I40IW_MAX_INBOUND_MSG_SIZE;
  189. dev->hw_attrs.max_qp_wr = I40IW_MAX_QP_WRS;
  190. }