defs.h 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154
  1. /* SPDX-License-Identifier: GPL-2.0 or Linux-OpenIB */
  2. /* Copyright (c) 2015 - 2021 Intel Corporation */
  3. #ifndef IRDMA_DEFS_H
  4. #define IRDMA_DEFS_H
  5. #define IRDMA_FIRST_USER_QP_ID 3
  6. #define ECN_CODE_PT_VAL 2
  7. #define IRDMA_PUSH_OFFSET (8 * 1024 * 1024)
  8. #define IRDMA_PF_FIRST_PUSH_PAGE_INDEX 16
  9. #define IRDMA_PF_BAR_RSVD (60 * 1024)
  10. #define IRDMA_PE_DB_SIZE_4M 1
  11. #define IRDMA_PE_DB_SIZE_8M 2
  12. #define IRDMA_IRD_HW_SIZE_4 0
  13. #define IRDMA_IRD_HW_SIZE_16 1
  14. #define IRDMA_IRD_HW_SIZE_64 2
  15. #define IRDMA_IRD_HW_SIZE_128 3
  16. #define IRDMA_IRD_HW_SIZE_256 4
  17. enum irdma_protocol_used {
  18. IRDMA_ANY_PROTOCOL = 0,
  19. IRDMA_IWARP_PROTOCOL_ONLY = 1,
  20. IRDMA_ROCE_PROTOCOL_ONLY = 2,
  21. };
  22. #define IRDMA_QP_STATE_INVALID 0
  23. #define IRDMA_QP_STATE_IDLE 1
  24. #define IRDMA_QP_STATE_RTS 2
  25. #define IRDMA_QP_STATE_CLOSING 3
  26. #define IRDMA_QP_STATE_SQD 3
  27. #define IRDMA_QP_STATE_RTR 4
  28. #define IRDMA_QP_STATE_TERMINATE 5
  29. #define IRDMA_QP_STATE_ERROR 6
  30. #define IRDMA_MAX_TRAFFIC_CLASS 8
  31. #define IRDMA_MAX_USER_PRIORITY 8
  32. #define IRDMA_MAX_APPS 8
  33. #define IRDMA_MAX_STATS_COUNT 128
  34. #define IRDMA_FIRST_NON_PF_STAT 4
  35. #define IRDMA_MIN_MTU_IPV4 576
  36. #define IRDMA_MIN_MTU_IPV6 1280
  37. #define IRDMA_MTU_TO_MSS_IPV4 40
  38. #define IRDMA_MTU_TO_MSS_IPV6 60
  39. #define IRDMA_DEFAULT_MTU 1500
  40. #define Q2_FPSN_OFFSET 64
  41. #define TERM_DDP_LEN_TAGGED 14
  42. #define TERM_DDP_LEN_UNTAGGED 18
  43. #define TERM_RDMA_LEN 28
  44. #define RDMA_OPCODE_M 0x0f
  45. #define RDMA_READ_REQ_OPCODE 1
  46. #define Q2_BAD_FRAME_OFFSET 72
  47. #define CQE_MAJOR_DRV 0x8000
  48. #define IRDMA_TERM_SENT 1
  49. #define IRDMA_TERM_RCVD 2
  50. #define IRDMA_TERM_DONE 4
  51. #define IRDMA_MAC_HLEN 14
  52. #define IRDMA_CQP_WAIT_POLL_REGS 1
  53. #define IRDMA_CQP_WAIT_POLL_CQ 2
  54. #define IRDMA_CQP_WAIT_EVENT 3
  55. #define IRDMA_AE_SOURCE_RSVD 0x0
  56. #define IRDMA_AE_SOURCE_RQ 0x1
  57. #define IRDMA_AE_SOURCE_RQ_0011 0x3
  58. #define IRDMA_AE_SOURCE_CQ 0x2
  59. #define IRDMA_AE_SOURCE_CQ_0110 0x6
  60. #define IRDMA_AE_SOURCE_CQ_1010 0xa
  61. #define IRDMA_AE_SOURCE_CQ_1110 0xe
  62. #define IRDMA_AE_SOURCE_SQ 0x5
  63. #define IRDMA_AE_SOURCE_SQ_0111 0x7
  64. #define IRDMA_AE_SOURCE_IN_RR_WR 0x9
  65. #define IRDMA_AE_SOURCE_IN_RR_WR_1011 0xb
  66. #define IRDMA_AE_SOURCE_OUT_RR 0xd
  67. #define IRDMA_AE_SOURCE_OUT_RR_1111 0xf
  68. #define IRDMA_TCP_STATE_NON_EXISTENT 0
  69. #define IRDMA_TCP_STATE_CLOSED 1
  70. #define IRDMA_TCP_STATE_LISTEN 2
  71. #define IRDMA_STATE_SYN_SEND 3
  72. #define IRDMA_TCP_STATE_SYN_RECEIVED 4
  73. #define IRDMA_TCP_STATE_ESTABLISHED 5
  74. #define IRDMA_TCP_STATE_CLOSE_WAIT 6
  75. #define IRDMA_TCP_STATE_FIN_WAIT_1 7
  76. #define IRDMA_TCP_STATE_CLOSING 8
  77. #define IRDMA_TCP_STATE_LAST_ACK 9
  78. #define IRDMA_TCP_STATE_FIN_WAIT_2 10
  79. #define IRDMA_TCP_STATE_TIME_WAIT 11
  80. #define IRDMA_TCP_STATE_RESERVED_1 12
  81. #define IRDMA_TCP_STATE_RESERVED_2 13
  82. #define IRDMA_TCP_STATE_RESERVED_3 14
  83. #define IRDMA_TCP_STATE_RESERVED_4 15
  84. #define IRDMA_CQP_SW_SQSIZE_4 4
  85. #define IRDMA_CQP_SW_SQSIZE_2048 2048
  86. #define IRDMA_CQ_TYPE_IWARP 1
  87. #define IRDMA_CQ_TYPE_ILQ 2
  88. #define IRDMA_CQ_TYPE_IEQ 3
  89. #define IRDMA_CQ_TYPE_CQP 4
  90. #define IRDMA_DONE_COUNT 1000
  91. #define IRDMA_SLEEP_COUNT 10
  92. #define IRDMA_UPDATE_SD_BUFF_SIZE 128
  93. #define IRDMA_FEATURE_BUF_SIZE (8 * IRDMA_MAX_FEATURES)
  94. #define IRDMA_MAX_QUANTA_PER_WR 8
  95. #define IRDMA_QP_SW_MAX_WQ_QUANTA 32768
  96. #define IRDMA_QP_SW_MAX_SQ_QUANTA 32768
  97. #define IRDMA_QP_SW_MAX_RQ_QUANTA 32768
  98. #define IRDMA_MAX_QP_WRS(max_quanta_per_wr) \
  99. ((IRDMA_QP_SW_MAX_WQ_QUANTA - IRDMA_SQ_RSVD) / (max_quanta_per_wr))
  100. #define IRDMAQP_TERM_SEND_TERM_AND_FIN 0
  101. #define IRDMAQP_TERM_SEND_TERM_ONLY 1
  102. #define IRDMAQP_TERM_SEND_FIN_ONLY 2
  103. #define IRDMAQP_TERM_DONOT_SEND_TERM_OR_FIN 3
  104. #define IRDMA_QP_TYPE_IWARP 1
  105. #define IRDMA_QP_TYPE_UDA 2
  106. #define IRDMA_QP_TYPE_ROCE_RC 3
  107. #define IRDMA_QP_TYPE_ROCE_UD 4
  108. #define IRDMA_HW_PAGE_SIZE 4096
  109. #define IRDMA_HW_PAGE_SHIFT 12
  110. #define IRDMA_CQE_QTYPE_RQ 0
  111. #define IRDMA_CQE_QTYPE_SQ 1
  112. #define IRDMA_QP_SW_MIN_WQSIZE 8u /* in WRs*/
  113. #define IRDMA_QP_WQE_MIN_SIZE 32
  114. #define IRDMA_QP_WQE_MAX_SIZE 256
  115. #define IRDMA_QP_WQE_MIN_QUANTA 1
  116. #define IRDMA_MAX_RQ_WQE_SHIFT_GEN1 2
  117. #define IRDMA_MAX_RQ_WQE_SHIFT_GEN2 3
  118. #define IRDMA_SQ_RSVD 258
  119. #define IRDMA_RQ_RSVD 1
  120. #define IRDMA_FEATURE_RTS_AE 1ULL
  121. #define IRDMA_FEATURE_CQ_RESIZE 2ULL
  122. #define IRDMAQP_OP_RDMA_WRITE 0x00
  123. #define IRDMAQP_OP_RDMA_READ 0x01
  124. #define IRDMAQP_OP_RDMA_SEND 0x03
  125. #define IRDMAQP_OP_RDMA_SEND_INV 0x04
  126. #define IRDMAQP_OP_RDMA_SEND_SOL_EVENT 0x05
  127. #define IRDMAQP_OP_RDMA_SEND_SOL_EVENT_INV 0x06
  128. #define IRDMAQP_OP_BIND_MW 0x08
  129. #define IRDMAQP_OP_FAST_REGISTER 0x09
  130. #define IRDMAQP_OP_LOCAL_INVALIDATE 0x0a
  131. #define IRDMAQP_OP_RDMA_READ_LOC_INV 0x0b
  132. #define IRDMAQP_OP_NOP 0x0c
  133. #define IRDMAQP_OP_RDMA_WRITE_SOL 0x0d
  134. #define IRDMAQP_OP_GEN_RTS_AE 0x30
  135. enum irdma_cqp_op_type {
  136. IRDMA_OP_CEQ_DESTROY = 1,
  137. IRDMA_OP_AEQ_DESTROY = 2,
  138. IRDMA_OP_DELETE_ARP_CACHE_ENTRY = 3,
  139. IRDMA_OP_MANAGE_APBVT_ENTRY = 4,
  140. IRDMA_OP_CEQ_CREATE = 5,
  141. IRDMA_OP_AEQ_CREATE = 6,
  142. IRDMA_OP_MANAGE_QHASH_TABLE_ENTRY = 7,
  143. IRDMA_OP_QP_MODIFY = 8,
  144. IRDMA_OP_QP_UPLOAD_CONTEXT = 9,
  145. IRDMA_OP_CQ_CREATE = 10,
  146. IRDMA_OP_CQ_DESTROY = 11,
  147. IRDMA_OP_QP_CREATE = 12,
  148. IRDMA_OP_QP_DESTROY = 13,
  149. IRDMA_OP_ALLOC_STAG = 14,
  150. IRDMA_OP_MR_REG_NON_SHARED = 15,
  151. IRDMA_OP_DEALLOC_STAG = 16,
  152. IRDMA_OP_MW_ALLOC = 17,
  153. IRDMA_OP_QP_FLUSH_WQES = 18,
  154. IRDMA_OP_ADD_ARP_CACHE_ENTRY = 19,
  155. IRDMA_OP_MANAGE_PUSH_PAGE = 20,
  156. IRDMA_OP_UPDATE_PE_SDS = 21,
  157. IRDMA_OP_MANAGE_HMC_PM_FUNC_TABLE = 22,
  158. IRDMA_OP_SUSPEND = 23,
  159. IRDMA_OP_RESUME = 24,
  160. IRDMA_OP_MANAGE_VF_PBLE_BP = 25,
  161. IRDMA_OP_QUERY_FPM_VAL = 26,
  162. IRDMA_OP_COMMIT_FPM_VAL = 27,
  163. IRDMA_OP_AH_CREATE = 28,
  164. IRDMA_OP_AH_MODIFY = 29,
  165. IRDMA_OP_AH_DESTROY = 30,
  166. IRDMA_OP_MC_CREATE = 31,
  167. IRDMA_OP_MC_DESTROY = 32,
  168. IRDMA_OP_MC_MODIFY = 33,
  169. IRDMA_OP_STATS_ALLOCATE = 34,
  170. IRDMA_OP_STATS_FREE = 35,
  171. IRDMA_OP_STATS_GATHER = 36,
  172. IRDMA_OP_WS_ADD_NODE = 37,
  173. IRDMA_OP_WS_MODIFY_NODE = 38,
  174. IRDMA_OP_WS_DELETE_NODE = 39,
  175. IRDMA_OP_WS_FAILOVER_START = 40,
  176. IRDMA_OP_WS_FAILOVER_COMPLETE = 41,
  177. IRDMA_OP_SET_UP_MAP = 42,
  178. IRDMA_OP_GEN_AE = 43,
  179. IRDMA_OP_QUERY_RDMA_FEATURES = 44,
  180. IRDMA_OP_ALLOC_LOCAL_MAC_ENTRY = 45,
  181. IRDMA_OP_ADD_LOCAL_MAC_ENTRY = 46,
  182. IRDMA_OP_DELETE_LOCAL_MAC_ENTRY = 47,
  183. IRDMA_OP_CQ_MODIFY = 48,
  184. /* Must be last entry*/
  185. IRDMA_MAX_CQP_OPS = 49,
  186. };
  187. /* CQP SQ WQES */
  188. #define IRDMA_CQP_OP_CREATE_QP 0
  189. #define IRDMA_CQP_OP_MODIFY_QP 0x1
  190. #define IRDMA_CQP_OP_DESTROY_QP 0x02
  191. #define IRDMA_CQP_OP_CREATE_CQ 0x03
  192. #define IRDMA_CQP_OP_MODIFY_CQ 0x04
  193. #define IRDMA_CQP_OP_DESTROY_CQ 0x05
  194. #define IRDMA_CQP_OP_ALLOC_STAG 0x09
  195. #define IRDMA_CQP_OP_REG_MR 0x0a
  196. #define IRDMA_CQP_OP_QUERY_STAG 0x0b
  197. #define IRDMA_CQP_OP_REG_SMR 0x0c
  198. #define IRDMA_CQP_OP_DEALLOC_STAG 0x0d
  199. #define IRDMA_CQP_OP_MANAGE_LOC_MAC_TABLE 0x0e
  200. #define IRDMA_CQP_OP_MANAGE_ARP 0x0f
  201. #define IRDMA_CQP_OP_MANAGE_VF_PBLE_BP 0x10
  202. #define IRDMA_CQP_OP_MANAGE_PUSH_PAGES 0x11
  203. #define IRDMA_CQP_OP_QUERY_RDMA_FEATURES 0x12
  204. #define IRDMA_CQP_OP_UPLOAD_CONTEXT 0x13
  205. #define IRDMA_CQP_OP_ALLOCATE_LOC_MAC_TABLE_ENTRY 0x14
  206. #define IRDMA_CQP_OP_UPLOAD_CONTEXT 0x13
  207. #define IRDMA_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE 0x15
  208. #define IRDMA_CQP_OP_CREATE_CEQ 0x16
  209. #define IRDMA_CQP_OP_DESTROY_CEQ 0x18
  210. #define IRDMA_CQP_OP_CREATE_AEQ 0x19
  211. #define IRDMA_CQP_OP_DESTROY_AEQ 0x1b
  212. #define IRDMA_CQP_OP_CREATE_ADDR_HANDLE 0x1c
  213. #define IRDMA_CQP_OP_MODIFY_ADDR_HANDLE 0x1d
  214. #define IRDMA_CQP_OP_DESTROY_ADDR_HANDLE 0x1e
  215. #define IRDMA_CQP_OP_UPDATE_PE_SDS 0x1f
  216. #define IRDMA_CQP_OP_QUERY_FPM_VAL 0x20
  217. #define IRDMA_CQP_OP_COMMIT_FPM_VAL 0x21
  218. #define IRDMA_CQP_OP_FLUSH_WQES 0x22
  219. /* IRDMA_CQP_OP_GEN_AE is the same value as IRDMA_CQP_OP_FLUSH_WQES */
  220. #define IRDMA_CQP_OP_GEN_AE 0x22
  221. #define IRDMA_CQP_OP_MANAGE_APBVT 0x23
  222. #define IRDMA_CQP_OP_NOP 0x24
  223. #define IRDMA_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY 0x25
  224. #define IRDMA_CQP_OP_CREATE_MCAST_GRP 0x26
  225. #define IRDMA_CQP_OP_MODIFY_MCAST_GRP 0x27
  226. #define IRDMA_CQP_OP_DESTROY_MCAST_GRP 0x28
  227. #define IRDMA_CQP_OP_SUSPEND_QP 0x29
  228. #define IRDMA_CQP_OP_RESUME_QP 0x2a
  229. #define IRDMA_CQP_OP_SHMC_PAGES_ALLOCATED 0x2b
  230. #define IRDMA_CQP_OP_WORK_SCHED_NODE 0x2c
  231. #define IRDMA_CQP_OP_MANAGE_STATS 0x2d
  232. #define IRDMA_CQP_OP_GATHER_STATS 0x2e
  233. #define IRDMA_CQP_OP_UP_MAP 0x2f
  234. /* Async Events codes */
  235. #define IRDMA_AE_AMP_UNALLOCATED_STAG 0x0102
  236. #define IRDMA_AE_AMP_INVALID_STAG 0x0103
  237. #define IRDMA_AE_AMP_BAD_QP 0x0104
  238. #define IRDMA_AE_AMP_BAD_PD 0x0105
  239. #define IRDMA_AE_AMP_BAD_STAG_KEY 0x0106
  240. #define IRDMA_AE_AMP_BAD_STAG_INDEX 0x0107
  241. #define IRDMA_AE_AMP_BOUNDS_VIOLATION 0x0108
  242. #define IRDMA_AE_AMP_RIGHTS_VIOLATION 0x0109
  243. #define IRDMA_AE_AMP_TO_WRAP 0x010a
  244. #define IRDMA_AE_AMP_FASTREG_VALID_STAG 0x010c
  245. #define IRDMA_AE_AMP_FASTREG_MW_STAG 0x010d
  246. #define IRDMA_AE_AMP_FASTREG_INVALID_RIGHTS 0x010e
  247. #define IRDMA_AE_AMP_FASTREG_INVALID_LENGTH 0x0110
  248. #define IRDMA_AE_AMP_INVALIDATE_SHARED 0x0111
  249. #define IRDMA_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS 0x0112
  250. #define IRDMA_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS 0x0113
  251. #define IRDMA_AE_AMP_MWBIND_VALID_STAG 0x0114
  252. #define IRDMA_AE_AMP_MWBIND_OF_MR_STAG 0x0115
  253. #define IRDMA_AE_AMP_MWBIND_TO_ZERO_BASED_STAG 0x0116
  254. #define IRDMA_AE_AMP_MWBIND_TO_MW_STAG 0x0117
  255. #define IRDMA_AE_AMP_MWBIND_INVALID_RIGHTS 0x0118
  256. #define IRDMA_AE_AMP_MWBIND_INVALID_BOUNDS 0x0119
  257. #define IRDMA_AE_AMP_MWBIND_TO_INVALID_PARENT 0x011a
  258. #define IRDMA_AE_AMP_MWBIND_BIND_DISABLED 0x011b
  259. #define IRDMA_AE_PRIV_OPERATION_DENIED 0x011c
  260. #define IRDMA_AE_AMP_INVALIDATE_TYPE1_MW 0x011d
  261. #define IRDMA_AE_AMP_MWBIND_ZERO_BASED_TYPE1_MW 0x011e
  262. #define IRDMA_AE_AMP_FASTREG_INVALID_PBL_HPS_CFG 0x011f
  263. #define IRDMA_AE_AMP_MWBIND_WRONG_TYPE 0x0120
  264. #define IRDMA_AE_AMP_FASTREG_PBLE_MISMATCH 0x0121
  265. #define IRDMA_AE_UDA_XMIT_DGRAM_TOO_LONG 0x0132
  266. #define IRDMA_AE_UDA_XMIT_BAD_PD 0x0133
  267. #define IRDMA_AE_UDA_XMIT_DGRAM_TOO_SHORT 0x0134
  268. #define IRDMA_AE_UDA_L4LEN_INVALID 0x0135
  269. #define IRDMA_AE_BAD_CLOSE 0x0201
  270. #define IRDMA_AE_RDMAP_ROE_BAD_LLP_CLOSE 0x0202
  271. #define IRDMA_AE_CQ_OPERATION_ERROR 0x0203
  272. #define IRDMA_AE_RDMA_READ_WHILE_ORD_ZERO 0x0205
  273. #define IRDMA_AE_STAG_ZERO_INVALID 0x0206
  274. #define IRDMA_AE_IB_RREQ_AND_Q1_FULL 0x0207
  275. #define IRDMA_AE_IB_INVALID_REQUEST 0x0208
  276. #define IRDMA_AE_WQE_UNEXPECTED_OPCODE 0x020a
  277. #define IRDMA_AE_WQE_INVALID_PARAMETER 0x020b
  278. #define IRDMA_AE_WQE_INVALID_FRAG_DATA 0x020c
  279. #define IRDMA_AE_IB_REMOTE_ACCESS_ERROR 0x020d
  280. #define IRDMA_AE_IB_REMOTE_OP_ERROR 0x020e
  281. #define IRDMA_AE_WQE_LSMM_TOO_LONG 0x0220
  282. #define IRDMA_AE_INVALID_REQUEST 0x0223
  283. #define IRDMA_AE_DDP_INVALID_MSN_GAP_IN_MSN 0x0301
  284. #define IRDMA_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER 0x0303
  285. #define IRDMA_AE_DDP_UBE_INVALID_DDP_VERSION 0x0304
  286. #define IRDMA_AE_DDP_UBE_INVALID_MO 0x0305
  287. #define IRDMA_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE 0x0306
  288. #define IRDMA_AE_DDP_UBE_INVALID_QN 0x0307
  289. #define IRDMA_AE_DDP_NO_L_BIT 0x0308
  290. #define IRDMA_AE_RDMAP_ROE_INVALID_RDMAP_VERSION 0x0311
  291. #define IRDMA_AE_RDMAP_ROE_UNEXPECTED_OPCODE 0x0312
  292. #define IRDMA_AE_ROE_INVALID_RDMA_READ_REQUEST 0x0313
  293. #define IRDMA_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP 0x0314
  294. #define IRDMA_AE_ROCE_RSP_LENGTH_ERROR 0x0316
  295. #define IRDMA_AE_ROCE_EMPTY_MCG 0x0380
  296. #define IRDMA_AE_ROCE_BAD_MC_IP_ADDR 0x0381
  297. #define IRDMA_AE_ROCE_BAD_MC_QPID 0x0382
  298. #define IRDMA_AE_MCG_QP_PROTOCOL_MISMATCH 0x0383
  299. #define IRDMA_AE_INVALID_ARP_ENTRY 0x0401
  300. #define IRDMA_AE_INVALID_TCP_OPTION_RCVD 0x0402
  301. #define IRDMA_AE_STALE_ARP_ENTRY 0x0403
  302. #define IRDMA_AE_INVALID_AH_ENTRY 0x0406
  303. #define IRDMA_AE_LLP_CLOSE_COMPLETE 0x0501
  304. #define IRDMA_AE_LLP_CONNECTION_RESET 0x0502
  305. #define IRDMA_AE_LLP_FIN_RECEIVED 0x0503
  306. #define IRDMA_AE_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH 0x0504
  307. #define IRDMA_AE_LLP_RECEIVED_MPA_CRC_ERROR 0x0505
  308. #define IRDMA_AE_LLP_SEGMENT_TOO_SMALL 0x0507
  309. #define IRDMA_AE_LLP_SYN_RECEIVED 0x0508
  310. #define IRDMA_AE_LLP_TERMINATE_RECEIVED 0x0509
  311. #define IRDMA_AE_LLP_TOO_MANY_RETRIES 0x050a
  312. #define IRDMA_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES 0x050b
  313. #define IRDMA_AE_LLP_DOUBT_REACHABILITY 0x050c
  314. #define IRDMA_AE_LLP_CONNECTION_ESTABLISHED 0x050e
  315. #define IRDMA_AE_RESOURCE_EXHAUSTION 0x0520
  316. #define IRDMA_AE_RESET_SENT 0x0601
  317. #define IRDMA_AE_TERMINATE_SENT 0x0602
  318. #define IRDMA_AE_RESET_NOT_SENT 0x0603
  319. #define IRDMA_AE_LCE_QP_CATASTROPHIC 0x0700
  320. #define IRDMA_AE_LCE_FUNCTION_CATASTROPHIC 0x0701
  321. #define IRDMA_AE_LCE_CQ_CATASTROPHIC 0x0702
  322. #define IRDMA_AE_QP_SUSPEND_COMPLETE 0x0900
  323. #define FLD_LS_64(dev, val, field) \
  324. (((u64)(val) << (dev)->hw_shifts[field ## _S]) & (dev)->hw_masks[field ## _M])
  325. #define FLD_RS_64(dev, val, field) \
  326. ((u64)((val) & (dev)->hw_masks[field ## _M]) >> (dev)->hw_shifts[field ## _S])
  327. #define FLD_LS_32(dev, val, field) \
  328. (((val) << (dev)->hw_shifts[field ## _S]) & (dev)->hw_masks[field ## _M])
  329. #define FLD_RS_32(dev, val, field) \
  330. ((u64)((val) & (dev)->hw_masks[field ## _M]) >> (dev)->hw_shifts[field ## _S])
  331. #define IRDMA_STATS_DELTA(a, b, c) ((a) >= (b) ? (a) - (b) : (a) + (c) - (b))
  332. #define IRDMA_MAX_STATS_32 0xFFFFFFFFULL
  333. #define IRDMA_MAX_STATS_48 0xFFFFFFFFFFFFULL
  334. #define IRDMA_MAX_CQ_READ_THRESH 0x3FFFF
  335. #define IRDMA_CQPSQ_QHASH_VLANID GENMASK_ULL(43, 32)
  336. #define IRDMA_CQPSQ_QHASH_QPN GENMASK_ULL(49, 32)
  337. #define IRDMA_CQPSQ_QHASH_QS_HANDLE GENMASK_ULL(9, 0)
  338. #define IRDMA_CQPSQ_QHASH_SRC_PORT GENMASK_ULL(31, 16)
  339. #define IRDMA_CQPSQ_QHASH_DEST_PORT GENMASK_ULL(15, 0)
  340. #define IRDMA_CQPSQ_QHASH_ADDR0 GENMASK_ULL(63, 32)
  341. #define IRDMA_CQPSQ_QHASH_ADDR1 GENMASK_ULL(31, 0)
  342. #define IRDMA_CQPSQ_QHASH_ADDR2 GENMASK_ULL(63, 32)
  343. #define IRDMA_CQPSQ_QHASH_ADDR3 GENMASK_ULL(31, 0)
  344. #define IRDMA_CQPSQ_QHASH_WQEVALID BIT_ULL(63)
  345. #define IRDMA_CQPSQ_QHASH_OPCODE GENMASK_ULL(37, 32)
  346. #define IRDMA_CQPSQ_QHASH_MANAGE GENMASK_ULL(62, 61)
  347. #define IRDMA_CQPSQ_QHASH_IPV4VALID BIT_ULL(60)
  348. #define IRDMA_CQPSQ_QHASH_VLANVALID BIT_ULL(59)
  349. #define IRDMA_CQPSQ_QHASH_ENTRYTYPE GENMASK_ULL(44, 42)
  350. #define IRDMA_CQPSQ_STATS_WQEVALID BIT_ULL(63)
  351. #define IRDMA_CQPSQ_STATS_ALLOC_INST BIT_ULL(62)
  352. #define IRDMA_CQPSQ_STATS_USE_HMC_FCN_INDEX BIT_ULL(60)
  353. #define IRDMA_CQPSQ_STATS_USE_INST BIT_ULL(61)
  354. #define IRDMA_CQPSQ_STATS_OP GENMASK_ULL(37, 32)
  355. #define IRDMA_CQPSQ_STATS_INST_INDEX GENMASK_ULL(6, 0)
  356. #define IRDMA_CQPSQ_STATS_HMC_FCN_INDEX GENMASK_ULL(5, 0)
  357. #define IRDMA_CQPSQ_WS_WQEVALID BIT_ULL(63)
  358. #define IRDMA_CQPSQ_WS_NODEOP GENMASK_ULL(53, 52)
  359. #define IRDMA_CQPSQ_WS_ENABLENODE BIT_ULL(62)
  360. #define IRDMA_CQPSQ_WS_NODETYPE BIT_ULL(61)
  361. #define IRDMA_CQPSQ_WS_PRIOTYPE GENMASK_ULL(60, 59)
  362. #define IRDMA_CQPSQ_WS_TC GENMASK_ULL(58, 56)
  363. #define IRDMA_CQPSQ_WS_VMVFTYPE GENMASK_ULL(55, 54)
  364. #define IRDMA_CQPSQ_WS_VMVFNUM GENMASK_ULL(51, 42)
  365. #define IRDMA_CQPSQ_WS_OP GENMASK_ULL(37, 32)
  366. #define IRDMA_CQPSQ_WS_PARENTID GENMASK_ULL(25, 16)
  367. #define IRDMA_CQPSQ_WS_NODEID GENMASK_ULL(9, 0)
  368. #define IRDMA_CQPSQ_WS_VSI GENMASK_ULL(57, 48)
  369. #define IRDMA_CQPSQ_WS_WEIGHT GENMASK_ULL(38, 32)
  370. #define IRDMA_CQPSQ_UP_WQEVALID BIT_ULL(63)
  371. #define IRDMA_CQPSQ_UP_USEVLAN BIT_ULL(62)
  372. #define IRDMA_CQPSQ_UP_USEOVERRIDE BIT_ULL(61)
  373. #define IRDMA_CQPSQ_UP_OP GENMASK_ULL(37, 32)
  374. #define IRDMA_CQPSQ_UP_HMCFCNIDX GENMASK_ULL(5, 0)
  375. #define IRDMA_CQPSQ_UP_CNPOVERRIDE GENMASK_ULL(37, 32)
  376. #define IRDMA_CQPSQ_QUERY_RDMA_FEATURES_WQEVALID BIT_ULL(63)
  377. #define IRDMA_CQPSQ_QUERY_RDMA_FEATURES_BUF_LEN GENMASK_ULL(31, 0)
  378. #define IRDMA_CQPSQ_QUERY_RDMA_FEATURES_OP GENMASK_ULL(37, 32)
  379. #define IRDMA_CQPSQ_QUERY_RDMA_FEATURES_HW_MODEL_USED GENMASK_ULL(47, 32)
  380. #define IRDMA_CQPSQ_QUERY_RDMA_FEATURES_HW_MAJOR_VERSION GENMASK_ULL(23, 16)
  381. #define IRDMA_CQPSQ_QUERY_RDMA_FEATURES_HW_MINOR_VERSION GENMASK_ULL(7, 0)
  382. #define IRDMA_CQPHC_SQSIZE GENMASK_ULL(11, 8)
  383. #define IRDMA_CQPHC_DISABLE_PFPDUS BIT_ULL(1)
  384. #define IRDMA_CQPHC_ROCEV2_RTO_POLICY BIT_ULL(2)
  385. #define IRDMA_CQPHC_PROTOCOL_USED GENMASK_ULL(4, 3)
  386. #define IRDMA_CQPHC_MIN_RATE GENMASK_ULL(51, 48)
  387. #define IRDMA_CQPHC_MIN_DEC_FACTOR GENMASK_ULL(59, 56)
  388. #define IRDMA_CQPHC_DCQCN_T GENMASK_ULL(15, 0)
  389. #define IRDMA_CQPHC_HAI_FACTOR GENMASK_ULL(47, 32)
  390. #define IRDMA_CQPHC_RAI_FACTOR GENMASK_ULL(63, 48)
  391. #define IRDMA_CQPHC_DCQCN_B GENMASK_ULL(24, 0)
  392. #define IRDMA_CQPHC_DCQCN_F GENMASK_ULL(27, 25)
  393. #define IRDMA_CQPHC_CC_CFG_VALID BIT_ULL(31)
  394. #define IRDMA_CQPHC_RREDUCE_MPERIOD GENMASK_ULL(63, 32)
  395. #define IRDMA_CQPHC_HW_MINVER GENMASK_ULL(15, 0)
  396. #define IRDMA_CQPHC_HW_MAJVER_GEN_1 0
  397. #define IRDMA_CQPHC_HW_MAJVER_GEN_2 1
  398. #define IRDMA_CQPHC_HW_MAJVER_GEN_3 2
  399. #define IRDMA_CQPHC_HW_MAJVER GENMASK_ULL(31, 16)
  400. #define IRDMA_CQPHC_CEQPERVF GENMASK_ULL(39, 32)
  401. #define IRDMA_CQPHC_ENABLED_VFS GENMASK_ULL(37, 32)
  402. #define IRDMA_CQPHC_HMC_PROFILE GENMASK_ULL(2, 0)
  403. #define IRDMA_CQPHC_SVER GENMASK_ULL(31, 24)
  404. #define IRDMA_CQPHC_SQBASE GENMASK_ULL(63, 9)
  405. #define IRDMA_CQPHC_QPCTX GENMASK_ULL(63, 0)
  406. #define IRDMA_QP_DBSA_HW_SQ_TAIL GENMASK_ULL(14, 0)
  407. #define IRDMA_CQ_DBSA_CQEIDX GENMASK_ULL(19, 0)
  408. #define IRDMA_CQ_DBSA_SW_CQ_SELECT GENMASK_ULL(13, 0)
  409. #define IRDMA_CQ_DBSA_ARM_NEXT BIT_ULL(14)
  410. #define IRDMA_CQ_DBSA_ARM_NEXT_SE BIT_ULL(15)
  411. #define IRDMA_CQ_DBSA_ARM_SEQ_NUM GENMASK_ULL(17, 16)
  412. /* CQP and iWARP Completion Queue */
  413. #define IRDMA_CQ_QPCTX IRDMA_CQPHC_QPCTX
  414. #define IRDMA_CCQ_OPRETVAL GENMASK_ULL(31, 0)
  415. #define IRDMA_CQ_MINERR GENMASK_ULL(15, 0)
  416. #define IRDMA_CQ_MAJERR GENMASK_ULL(31, 16)
  417. #define IRDMA_CQ_WQEIDX GENMASK_ULL(46, 32)
  418. #define IRDMA_CQ_EXTCQE BIT_ULL(50)
  419. #define IRDMA_OOO_CMPL BIT_ULL(54)
  420. #define IRDMA_CQ_ERROR BIT_ULL(55)
  421. #define IRDMA_CQ_SQ BIT_ULL(62)
  422. #define IRDMA_CQ_VALID BIT_ULL(63)
  423. #define IRDMA_CQ_IMMVALID BIT_ULL(62)
  424. #define IRDMA_CQ_UDSMACVALID BIT_ULL(61)
  425. #define IRDMA_CQ_UDVLANVALID BIT_ULL(60)
  426. #define IRDMA_CQ_UDSMAC GENMASK_ULL(47, 0)
  427. #define IRDMA_CQ_UDVLAN GENMASK_ULL(63, 48)
  428. #define IRDMA_CQ_IMMDATA_S 0
  429. #define IRDMA_CQ_IMMDATA_M (0xffffffffffffffffULL << IRDMA_CQ_IMMVALID_S)
  430. #define IRDMA_CQ_IMMDATALOW32 GENMASK_ULL(31, 0)
  431. #define IRDMA_CQ_IMMDATAUP32 GENMASK_ULL(63, 32)
  432. #define IRDMACQ_PAYLDLEN GENMASK_ULL(31, 0)
  433. #define IRDMACQ_TCPSEQNUMRTT GENMASK_ULL(63, 32)
  434. #define IRDMACQ_INVSTAG GENMASK_ULL(31, 0)
  435. #define IRDMACQ_QPID GENMASK_ULL(55, 32)
  436. #define IRDMACQ_UDSRCQPN GENMASK_ULL(31, 0)
  437. #define IRDMACQ_PSHDROP BIT_ULL(51)
  438. #define IRDMACQ_STAG BIT_ULL(53)
  439. #define IRDMACQ_IPV4 BIT_ULL(53)
  440. #define IRDMACQ_SOEVENT BIT_ULL(54)
  441. #define IRDMACQ_OP GENMASK_ULL(61, 56)
  442. #define IRDMA_CEQE_CQCTX GENMASK_ULL(62, 0)
  443. #define IRDMA_CEQE_VALID BIT_ULL(63)
  444. /* AEQE format */
  445. #define IRDMA_AEQE_COMPCTX IRDMA_CQPHC_QPCTX
  446. #define IRDMA_AEQE_QPCQID_LOW GENMASK_ULL(17, 0)
  447. #define IRDMA_AEQE_QPCQID_HI BIT_ULL(46)
  448. #define IRDMA_AEQE_WQDESCIDX GENMASK_ULL(32, 18)
  449. #define IRDMA_AEQE_OVERFLOW BIT_ULL(33)
  450. #define IRDMA_AEQE_AECODE GENMASK_ULL(45, 34)
  451. #define IRDMA_AEQE_AESRC GENMASK_ULL(53, 50)
  452. #define IRDMA_AEQE_IWSTATE GENMASK_ULL(56, 54)
  453. #define IRDMA_AEQE_TCPSTATE GENMASK_ULL(60, 57)
  454. #define IRDMA_AEQE_Q2DATA GENMASK_ULL(62, 61)
  455. #define IRDMA_AEQE_VALID BIT_ULL(63)
  456. #define IRDMA_UDA_QPSQ_NEXT_HDR GENMASK_ULL(23, 16)
  457. #define IRDMA_UDA_QPSQ_OPCODE GENMASK_ULL(37, 32)
  458. #define IRDMA_UDA_QPSQ_L4LEN GENMASK_ULL(45, 42)
  459. #define IRDMA_GEN1_UDA_QPSQ_L4LEN GENMASK_ULL(27, 24)
  460. #define IRDMA_UDA_QPSQ_AHIDX GENMASK_ULL(16, 0)
  461. #define IRDMA_UDA_QPSQ_VALID BIT_ULL(63)
  462. #define IRDMA_UDA_QPSQ_SIGCOMPL BIT_ULL(62)
  463. #define IRDMA_UDA_QPSQ_MACLEN GENMASK_ULL(62, 56)
  464. #define IRDMA_UDA_QPSQ_IPLEN GENMASK_ULL(54, 48)
  465. #define IRDMA_UDA_QPSQ_L4T GENMASK_ULL(31, 30)
  466. #define IRDMA_UDA_QPSQ_IIPT GENMASK_ULL(29, 28)
  467. #define IRDMA_UDA_PAYLOADLEN GENMASK_ULL(13, 0)
  468. #define IRDMA_UDA_HDRLEN GENMASK_ULL(24, 16)
  469. #define IRDMA_VLAN_TAG_VALID BIT_ULL(50)
  470. #define IRDMA_UDA_L3PROTO GENMASK_ULL(1, 0)
  471. #define IRDMA_UDA_L4PROTO GENMASK_ULL(17, 16)
  472. #define IRDMA_UDA_QPSQ_DOLOOPBACK BIT_ULL(44)
  473. #define IRDMA_CQPSQ_BUFSIZE GENMASK_ULL(31, 0)
  474. #define IRDMA_CQPSQ_OPCODE GENMASK_ULL(37, 32)
  475. #define IRDMA_CQPSQ_WQEVALID BIT_ULL(63)
  476. #define IRDMA_CQPSQ_TPHVAL GENMASK_ULL(7, 0)
  477. #define IRDMA_CQPSQ_VSIIDX GENMASK_ULL(17, 8)
  478. #define IRDMA_CQPSQ_TPHEN BIT_ULL(60)
  479. #define IRDMA_CQPSQ_PBUFADDR IRDMA_CQPHC_QPCTX
  480. /* Create/Modify/Destroy QP */
  481. #define IRDMA_CQPSQ_QP_NEWMSS GENMASK_ULL(45, 32)
  482. #define IRDMA_CQPSQ_QP_TERMLEN GENMASK_ULL(51, 48)
  483. #define IRDMA_CQPSQ_QP_QPCTX IRDMA_CQPHC_QPCTX
  484. #define IRDMA_CQPSQ_QP_QPID_S 0
  485. #define IRDMA_CQPSQ_QP_QPID_M (0xFFFFFFUL)
  486. #define IRDMA_CQPSQ_QP_OP_S 32
  487. #define IRDMA_CQPSQ_QP_OP_M IRDMACQ_OP_M
  488. #define IRDMA_CQPSQ_QP_ORDVALID BIT_ULL(42)
  489. #define IRDMA_CQPSQ_QP_TOECTXVALID BIT_ULL(43)
  490. #define IRDMA_CQPSQ_QP_CACHEDVARVALID BIT_ULL(44)
  491. #define IRDMA_CQPSQ_QP_VQ BIT_ULL(45)
  492. #define IRDMA_CQPSQ_QP_FORCELOOPBACK BIT_ULL(46)
  493. #define IRDMA_CQPSQ_QP_CQNUMVALID BIT_ULL(47)
  494. #define IRDMA_CQPSQ_QP_QPTYPE GENMASK_ULL(50, 48)
  495. #define IRDMA_CQPSQ_QP_MACVALID BIT_ULL(51)
  496. #define IRDMA_CQPSQ_QP_MSSCHANGE BIT_ULL(52)
  497. #define IRDMA_CQPSQ_QP_IGNOREMWBOUND BIT_ULL(54)
  498. #define IRDMA_CQPSQ_QP_REMOVEHASHENTRY BIT_ULL(55)
  499. #define IRDMA_CQPSQ_QP_TERMACT GENMASK_ULL(57, 56)
  500. #define IRDMA_CQPSQ_QP_RESETCON BIT_ULL(58)
  501. #define IRDMA_CQPSQ_QP_ARPTABIDXVALID BIT_ULL(59)
  502. #define IRDMA_CQPSQ_QP_NEXTIWSTATE GENMASK_ULL(62, 60)
  503. #define IRDMA_CQPSQ_QP_DBSHADOWADDR IRDMA_CQPHC_QPCTX
  504. #define IRDMA_CQPSQ_CQ_CQSIZE GENMASK_ULL(20, 0)
  505. #define IRDMA_CQPSQ_CQ_CQCTX GENMASK_ULL(62, 0)
  506. #define IRDMA_CQPSQ_CQ_SHADOW_READ_THRESHOLD GENMASK(17, 0)
  507. #define IRDMA_CQPSQ_CQ_OP GENMASK_ULL(37, 32)
  508. #define IRDMA_CQPSQ_CQ_CQRESIZE BIT_ULL(43)
  509. #define IRDMA_CQPSQ_CQ_LPBLSIZE GENMASK_ULL(45, 44)
  510. #define IRDMA_CQPSQ_CQ_CHKOVERFLOW BIT_ULL(46)
  511. #define IRDMA_CQPSQ_CQ_VIRTMAP BIT_ULL(47)
  512. #define IRDMA_CQPSQ_CQ_ENCEQEMASK BIT_ULL(48)
  513. #define IRDMA_CQPSQ_CQ_CEQIDVALID BIT_ULL(49)
  514. #define IRDMA_CQPSQ_CQ_AVOIDMEMCNFLCT BIT_ULL(61)
  515. #define IRDMA_CQPSQ_CQ_FIRSTPMPBLIDX GENMASK_ULL(27, 0)
  516. /* Allocate/Register/Register Shared/Deallocate Stag */
  517. #define IRDMA_CQPSQ_STAG_VA_FBO IRDMA_CQPHC_QPCTX
  518. #define IRDMA_CQPSQ_STAG_STAGLEN GENMASK_ULL(45, 0)
  519. #define IRDMA_CQPSQ_STAG_KEY GENMASK_ULL(7, 0)
  520. #define IRDMA_CQPSQ_STAG_IDX GENMASK_ULL(31, 8)
  521. #define IRDMA_CQPSQ_STAG_IDX_S 8
  522. #define IRDMA_CQPSQ_STAG_PARENTSTAGIDX GENMASK_ULL(55, 32)
  523. #define IRDMA_CQPSQ_STAG_MR BIT_ULL(43)
  524. #define IRDMA_CQPSQ_STAG_MWTYPE BIT_ULL(42)
  525. #define IRDMA_CQPSQ_STAG_MW1_BIND_DONT_VLDT_KEY BIT_ULL(58)
  526. #define IRDMA_CQPSQ_STAG_LPBLSIZE IRDMA_CQPSQ_CQ_LPBLSIZE
  527. #define IRDMA_CQPSQ_STAG_HPAGESIZE GENMASK_ULL(47, 46)
  528. #define IRDMA_CQPSQ_STAG_ARIGHTS GENMASK_ULL(52, 48)
  529. #define IRDMA_CQPSQ_STAG_REMACCENABLED BIT_ULL(53)
  530. #define IRDMA_CQPSQ_STAG_VABASEDTO BIT_ULL(59)
  531. #define IRDMA_CQPSQ_STAG_USEHMCFNIDX BIT_ULL(60)
  532. #define IRDMA_CQPSQ_STAG_USEPFRID BIT_ULL(61)
  533. #define IRDMA_CQPSQ_STAG_PBA IRDMA_CQPHC_QPCTX
  534. #define IRDMA_CQPSQ_STAG_HMCFNIDX GENMASK_ULL(5, 0)
  535. #define IRDMA_CQPSQ_STAG_FIRSTPMPBLIDX GENMASK_ULL(27, 0)
  536. #define IRDMA_CQPSQ_QUERYSTAG_IDX IRDMA_CQPSQ_STAG_IDX
  537. #define IRDMA_CQPSQ_MLM_TABLEIDX GENMASK_ULL(5, 0)
  538. #define IRDMA_CQPSQ_MLM_FREEENTRY BIT_ULL(62)
  539. #define IRDMA_CQPSQ_MLM_IGNORE_REF_CNT BIT_ULL(61)
  540. #define IRDMA_CQPSQ_MLM_MAC0 GENMASK_ULL(7, 0)
  541. #define IRDMA_CQPSQ_MLM_MAC1 GENMASK_ULL(15, 8)
  542. #define IRDMA_CQPSQ_MLM_MAC2 GENMASK_ULL(23, 16)
  543. #define IRDMA_CQPSQ_MLM_MAC3 GENMASK_ULL(31, 24)
  544. #define IRDMA_CQPSQ_MLM_MAC4 GENMASK_ULL(39, 32)
  545. #define IRDMA_CQPSQ_MLM_MAC5 GENMASK_ULL(47, 40)
  546. #define IRDMA_CQPSQ_MAT_REACHMAX GENMASK_ULL(31, 0)
  547. #define IRDMA_CQPSQ_MAT_MACADDR GENMASK_ULL(47, 0)
  548. #define IRDMA_CQPSQ_MAT_ARPENTRYIDX GENMASK_ULL(11, 0)
  549. #define IRDMA_CQPSQ_MAT_ENTRYVALID BIT_ULL(42)
  550. #define IRDMA_CQPSQ_MAT_PERMANENT BIT_ULL(43)
  551. #define IRDMA_CQPSQ_MAT_QUERY BIT_ULL(44)
  552. #define IRDMA_CQPSQ_MVPBP_PD_ENTRY_CNT GENMASK_ULL(9, 0)
  553. #define IRDMA_CQPSQ_MVPBP_FIRST_PD_INX GENMASK_ULL(24, 16)
  554. #define IRDMA_CQPSQ_MVPBP_SD_INX GENMASK_ULL(43, 32)
  555. #define IRDMA_CQPSQ_MVPBP_INV_PD_ENT BIT_ULL(62)
  556. #define IRDMA_CQPSQ_MVPBP_PD_PLPBA GENMASK_ULL(63, 3)
  557. /* Manage Push Page - MPP */
  558. #define IRDMA_INVALID_PUSH_PAGE_INDEX_GEN_1 0xffff
  559. #define IRDMA_INVALID_PUSH_PAGE_INDEX 0xffffffff
  560. #define IRDMA_CQPSQ_MPP_QS_HANDLE GENMASK_ULL(9, 0)
  561. #define IRDMA_CQPSQ_MPP_PPIDX GENMASK_ULL(9, 0)
  562. #define IRDMA_CQPSQ_MPP_PPTYPE GENMASK_ULL(61, 60)
  563. #define IRDMA_CQPSQ_MPP_FREE_PAGE BIT_ULL(62)
  564. /* Upload Context - UCTX */
  565. #define IRDMA_CQPSQ_UCTX_QPCTXADDR IRDMA_CQPHC_QPCTX
  566. #define IRDMA_CQPSQ_UCTX_QPID GENMASK_ULL(23, 0)
  567. #define IRDMA_CQPSQ_UCTX_QPTYPE GENMASK_ULL(51, 48)
  568. #define IRDMA_CQPSQ_UCTX_RAWFORMAT BIT_ULL(61)
  569. #define IRDMA_CQPSQ_UCTX_FREEZEQP BIT_ULL(62)
  570. #define IRDMA_CQPSQ_MHMC_VFIDX GENMASK_ULL(15, 0)
  571. #define IRDMA_CQPSQ_MHMC_FREEPMFN BIT_ULL(62)
  572. #define IRDMA_CQPSQ_SHMCRP_HMC_PROFILE GENMASK_ULL(2, 0)
  573. #define IRDMA_CQPSQ_SHMCRP_VFNUM GENMASK_ULL(37, 32)
  574. #define IRDMA_CQPSQ_CEQ_CEQSIZE GENMASK_ULL(21, 0)
  575. #define IRDMA_CQPSQ_CEQ_CEQID GENMASK_ULL(9, 0)
  576. #define IRDMA_CQPSQ_CEQ_LPBLSIZE IRDMA_CQPSQ_CQ_LPBLSIZE
  577. #define IRDMA_CQPSQ_CEQ_VMAP BIT_ULL(47)
  578. #define IRDMA_CQPSQ_CEQ_ITRNOEXPIRE BIT_ULL(46)
  579. #define IRDMA_CQPSQ_CEQ_FIRSTPMPBLIDX GENMASK_ULL(27, 0)
  580. #define IRDMA_CQPSQ_AEQ_AEQECNT GENMASK_ULL(18, 0)
  581. #define IRDMA_CQPSQ_AEQ_LPBLSIZE IRDMA_CQPSQ_CQ_LPBLSIZE
  582. #define IRDMA_CQPSQ_AEQ_VMAP BIT_ULL(47)
  583. #define IRDMA_CQPSQ_AEQ_FIRSTPMPBLIDX GENMASK_ULL(27, 0)
  584. #define IRDMA_COMMIT_FPM_QPCNT GENMASK_ULL(18, 0)
  585. #define IRDMA_COMMIT_FPM_BASE_S 32
  586. #define IRDMA_CQPSQ_CFPM_HMCFNID GENMASK_ULL(5, 0)
  587. #define IRDMA_CQPSQ_FWQE_AECODE GENMASK_ULL(15, 0)
  588. #define IRDMA_CQPSQ_FWQE_AESOURCE GENMASK_ULL(19, 16)
  589. #define IRDMA_CQPSQ_FWQE_RQMNERR GENMASK_ULL(15, 0)
  590. #define IRDMA_CQPSQ_FWQE_RQMJERR GENMASK_ULL(31, 16)
  591. #define IRDMA_CQPSQ_FWQE_SQMNERR GENMASK_ULL(47, 32)
  592. #define IRDMA_CQPSQ_FWQE_SQMJERR GENMASK_ULL(63, 48)
  593. #define IRDMA_CQPSQ_FWQE_QPID GENMASK_ULL(23, 0)
  594. #define IRDMA_CQPSQ_FWQE_GENERATE_AE BIT_ULL(59)
  595. #define IRDMA_CQPSQ_FWQE_USERFLCODE BIT_ULL(60)
  596. #define IRDMA_CQPSQ_FWQE_FLUSHSQ BIT_ULL(61)
  597. #define IRDMA_CQPSQ_FWQE_FLUSHRQ BIT_ULL(62)
  598. #define IRDMA_CQPSQ_MAPT_PORT GENMASK_ULL(15, 0)
  599. #define IRDMA_CQPSQ_MAPT_ADDPORT BIT_ULL(62)
  600. #define IRDMA_CQPSQ_UPESD_SDCMD GENMASK_ULL(31, 0)
  601. #define IRDMA_CQPSQ_UPESD_SDDATALOW GENMASK_ULL(31, 0)
  602. #define IRDMA_CQPSQ_UPESD_SDDATAHI GENMASK_ULL(63, 32)
  603. #define IRDMA_CQPSQ_UPESD_HMCFNID GENMASK_ULL(5, 0)
  604. #define IRDMA_CQPSQ_UPESD_ENTRY_VALID BIT_ULL(63)
  605. #define IRDMA_CQPSQ_UPESD_BM_PF 0
  606. #define IRDMA_CQPSQ_UPESD_BM_CP_LM 1
  607. #define IRDMA_CQPSQ_UPESD_BM_AXF 2
  608. #define IRDMA_CQPSQ_UPESD_BM_LM 4
  609. #define IRDMA_CQPSQ_UPESD_BM GENMASK_ULL(34, 32)
  610. #define IRDMA_CQPSQ_UPESD_ENTRY_COUNT GENMASK_ULL(3, 0)
  611. #define IRDMA_CQPSQ_UPESD_SKIP_ENTRY BIT_ULL(7)
  612. #define IRDMA_CQPSQ_SUSPENDQP_QPID GENMASK_ULL(23, 0)
  613. #define IRDMA_CQPSQ_RESUMEQP_QSHANDLE GENMASK_ULL(31, 0)
  614. #define IRDMA_CQPSQ_RESUMEQP_QPID GENMASK(23, 0)
  615. #define IRDMA_CQPSQ_MIN_STAG_INVALID 0x0001
  616. #define IRDMA_CQPSQ_MIN_SUSPEND_PND 0x0005
  617. #define IRDMA_CQPSQ_MAJ_NO_ERROR 0x0000
  618. #define IRDMA_CQPSQ_MAJ_OBJCACHE_ERROR 0xF000
  619. #define IRDMA_CQPSQ_MAJ_CNTXTCACHE_ERROR 0xF001
  620. #define IRDMA_CQPSQ_MAJ_ERROR 0xFFFF
  621. #define IRDMAQPC_DDP_VER GENMASK_ULL(1, 0)
  622. #define IRDMAQPC_IBRDENABLE BIT_ULL(2)
  623. #define IRDMAQPC_IPV4 BIT_ULL(3)
  624. #define IRDMAQPC_NONAGLE BIT_ULL(4)
  625. #define IRDMAQPC_INSERTVLANTAG BIT_ULL(5)
  626. #define IRDMAQPC_ISQP1 BIT_ULL(6)
  627. #define IRDMAQPC_TIMESTAMP BIT_ULL(7)
  628. #define IRDMAQPC_RQWQESIZE GENMASK_ULL(9, 8)
  629. #define IRDMAQPC_INSERTL2TAG2 BIT_ULL(11)
  630. #define IRDMAQPC_LIMIT GENMASK_ULL(13, 12)
  631. #define IRDMAQPC_ECN_EN BIT_ULL(14)
  632. #define IRDMAQPC_DROPOOOSEG BIT_ULL(15)
  633. #define IRDMAQPC_DUPACK_THRESH GENMASK_ULL(18, 16)
  634. #define IRDMAQPC_ERR_RQ_IDX_VALID BIT_ULL(19)
  635. #define IRDMAQPC_DIS_VLAN_CHECKS GENMASK_ULL(21, 19)
  636. #define IRDMAQPC_DC_TCP_EN BIT_ULL(25)
  637. #define IRDMAQPC_RCVTPHEN BIT_ULL(28)
  638. #define IRDMAQPC_XMITTPHEN BIT_ULL(29)
  639. #define IRDMAQPC_RQTPHEN BIT_ULL(30)
  640. #define IRDMAQPC_SQTPHEN BIT_ULL(31)
  641. #define IRDMAQPC_PPIDX GENMASK_ULL(41, 32)
  642. #define IRDMAQPC_PMENA BIT_ULL(47)
  643. #define IRDMAQPC_RDMAP_VER GENMASK_ULL(63, 62)
  644. #define IRDMAQPC_ROCE_TVER GENMASK_ULL(63, 60)
  645. #define IRDMAQPC_SQADDR IRDMA_CQPHC_QPCTX
  646. #define IRDMAQPC_RQADDR IRDMA_CQPHC_QPCTX
  647. #define IRDMAQPC_TTL GENMASK_ULL(7, 0)
  648. #define IRDMAQPC_RQSIZE GENMASK_ULL(11, 8)
  649. #define IRDMAQPC_SQSIZE GENMASK_ULL(15, 12)
  650. #define IRDMAQPC_GEN1_SRCMACADDRIDX GENMASK(21, 16)
  651. #define IRDMAQPC_AVOIDSTRETCHACK BIT_ULL(23)
  652. #define IRDMAQPC_TOS GENMASK_ULL(31, 24)
  653. #define IRDMAQPC_SRCPORTNUM GENMASK_ULL(47, 32)
  654. #define IRDMAQPC_DESTPORTNUM GENMASK_ULL(63, 48)
  655. #define IRDMAQPC_DESTIPADDR0 GENMASK_ULL(63, 32)
  656. #define IRDMAQPC_DESTIPADDR1 GENMASK_ULL(31, 0)
  657. #define IRDMAQPC_DESTIPADDR2 GENMASK_ULL(63, 32)
  658. #define IRDMAQPC_DESTIPADDR3 GENMASK_ULL(31, 0)
  659. #define IRDMAQPC_SNDMSS GENMASK_ULL(29, 16)
  660. #define IRDMAQPC_SYN_RST_HANDLING GENMASK_ULL(31, 30)
  661. #define IRDMAQPC_VLANTAG GENMASK_ULL(47, 32)
  662. #define IRDMAQPC_ARPIDX GENMASK_ULL(63, 48)
  663. #define IRDMAQPC_FLOWLABEL GENMASK_ULL(19, 0)
  664. #define IRDMAQPC_WSCALE BIT_ULL(20)
  665. #define IRDMAQPC_KEEPALIVE BIT_ULL(21)
  666. #define IRDMAQPC_IGNORE_TCP_OPT BIT_ULL(22)
  667. #define IRDMAQPC_IGNORE_TCP_UNS_OPT BIT_ULL(23)
  668. #define IRDMAQPC_TCPSTATE GENMASK_ULL(31, 28)
  669. #define IRDMAQPC_RCVSCALE GENMASK_ULL(35, 32)
  670. #define IRDMAQPC_SNDSCALE GENMASK_ULL(43, 40)
  671. #define IRDMAQPC_PDIDX GENMASK_ULL(63, 48)
  672. #define IRDMAQPC_PDIDXHI GENMASK_ULL(21, 20)
  673. #define IRDMAQPC_PKEY GENMASK_ULL(47, 32)
  674. #define IRDMAQPC_ACKCREDITS GENMASK_ULL(24, 20)
  675. #define IRDMAQPC_QKEY GENMASK_ULL(63, 32)
  676. #define IRDMAQPC_DESTQP GENMASK_ULL(23, 0)
  677. #define IRDMAQPC_KALIVE_TIMER_MAX_PROBES GENMASK_ULL(23, 16)
  678. #define IRDMAQPC_KEEPALIVE_INTERVAL GENMASK_ULL(31, 24)
  679. #define IRDMAQPC_TIMESTAMP_RECENT GENMASK_ULL(31, 0)
  680. #define IRDMAQPC_TIMESTAMP_AGE GENMASK_ULL(63, 32)
  681. #define IRDMAQPC_SNDNXT GENMASK_ULL(31, 0)
  682. #define IRDMAQPC_ISN GENMASK_ULL(55, 32)
  683. #define IRDMAQPC_PSNNXT GENMASK_ULL(23, 0)
  684. #define IRDMAQPC_LSN GENMASK_ULL(55, 32)
  685. #define IRDMAQPC_SNDWND GENMASK_ULL(63, 32)
  686. #define IRDMAQPC_RCVNXT GENMASK_ULL(31, 0)
  687. #define IRDMAQPC_EPSN GENMASK_ULL(23, 0)
  688. #define IRDMAQPC_RCVWND GENMASK_ULL(63, 32)
  689. #define IRDMAQPC_SNDMAX GENMASK_ULL(31, 0)
  690. #define IRDMAQPC_SNDUNA GENMASK_ULL(63, 32)
  691. #define IRDMAQPC_PSNMAX GENMASK_ULL(23, 0)
  692. #define IRDMAQPC_PSNUNA GENMASK_ULL(55, 32)
  693. #define IRDMAQPC_SRTT GENMASK_ULL(31, 0)
  694. #define IRDMAQPC_RTTVAR GENMASK_ULL(63, 32)
  695. #define IRDMAQPC_SSTHRESH GENMASK_ULL(31, 0)
  696. #define IRDMAQPC_CWND GENMASK_ULL(63, 32)
  697. #define IRDMAQPC_CWNDROCE GENMASK_ULL(55, 32)
  698. #define IRDMAQPC_SNDWL1 GENMASK_ULL(31, 0)
  699. #define IRDMAQPC_SNDWL2 GENMASK_ULL(63, 32)
  700. #define IRDMAQPC_ERR_RQ_IDX GENMASK_ULL(45, 32)
  701. #define IRDMAQPC_RTOMIN GENMASK_ULL(63, 57)
  702. #define IRDMAQPC_MAXSNDWND GENMASK_ULL(31, 0)
  703. #define IRDMAQPC_REXMIT_THRESH GENMASK_ULL(53, 48)
  704. #define IRDMAQPC_RNRNAK_THRESH GENMASK_ULL(56, 54)
  705. #define IRDMAQPC_TXCQNUM GENMASK_ULL(18, 0)
  706. #define IRDMAQPC_RXCQNUM GENMASK_ULL(50, 32)
  707. #define IRDMAQPC_STAT_INDEX GENMASK_ULL(6, 0)
  708. #define IRDMAQPC_Q2ADDR GENMASK_ULL(63, 8)
  709. #define IRDMAQPC_LASTBYTESENT GENMASK_ULL(7, 0)
  710. #define IRDMAQPC_MACADDRESS GENMASK_ULL(63, 16)
  711. #define IRDMAQPC_ORDSIZE GENMASK_ULL(7, 0)
  712. #define IRDMAQPC_IRDSIZE GENMASK_ULL(18, 16)
  713. #define IRDMAQPC_UDPRIVCQENABLE BIT_ULL(19)
  714. #define IRDMAQPC_WRRDRSPOK BIT_ULL(20)
  715. #define IRDMAQPC_RDOK BIT_ULL(21)
  716. #define IRDMAQPC_SNDMARKERS BIT_ULL(22)
  717. #define IRDMAQPC_DCQCNENABLE BIT_ULL(22)
  718. #define IRDMAQPC_FW_CC_ENABLE BIT_ULL(28)
  719. #define IRDMAQPC_RCVNOICRC BIT_ULL(31)
  720. #define IRDMAQPC_BINDEN BIT_ULL(23)
  721. #define IRDMAQPC_FASTREGEN BIT_ULL(24)
  722. #define IRDMAQPC_PRIVEN BIT_ULL(25)
  723. #define IRDMAQPC_TIMELYENABLE BIT_ULL(27)
  724. #define IRDMAQPC_THIGH GENMASK_ULL(63, 52)
  725. #define IRDMAQPC_TLOW GENMASK_ULL(39, 32)
  726. #define IRDMAQPC_REMENDPOINTIDX GENMASK_ULL(16, 0)
  727. #define IRDMAQPC_USESTATSINSTANCE BIT_ULL(26)
  728. #define IRDMAQPC_IWARPMODE BIT_ULL(28)
  729. #define IRDMAQPC_RCVMARKERS BIT_ULL(29)
  730. #define IRDMAQPC_ALIGNHDRS BIT_ULL(30)
  731. #define IRDMAQPC_RCVNOMPACRC BIT_ULL(31)
  732. #define IRDMAQPC_RCVMARKOFFSET GENMASK_ULL(40, 32)
  733. #define IRDMAQPC_SNDMARKOFFSET GENMASK_ULL(56, 48)
  734. #define IRDMAQPC_QPCOMPCTX IRDMA_CQPHC_QPCTX
  735. #define IRDMAQPC_SQTPHVAL GENMASK_ULL(7, 0)
  736. #define IRDMAQPC_RQTPHVAL GENMASK_ULL(15, 8)
  737. #define IRDMAQPC_QSHANDLE GENMASK_ULL(25, 16)
  738. #define IRDMAQPC_EXCEPTION_LAN_QUEUE GENMASK_ULL(43, 32)
  739. #define IRDMAQPC_LOCAL_IPADDR3 GENMASK_ULL(31, 0)
  740. #define IRDMAQPC_LOCAL_IPADDR2 GENMASK_ULL(63, 32)
  741. #define IRDMAQPC_LOCAL_IPADDR1 GENMASK_ULL(31, 0)
  742. #define IRDMAQPC_LOCAL_IPADDR0 GENMASK_ULL(63, 32)
  743. #define IRDMA_FW_VER_MINOR GENMASK_ULL(15, 0)
  744. #define IRDMA_FW_VER_MAJOR GENMASK_ULL(31, 16)
  745. #define IRDMA_FEATURE_INFO GENMASK_ULL(47, 0)
  746. #define IRDMA_FEATURE_CNT GENMASK_ULL(47, 32)
  747. #define IRDMA_FEATURE_TYPE GENMASK_ULL(63, 48)
  748. #define IRDMAQPSQ_OPCODE GENMASK_ULL(37, 32)
  749. #define IRDMAQPSQ_COPY_HOST_PBL BIT_ULL(43)
  750. #define IRDMAQPSQ_ADDFRAGCNT GENMASK_ULL(41, 38)
  751. #define IRDMAQPSQ_PUSHWQE BIT_ULL(56)
  752. #define IRDMAQPSQ_STREAMMODE BIT_ULL(58)
  753. #define IRDMAQPSQ_WAITFORRCVPDU BIT_ULL(59)
  754. #define IRDMAQPSQ_READFENCE BIT_ULL(60)
  755. #define IRDMAQPSQ_LOCALFENCE BIT_ULL(61)
  756. #define IRDMAQPSQ_UDPHEADER BIT_ULL(61)
  757. #define IRDMAQPSQ_L4LEN GENMASK_ULL(45, 42)
  758. #define IRDMAQPSQ_SIGCOMPL BIT_ULL(62)
  759. #define IRDMAQPSQ_VALID BIT_ULL(63)
  760. #define IRDMAQPSQ_FRAG_TO IRDMA_CQPHC_QPCTX
  761. #define IRDMAQPSQ_FRAG_VALID BIT_ULL(63)
  762. #define IRDMAQPSQ_FRAG_LEN GENMASK_ULL(62, 32)
  763. #define IRDMAQPSQ_FRAG_STAG GENMASK_ULL(31, 0)
  764. #define IRDMAQPSQ_GEN1_FRAG_LEN GENMASK_ULL(31, 0)
  765. #define IRDMAQPSQ_GEN1_FRAG_STAG GENMASK_ULL(63, 32)
  766. #define IRDMAQPSQ_REMSTAGINV GENMASK_ULL(31, 0)
  767. #define IRDMAQPSQ_DESTQKEY GENMASK_ULL(31, 0)
  768. #define IRDMAQPSQ_DESTQPN GENMASK_ULL(55, 32)
  769. #define IRDMAQPSQ_AHID GENMASK_ULL(16, 0)
  770. #define IRDMAQPSQ_INLINEDATAFLAG BIT_ULL(57)
  771. #define IRDMA_INLINE_VALID_S 7
  772. #define IRDMAQPSQ_INLINEDATALEN GENMASK_ULL(55, 48)
  773. #define IRDMAQPSQ_IMMDATAFLAG BIT_ULL(47)
  774. #define IRDMAQPSQ_REPORTRTT BIT_ULL(46)
  775. #define IRDMAQPSQ_IMMDATA GENMASK_ULL(63, 0)
  776. #define IRDMAQPSQ_REMSTAG GENMASK_ULL(31, 0)
  777. #define IRDMAQPSQ_REMTO IRDMA_CQPHC_QPCTX
  778. #define IRDMAQPSQ_STAGRIGHTS GENMASK_ULL(52, 48)
  779. #define IRDMAQPSQ_VABASEDTO BIT_ULL(53)
  780. #define IRDMAQPSQ_MEMWINDOWTYPE BIT_ULL(54)
  781. #define IRDMAQPSQ_MWLEN IRDMA_CQPHC_QPCTX
  782. #define IRDMAQPSQ_PARENTMRSTAG GENMASK_ULL(63, 32)
  783. #define IRDMAQPSQ_MWSTAG GENMASK_ULL(31, 0)
  784. #define IRDMAQPSQ_BASEVA_TO_FBO IRDMA_CQPHC_QPCTX
  785. #define IRDMAQPSQ_LOCSTAG GENMASK_ULL(31, 0)
  786. #define IRDMAQPSQ_STAGKEY GENMASK_ULL(7, 0)
  787. #define IRDMAQPSQ_STAGINDEX GENMASK_ULL(31, 8)
  788. #define IRDMAQPSQ_COPYHOSTPBLS BIT_ULL(43)
  789. #define IRDMAQPSQ_LPBLSIZE GENMASK_ULL(45, 44)
  790. #define IRDMAQPSQ_HPAGESIZE GENMASK_ULL(47, 46)
  791. #define IRDMAQPSQ_STAGLEN GENMASK_ULL(40, 0)
  792. #define IRDMAQPSQ_FIRSTPMPBLIDXLO GENMASK_ULL(63, 48)
  793. #define IRDMAQPSQ_FIRSTPMPBLIDXHI GENMASK_ULL(11, 0)
  794. #define IRDMAQPSQ_PBLADDR GENMASK_ULL(63, 12)
  795. /* iwarp QP RQ WQE common fields */
  796. #define IRDMAQPRQ_ADDFRAGCNT IRDMAQPSQ_ADDFRAGCNT
  797. #define IRDMAQPRQ_VALID IRDMAQPSQ_VALID
  798. #define IRDMAQPRQ_COMPLCTX IRDMA_CQPHC_QPCTX
  799. #define IRDMAQPRQ_FRAG_LEN IRDMAQPSQ_FRAG_LEN
  800. #define IRDMAQPRQ_STAG IRDMAQPSQ_FRAG_STAG
  801. #define IRDMAQPRQ_TO IRDMAQPSQ_FRAG_TO
  802. #define IRDMAPFINT_OICR_HMC_ERR_M BIT(26)
  803. #define IRDMAPFINT_OICR_PE_PUSH_M BIT(27)
  804. #define IRDMAPFINT_OICR_PE_CRITERR_M BIT(28)
  805. #define IRDMA_QUERY_FPM_MAX_QPS GENMASK_ULL(18, 0)
  806. #define IRDMA_QUERY_FPM_MAX_CQS GENMASK_ULL(19, 0)
  807. #define IRDMA_QUERY_FPM_FIRST_PE_SD_INDEX GENMASK_ULL(13, 0)
  808. #define IRDMA_QUERY_FPM_MAX_PE_SDS GENMASK_ULL(45, 32)
  809. #define IRDMA_QUERY_FPM_MAX_CEQS GENMASK_ULL(9, 0)
  810. #define IRDMA_QUERY_FPM_XFBLOCKSIZE GENMASK_ULL(63, 32)
  811. #define IRDMA_QUERY_FPM_Q1BLOCKSIZE GENMASK_ULL(63, 32)
  812. #define IRDMA_QUERY_FPM_HTMULTIPLIER GENMASK_ULL(19, 16)
  813. #define IRDMA_QUERY_FPM_TIMERBUCKET GENMASK_ULL(47, 32)
  814. #define IRDMA_QUERY_FPM_RRFBLOCKSIZE GENMASK_ULL(63, 32)
  815. #define IRDMA_QUERY_FPM_RRFFLBLOCKSIZE GENMASK_ULL(63, 32)
  816. #define IRDMA_QUERY_FPM_OOISCFBLOCKSIZE GENMASK_ULL(63, 32)
  817. #define IRDMA_SHMC_PAGE_ALLOCATED_HMC_FN_ID GENMASK_ULL(5, 0)
  818. #define IRDMA_GET_CURRENT_AEQ_ELEM(_aeq) \
  819. ( \
  820. (_aeq)->aeqe_base[IRDMA_RING_CURRENT_TAIL((_aeq)->aeq_ring)].buf \
  821. )
  822. #define IRDMA_GET_CURRENT_CEQ_ELEM(_ceq) \
  823. ( \
  824. (_ceq)->ceqe_base[IRDMA_RING_CURRENT_TAIL((_ceq)->ceq_ring)].buf \
  825. )
  826. #define IRDMA_GET_CEQ_ELEM_AT_POS(_ceq, _pos) \
  827. ( \
  828. (_ceq)->ceqe_base[_pos].buf \
  829. )
  830. #define IRDMA_RING_GET_NEXT_TAIL(_ring, _idx) \
  831. ( \
  832. ((_ring).tail + (_idx)) % (_ring).size \
  833. )
  834. #define IRDMA_CQP_INIT_WQE(wqe) memset(wqe, 0, 64)
  835. #define IRDMA_GET_CURRENT_CQ_ELEM(_cq) \
  836. ( \
  837. (_cq)->cq_base[IRDMA_RING_CURRENT_HEAD((_cq)->cq_ring)].buf \
  838. )
  839. #define IRDMA_GET_CURRENT_EXTENDED_CQ_ELEM(_cq) \
  840. ( \
  841. ((struct irdma_extended_cqe *) \
  842. ((_cq)->cq_base))[IRDMA_RING_CURRENT_HEAD((_cq)->cq_ring)].buf \
  843. )
  844. #define IRDMA_RING_INIT(_ring, _size) \
  845. { \
  846. (_ring).head = 0; \
  847. (_ring).tail = 0; \
  848. (_ring).size = (_size); \
  849. }
  850. #define IRDMA_RING_SIZE(_ring) ((_ring).size)
  851. #define IRDMA_RING_CURRENT_HEAD(_ring) ((_ring).head)
  852. #define IRDMA_RING_CURRENT_TAIL(_ring) ((_ring).tail)
  853. #define IRDMA_RING_MOVE_HEAD(_ring, _retcode) \
  854. { \
  855. register u32 size; \
  856. size = (_ring).size; \
  857. if (!IRDMA_RING_FULL_ERR(_ring)) { \
  858. (_ring).head = ((_ring).head + 1) % size; \
  859. (_retcode) = 0; \
  860. } else { \
  861. (_retcode) = -ENOMEM; \
  862. } \
  863. }
  864. #define IRDMA_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \
  865. { \
  866. register u32 size; \
  867. size = (_ring).size; \
  868. if ((IRDMA_RING_USED_QUANTA(_ring) + (_count)) < size) { \
  869. (_ring).head = ((_ring).head + (_count)) % size; \
  870. (_retcode) = 0; \
  871. } else { \
  872. (_retcode) = -ENOMEM; \
  873. } \
  874. }
  875. #define IRDMA_SQ_RING_MOVE_HEAD(_ring, _retcode) \
  876. { \
  877. register u32 size; \
  878. size = (_ring).size; \
  879. if (!IRDMA_SQ_RING_FULL_ERR(_ring)) { \
  880. (_ring).head = ((_ring).head + 1) % size; \
  881. (_retcode) = 0; \
  882. } else { \
  883. (_retcode) = -ENOMEM; \
  884. } \
  885. }
  886. #define IRDMA_SQ_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \
  887. { \
  888. register u32 size; \
  889. size = (_ring).size; \
  890. if ((IRDMA_RING_USED_QUANTA(_ring) + (_count)) < (size - 256)) { \
  891. (_ring).head = ((_ring).head + (_count)) % size; \
  892. (_retcode) = 0; \
  893. } else { \
  894. (_retcode) = -ENOMEM; \
  895. } \
  896. }
  897. #define IRDMA_RING_MOVE_HEAD_BY_COUNT_NOCHECK(_ring, _count) \
  898. (_ring).head = ((_ring).head + (_count)) % (_ring).size
  899. #define IRDMA_RING_MOVE_TAIL(_ring) \
  900. (_ring).tail = ((_ring).tail + 1) % (_ring).size
  901. #define IRDMA_RING_MOVE_HEAD_NOCHECK(_ring) \
  902. (_ring).head = ((_ring).head + 1) % (_ring).size
  903. #define IRDMA_RING_MOVE_TAIL_BY_COUNT(_ring, _count) \
  904. (_ring).tail = ((_ring).tail + (_count)) % (_ring).size
  905. #define IRDMA_RING_SET_TAIL(_ring, _pos) \
  906. (_ring).tail = (_pos) % (_ring).size
  907. #define IRDMA_RING_FULL_ERR(_ring) \
  908. ( \
  909. (IRDMA_RING_USED_QUANTA(_ring) == ((_ring).size - 1)) \
  910. )
  911. #define IRDMA_ERR_RING_FULL2(_ring) \
  912. ( \
  913. (IRDMA_RING_USED_QUANTA(_ring) == ((_ring).size - 2)) \
  914. )
  915. #define IRDMA_ERR_RING_FULL3(_ring) \
  916. ( \
  917. (IRDMA_RING_USED_QUANTA(_ring) == ((_ring).size - 3)) \
  918. )
  919. #define IRDMA_SQ_RING_FULL_ERR(_ring) \
  920. ( \
  921. (IRDMA_RING_USED_QUANTA(_ring) == ((_ring).size - 257)) \
  922. )
  923. #define IRDMA_ERR_SQ_RING_FULL2(_ring) \
  924. ( \
  925. (IRDMA_RING_USED_QUANTA(_ring) == ((_ring).size - 258)) \
  926. )
  927. #define IRDMA_ERR_SQ_RING_FULL3(_ring) \
  928. ( \
  929. (IRDMA_RING_USED_QUANTA(_ring) == ((_ring).size - 259)) \
  930. )
  931. #define IRDMA_RING_MORE_WORK(_ring) \
  932. ( \
  933. (IRDMA_RING_USED_QUANTA(_ring) != 0) \
  934. )
  935. #define IRDMA_RING_USED_QUANTA(_ring) \
  936. ( \
  937. (((_ring).head + (_ring).size - (_ring).tail) % (_ring).size) \
  938. )
  939. #define IRDMA_RING_FREE_QUANTA(_ring) \
  940. ( \
  941. ((_ring).size - IRDMA_RING_USED_QUANTA(_ring) - 1) \
  942. )
  943. #define IRDMA_SQ_RING_FREE_QUANTA(_ring) \
  944. ( \
  945. ((_ring).size - IRDMA_RING_USED_QUANTA(_ring) - 257) \
  946. )
  947. #define IRDMA_ATOMIC_RING_MOVE_HEAD(_ring, index, _retcode) \
  948. { \
  949. index = IRDMA_RING_CURRENT_HEAD(_ring); \
  950. IRDMA_RING_MOVE_HEAD(_ring, _retcode); \
  951. }
  952. enum irdma_qp_wqe_size {
  953. IRDMA_WQE_SIZE_32 = 32,
  954. IRDMA_WQE_SIZE_64 = 64,
  955. IRDMA_WQE_SIZE_96 = 96,
  956. IRDMA_WQE_SIZE_128 = 128,
  957. IRDMA_WQE_SIZE_256 = 256,
  958. };
  959. enum irdma_ws_node_op {
  960. IRDMA_ADD_NODE = 0,
  961. IRDMA_MODIFY_NODE,
  962. IRDMA_DEL_NODE,
  963. };
  964. enum { IRDMA_Q_ALIGNMENT_M = (128 - 1),
  965. IRDMA_AEQ_ALIGNMENT_M = (256 - 1),
  966. IRDMA_Q2_ALIGNMENT_M = (256 - 1),
  967. IRDMA_CEQ_ALIGNMENT_M = (256 - 1),
  968. IRDMA_CQ0_ALIGNMENT_M = (256 - 1),
  969. IRDMA_HOST_CTX_ALIGNMENT_M = (4 - 1),
  970. IRDMA_SHADOWAREA_M = (128 - 1),
  971. IRDMA_FPM_QUERY_BUF_ALIGNMENT_M = (4 - 1),
  972. IRDMA_FPM_COMMIT_BUF_ALIGNMENT_M = (4 - 1),
  973. };
  974. enum irdma_alignment {
  975. IRDMA_CQP_ALIGNMENT = 0x200,
  976. IRDMA_AEQ_ALIGNMENT = 0x100,
  977. IRDMA_CEQ_ALIGNMENT = 0x100,
  978. IRDMA_CQ0_ALIGNMENT = 0x100,
  979. IRDMA_SD_BUF_ALIGNMENT = 0x80,
  980. IRDMA_FEATURE_BUF_ALIGNMENT = 0x8,
  981. };
  982. enum icrdma_protocol_used {
  983. ICRDMA_ANY_PROTOCOL = 0,
  984. ICRDMA_IWARP_PROTOCOL_ONLY = 1,
  985. ICRDMA_ROCE_PROTOCOL_ONLY = 2,
  986. };
  987. /**
  988. * set_64bit_val - set 64 bit value to hw wqe
  989. * @wqe_words: wqe addr to write
  990. * @byte_index: index in wqe
  991. * @val: value to write
  992. **/
  993. static inline void set_64bit_val(__le64 *wqe_words, u32 byte_index, u64 val)
  994. {
  995. wqe_words[byte_index >> 3] = cpu_to_le64(val);
  996. }
  997. /**
  998. * set_32bit_val - set 32 bit value to hw wqe
  999. * @wqe_words: wqe addr to write
  1000. * @byte_index: index in wqe
  1001. * @val: value to write
  1002. **/
  1003. static inline void set_32bit_val(__le32 *wqe_words, u32 byte_index, u32 val)
  1004. {
  1005. wqe_words[byte_index >> 2] = cpu_to_le32(val);
  1006. }
  1007. /**
  1008. * get_64bit_val - read 64 bit value from wqe
  1009. * @wqe_words: wqe addr
  1010. * @byte_index: index to read from
  1011. * @val: read value
  1012. **/
  1013. static inline void get_64bit_val(__le64 *wqe_words, u32 byte_index, u64 *val)
  1014. {
  1015. *val = le64_to_cpu(wqe_words[byte_index >> 3]);
  1016. }
  1017. /**
  1018. * get_32bit_val - read 32 bit value from wqe
  1019. * @wqe_words: wqe addr
  1020. * @byte_index: index to reaad from
  1021. * @val: return 32 bit value
  1022. **/
  1023. static inline void get_32bit_val(__le32 *wqe_words, u32 byte_index, u32 *val)
  1024. {
  1025. *val = le32_to_cpu(wqe_words[byte_index >> 2]);
  1026. }
  1027. #endif /* IRDMA_DEFS_H */