ad5686.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * AD5686R, AD5685R, AD5684R Digital to analog converters driver
  4. *
  5. * Copyright 2011 Analog Devices Inc.
  6. */
  7. #include <linux/interrupt.h>
  8. #include <linux/fs.h>
  9. #include <linux/device.h>
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/slab.h>
  13. #include <linux/sysfs.h>
  14. #include <linux/regulator/consumer.h>
  15. #include <linux/iio/iio.h>
  16. #include <linux/iio/sysfs.h>
  17. #include "ad5686.h"
  18. static const char * const ad5686_powerdown_modes[] = {
  19. "1kohm_to_gnd",
  20. "100kohm_to_gnd",
  21. "three_state"
  22. };
  23. static int ad5686_get_powerdown_mode(struct iio_dev *indio_dev,
  24. const struct iio_chan_spec *chan)
  25. {
  26. struct ad5686_state *st = iio_priv(indio_dev);
  27. return ((st->pwr_down_mode >> (chan->channel * 2)) & 0x3) - 1;
  28. }
  29. static int ad5686_set_powerdown_mode(struct iio_dev *indio_dev,
  30. const struct iio_chan_spec *chan,
  31. unsigned int mode)
  32. {
  33. struct ad5686_state *st = iio_priv(indio_dev);
  34. st->pwr_down_mode &= ~(0x3 << (chan->channel * 2));
  35. st->pwr_down_mode |= ((mode + 1) << (chan->channel * 2));
  36. return 0;
  37. }
  38. static const struct iio_enum ad5686_powerdown_mode_enum = {
  39. .items = ad5686_powerdown_modes,
  40. .num_items = ARRAY_SIZE(ad5686_powerdown_modes),
  41. .get = ad5686_get_powerdown_mode,
  42. .set = ad5686_set_powerdown_mode,
  43. };
  44. static ssize_t ad5686_read_dac_powerdown(struct iio_dev *indio_dev,
  45. uintptr_t private, const struct iio_chan_spec *chan, char *buf)
  46. {
  47. struct ad5686_state *st = iio_priv(indio_dev);
  48. return sysfs_emit(buf, "%d\n", !!(st->pwr_down_mask &
  49. (0x3 << (chan->channel * 2))));
  50. }
  51. static ssize_t ad5686_write_dac_powerdown(struct iio_dev *indio_dev,
  52. uintptr_t private,
  53. const struct iio_chan_spec *chan,
  54. const char *buf,
  55. size_t len)
  56. {
  57. bool readin;
  58. int ret;
  59. struct ad5686_state *st = iio_priv(indio_dev);
  60. unsigned int val, ref_bit_msk;
  61. u8 shift, address = 0;
  62. ret = kstrtobool(buf, &readin);
  63. if (ret)
  64. return ret;
  65. if (readin)
  66. st->pwr_down_mask |= (0x3 << (chan->channel * 2));
  67. else
  68. st->pwr_down_mask &= ~(0x3 << (chan->channel * 2));
  69. switch (st->chip_info->regmap_type) {
  70. case AD5310_REGMAP:
  71. shift = 9;
  72. ref_bit_msk = AD5310_REF_BIT_MSK;
  73. break;
  74. case AD5683_REGMAP:
  75. shift = 13;
  76. ref_bit_msk = AD5683_REF_BIT_MSK;
  77. break;
  78. case AD5686_REGMAP:
  79. shift = 0;
  80. ref_bit_msk = 0;
  81. /* AD5674R/AD5679R have 16 channels and 2 powerdown registers */
  82. if (chan->channel > 0x7)
  83. address = 0x8;
  84. break;
  85. case AD5693_REGMAP:
  86. shift = 13;
  87. ref_bit_msk = AD5693_REF_BIT_MSK;
  88. break;
  89. default:
  90. return -EINVAL;
  91. }
  92. val = ((st->pwr_down_mask & st->pwr_down_mode) << shift);
  93. if (!st->use_internal_vref)
  94. val |= ref_bit_msk;
  95. ret = st->write(st, AD5686_CMD_POWERDOWN_DAC,
  96. address, val >> (address * 2));
  97. return ret ? ret : len;
  98. }
  99. static int ad5686_read_raw(struct iio_dev *indio_dev,
  100. struct iio_chan_spec const *chan,
  101. int *val,
  102. int *val2,
  103. long m)
  104. {
  105. struct ad5686_state *st = iio_priv(indio_dev);
  106. int ret;
  107. switch (m) {
  108. case IIO_CHAN_INFO_RAW:
  109. mutex_lock(&st->lock);
  110. ret = st->read(st, chan->address);
  111. mutex_unlock(&st->lock);
  112. if (ret < 0)
  113. return ret;
  114. *val = (ret >> chan->scan_type.shift) &
  115. GENMASK(chan->scan_type.realbits - 1, 0);
  116. return IIO_VAL_INT;
  117. case IIO_CHAN_INFO_SCALE:
  118. *val = st->vref_mv;
  119. *val2 = chan->scan_type.realbits;
  120. return IIO_VAL_FRACTIONAL_LOG2;
  121. }
  122. return -EINVAL;
  123. }
  124. static int ad5686_write_raw(struct iio_dev *indio_dev,
  125. struct iio_chan_spec const *chan,
  126. int val,
  127. int val2,
  128. long mask)
  129. {
  130. struct ad5686_state *st = iio_priv(indio_dev);
  131. int ret;
  132. switch (mask) {
  133. case IIO_CHAN_INFO_RAW:
  134. if (val > (1 << chan->scan_type.realbits) || val < 0)
  135. return -EINVAL;
  136. mutex_lock(&st->lock);
  137. ret = st->write(st,
  138. AD5686_CMD_WRITE_INPUT_N_UPDATE_N,
  139. chan->address,
  140. val << chan->scan_type.shift);
  141. mutex_unlock(&st->lock);
  142. break;
  143. default:
  144. ret = -EINVAL;
  145. }
  146. return ret;
  147. }
  148. static const struct iio_info ad5686_info = {
  149. .read_raw = ad5686_read_raw,
  150. .write_raw = ad5686_write_raw,
  151. };
  152. static const struct iio_chan_spec_ext_info ad5686_ext_info[] = {
  153. {
  154. .name = "powerdown",
  155. .read = ad5686_read_dac_powerdown,
  156. .write = ad5686_write_dac_powerdown,
  157. .shared = IIO_SEPARATE,
  158. },
  159. IIO_ENUM("powerdown_mode", IIO_SEPARATE, &ad5686_powerdown_mode_enum),
  160. IIO_ENUM_AVAILABLE("powerdown_mode", IIO_SHARED_BY_TYPE, &ad5686_powerdown_mode_enum),
  161. { },
  162. };
  163. #define AD5868_CHANNEL(chan, addr, bits, _shift) { \
  164. .type = IIO_VOLTAGE, \
  165. .indexed = 1, \
  166. .output = 1, \
  167. .channel = chan, \
  168. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  169. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),\
  170. .address = addr, \
  171. .scan_type = { \
  172. .sign = 'u', \
  173. .realbits = (bits), \
  174. .storagebits = 16, \
  175. .shift = (_shift), \
  176. }, \
  177. .ext_info = ad5686_ext_info, \
  178. }
  179. #define DECLARE_AD5693_CHANNELS(name, bits, _shift) \
  180. static const struct iio_chan_spec name[] = { \
  181. AD5868_CHANNEL(0, 0, bits, _shift), \
  182. }
  183. #define DECLARE_AD5338_CHANNELS(name, bits, _shift) \
  184. static const struct iio_chan_spec name[] = { \
  185. AD5868_CHANNEL(0, 1, bits, _shift), \
  186. AD5868_CHANNEL(1, 8, bits, _shift), \
  187. }
  188. #define DECLARE_AD5686_CHANNELS(name, bits, _shift) \
  189. static const struct iio_chan_spec name[] = { \
  190. AD5868_CHANNEL(0, 1, bits, _shift), \
  191. AD5868_CHANNEL(1, 2, bits, _shift), \
  192. AD5868_CHANNEL(2, 4, bits, _shift), \
  193. AD5868_CHANNEL(3, 8, bits, _shift), \
  194. }
  195. #define DECLARE_AD5676_CHANNELS(name, bits, _shift) \
  196. static const struct iio_chan_spec name[] = { \
  197. AD5868_CHANNEL(0, 0, bits, _shift), \
  198. AD5868_CHANNEL(1, 1, bits, _shift), \
  199. AD5868_CHANNEL(2, 2, bits, _shift), \
  200. AD5868_CHANNEL(3, 3, bits, _shift), \
  201. AD5868_CHANNEL(4, 4, bits, _shift), \
  202. AD5868_CHANNEL(5, 5, bits, _shift), \
  203. AD5868_CHANNEL(6, 6, bits, _shift), \
  204. AD5868_CHANNEL(7, 7, bits, _shift), \
  205. }
  206. #define DECLARE_AD5679_CHANNELS(name, bits, _shift) \
  207. static const struct iio_chan_spec name[] = { \
  208. AD5868_CHANNEL(0, 0, bits, _shift), \
  209. AD5868_CHANNEL(1, 1, bits, _shift), \
  210. AD5868_CHANNEL(2, 2, bits, _shift), \
  211. AD5868_CHANNEL(3, 3, bits, _shift), \
  212. AD5868_CHANNEL(4, 4, bits, _shift), \
  213. AD5868_CHANNEL(5, 5, bits, _shift), \
  214. AD5868_CHANNEL(6, 6, bits, _shift), \
  215. AD5868_CHANNEL(7, 7, bits, _shift), \
  216. AD5868_CHANNEL(8, 8, bits, _shift), \
  217. AD5868_CHANNEL(9, 9, bits, _shift), \
  218. AD5868_CHANNEL(10, 10, bits, _shift), \
  219. AD5868_CHANNEL(11, 11, bits, _shift), \
  220. AD5868_CHANNEL(12, 12, bits, _shift), \
  221. AD5868_CHANNEL(13, 13, bits, _shift), \
  222. AD5868_CHANNEL(14, 14, bits, _shift), \
  223. AD5868_CHANNEL(15, 15, bits, _shift), \
  224. }
  225. DECLARE_AD5693_CHANNELS(ad5310r_channels, 10, 2);
  226. DECLARE_AD5693_CHANNELS(ad5311r_channels, 10, 6);
  227. DECLARE_AD5338_CHANNELS(ad5338r_channels, 10, 6);
  228. DECLARE_AD5676_CHANNELS(ad5672_channels, 12, 4);
  229. DECLARE_AD5679_CHANNELS(ad5674r_channels, 12, 4);
  230. DECLARE_AD5676_CHANNELS(ad5676_channels, 16, 0);
  231. DECLARE_AD5679_CHANNELS(ad5679r_channels, 16, 0);
  232. DECLARE_AD5686_CHANNELS(ad5684_channels, 12, 4);
  233. DECLARE_AD5686_CHANNELS(ad5685r_channels, 14, 2);
  234. DECLARE_AD5686_CHANNELS(ad5686_channels, 16, 0);
  235. DECLARE_AD5693_CHANNELS(ad5693_channels, 16, 0);
  236. DECLARE_AD5693_CHANNELS(ad5692r_channels, 14, 2);
  237. DECLARE_AD5693_CHANNELS(ad5691r_channels, 12, 4);
  238. static const struct ad5686_chip_info ad5686_chip_info_tbl[] = {
  239. [ID_AD5310R] = {
  240. .channels = ad5310r_channels,
  241. .int_vref_mv = 2500,
  242. .num_channels = 1,
  243. .regmap_type = AD5310_REGMAP,
  244. },
  245. [ID_AD5311R] = {
  246. .channels = ad5311r_channels,
  247. .int_vref_mv = 2500,
  248. .num_channels = 1,
  249. .regmap_type = AD5693_REGMAP,
  250. },
  251. [ID_AD5338R] = {
  252. .channels = ad5338r_channels,
  253. .int_vref_mv = 2500,
  254. .num_channels = 2,
  255. .regmap_type = AD5686_REGMAP,
  256. },
  257. [ID_AD5671R] = {
  258. .channels = ad5672_channels,
  259. .int_vref_mv = 2500,
  260. .num_channels = 8,
  261. .regmap_type = AD5686_REGMAP,
  262. },
  263. [ID_AD5672R] = {
  264. .channels = ad5672_channels,
  265. .int_vref_mv = 2500,
  266. .num_channels = 8,
  267. .regmap_type = AD5686_REGMAP,
  268. },
  269. [ID_AD5673R] = {
  270. .channels = ad5674r_channels,
  271. .int_vref_mv = 2500,
  272. .num_channels = 16,
  273. .regmap_type = AD5686_REGMAP,
  274. },
  275. [ID_AD5674R] = {
  276. .channels = ad5674r_channels,
  277. .int_vref_mv = 2500,
  278. .num_channels = 16,
  279. .regmap_type = AD5686_REGMAP,
  280. },
  281. [ID_AD5675R] = {
  282. .channels = ad5676_channels,
  283. .int_vref_mv = 2500,
  284. .num_channels = 8,
  285. .regmap_type = AD5686_REGMAP,
  286. },
  287. [ID_AD5676] = {
  288. .channels = ad5676_channels,
  289. .num_channels = 8,
  290. .regmap_type = AD5686_REGMAP,
  291. },
  292. [ID_AD5676R] = {
  293. .channels = ad5676_channels,
  294. .int_vref_mv = 2500,
  295. .num_channels = 8,
  296. .regmap_type = AD5686_REGMAP,
  297. },
  298. [ID_AD5677R] = {
  299. .channels = ad5679r_channels,
  300. .int_vref_mv = 2500,
  301. .num_channels = 16,
  302. .regmap_type = AD5686_REGMAP,
  303. },
  304. [ID_AD5679R] = {
  305. .channels = ad5679r_channels,
  306. .int_vref_mv = 2500,
  307. .num_channels = 16,
  308. .regmap_type = AD5686_REGMAP,
  309. },
  310. [ID_AD5681R] = {
  311. .channels = ad5691r_channels,
  312. .int_vref_mv = 2500,
  313. .num_channels = 1,
  314. .regmap_type = AD5683_REGMAP,
  315. },
  316. [ID_AD5682R] = {
  317. .channels = ad5692r_channels,
  318. .int_vref_mv = 2500,
  319. .num_channels = 1,
  320. .regmap_type = AD5683_REGMAP,
  321. },
  322. [ID_AD5683] = {
  323. .channels = ad5693_channels,
  324. .num_channels = 1,
  325. .regmap_type = AD5683_REGMAP,
  326. },
  327. [ID_AD5683R] = {
  328. .channels = ad5693_channels,
  329. .int_vref_mv = 2500,
  330. .num_channels = 1,
  331. .regmap_type = AD5683_REGMAP,
  332. },
  333. [ID_AD5684] = {
  334. .channels = ad5684_channels,
  335. .num_channels = 4,
  336. .regmap_type = AD5686_REGMAP,
  337. },
  338. [ID_AD5684R] = {
  339. .channels = ad5684_channels,
  340. .int_vref_mv = 2500,
  341. .num_channels = 4,
  342. .regmap_type = AD5686_REGMAP,
  343. },
  344. [ID_AD5685R] = {
  345. .channels = ad5685r_channels,
  346. .int_vref_mv = 2500,
  347. .num_channels = 4,
  348. .regmap_type = AD5686_REGMAP,
  349. },
  350. [ID_AD5686] = {
  351. .channels = ad5686_channels,
  352. .num_channels = 4,
  353. .regmap_type = AD5686_REGMAP,
  354. },
  355. [ID_AD5686R] = {
  356. .channels = ad5686_channels,
  357. .int_vref_mv = 2500,
  358. .num_channels = 4,
  359. .regmap_type = AD5686_REGMAP,
  360. },
  361. [ID_AD5691R] = {
  362. .channels = ad5691r_channels,
  363. .int_vref_mv = 2500,
  364. .num_channels = 1,
  365. .regmap_type = AD5693_REGMAP,
  366. },
  367. [ID_AD5692R] = {
  368. .channels = ad5692r_channels,
  369. .int_vref_mv = 2500,
  370. .num_channels = 1,
  371. .regmap_type = AD5693_REGMAP,
  372. },
  373. [ID_AD5693] = {
  374. .channels = ad5693_channels,
  375. .num_channels = 1,
  376. .regmap_type = AD5693_REGMAP,
  377. },
  378. [ID_AD5693R] = {
  379. .channels = ad5693_channels,
  380. .int_vref_mv = 2500,
  381. .num_channels = 1,
  382. .regmap_type = AD5693_REGMAP,
  383. },
  384. [ID_AD5694] = {
  385. .channels = ad5684_channels,
  386. .num_channels = 4,
  387. .regmap_type = AD5686_REGMAP,
  388. },
  389. [ID_AD5694R] = {
  390. .channels = ad5684_channels,
  391. .int_vref_mv = 2500,
  392. .num_channels = 4,
  393. .regmap_type = AD5686_REGMAP,
  394. },
  395. [ID_AD5696] = {
  396. .channels = ad5686_channels,
  397. .num_channels = 4,
  398. .regmap_type = AD5686_REGMAP,
  399. },
  400. [ID_AD5696R] = {
  401. .channels = ad5686_channels,
  402. .int_vref_mv = 2500,
  403. .num_channels = 4,
  404. .regmap_type = AD5686_REGMAP,
  405. },
  406. };
  407. int ad5686_probe(struct device *dev,
  408. enum ad5686_supported_device_ids chip_type,
  409. const char *name, ad5686_write_func write,
  410. ad5686_read_func read)
  411. {
  412. struct ad5686_state *st;
  413. struct iio_dev *indio_dev;
  414. unsigned int val, ref_bit_msk;
  415. u8 cmd;
  416. int ret, i, voltage_uv = 0;
  417. indio_dev = devm_iio_device_alloc(dev, sizeof(*st));
  418. if (indio_dev == NULL)
  419. return -ENOMEM;
  420. st = iio_priv(indio_dev);
  421. dev_set_drvdata(dev, indio_dev);
  422. st->dev = dev;
  423. st->write = write;
  424. st->read = read;
  425. st->reg = devm_regulator_get_optional(dev, "vcc");
  426. if (!IS_ERR(st->reg)) {
  427. ret = regulator_enable(st->reg);
  428. if (ret)
  429. return ret;
  430. ret = regulator_get_voltage(st->reg);
  431. if (ret < 0)
  432. goto error_disable_reg;
  433. voltage_uv = ret;
  434. }
  435. st->chip_info = &ad5686_chip_info_tbl[chip_type];
  436. if (voltage_uv)
  437. st->vref_mv = voltage_uv / 1000;
  438. else
  439. st->vref_mv = st->chip_info->int_vref_mv;
  440. /* Set all the power down mode for all channels to 1K pulldown */
  441. for (i = 0; i < st->chip_info->num_channels; i++)
  442. st->pwr_down_mode |= (0x01 << (i * 2));
  443. indio_dev->name = name;
  444. indio_dev->info = &ad5686_info;
  445. indio_dev->modes = INDIO_DIRECT_MODE;
  446. indio_dev->channels = st->chip_info->channels;
  447. indio_dev->num_channels = st->chip_info->num_channels;
  448. mutex_init(&st->lock);
  449. switch (st->chip_info->regmap_type) {
  450. case AD5310_REGMAP:
  451. cmd = AD5686_CMD_CONTROL_REG;
  452. ref_bit_msk = AD5310_REF_BIT_MSK;
  453. st->use_internal_vref = !voltage_uv;
  454. break;
  455. case AD5683_REGMAP:
  456. cmd = AD5686_CMD_CONTROL_REG;
  457. ref_bit_msk = AD5683_REF_BIT_MSK;
  458. st->use_internal_vref = !voltage_uv;
  459. break;
  460. case AD5686_REGMAP:
  461. cmd = AD5686_CMD_INTERNAL_REFER_SETUP;
  462. ref_bit_msk = 0;
  463. break;
  464. case AD5693_REGMAP:
  465. cmd = AD5686_CMD_CONTROL_REG;
  466. ref_bit_msk = AD5693_REF_BIT_MSK;
  467. st->use_internal_vref = !voltage_uv;
  468. break;
  469. default:
  470. ret = -EINVAL;
  471. goto error_disable_reg;
  472. }
  473. val = (voltage_uv | ref_bit_msk);
  474. ret = st->write(st, cmd, 0, !!val);
  475. if (ret)
  476. goto error_disable_reg;
  477. ret = iio_device_register(indio_dev);
  478. if (ret)
  479. goto error_disable_reg;
  480. return 0;
  481. error_disable_reg:
  482. if (!IS_ERR(st->reg))
  483. regulator_disable(st->reg);
  484. return ret;
  485. }
  486. EXPORT_SYMBOL_NS_GPL(ad5686_probe, IIO_AD5686);
  487. void ad5686_remove(struct device *dev)
  488. {
  489. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  490. struct ad5686_state *st = iio_priv(indio_dev);
  491. iio_device_unregister(indio_dev);
  492. if (!IS_ERR(st->reg))
  493. regulator_disable(st->reg);
  494. }
  495. EXPORT_SYMBOL_NS_GPL(ad5686_remove, IIO_AD5686);
  496. MODULE_AUTHOR("Michael Hennerich <[email protected]>");
  497. MODULE_DESCRIPTION("Analog Devices AD5686/85/84 DAC");
  498. MODULE_LICENSE("GPL v2");