jc42.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * jc42.c - driver for Jedec JC42.4 compliant temperature sensors
  4. *
  5. * Copyright (c) 2010 Ericsson AB.
  6. *
  7. * Derived from lm77.c by Andras BALI <[email protected]>.
  8. *
  9. * JC42.4 compliant temperature sensors are typically used on memory modules.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/slab.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/i2c.h>
  17. #include <linux/hwmon.h>
  18. #include <linux/err.h>
  19. #include <linux/mutex.h>
  20. #include <linux/of.h>
  21. #include <linux/regmap.h>
  22. /* Addresses to scan */
  23. static const unsigned short normal_i2c[] = {
  24. 0x18, 0x19, 0x1a, 0x1b, 0x1c, 0x1d, 0x1e, 0x1f, I2C_CLIENT_END };
  25. /* JC42 registers. All registers are 16 bit. */
  26. #define JC42_REG_CAP 0x00
  27. #define JC42_REG_CONFIG 0x01
  28. #define JC42_REG_TEMP_UPPER 0x02
  29. #define JC42_REG_TEMP_LOWER 0x03
  30. #define JC42_REG_TEMP_CRITICAL 0x04
  31. #define JC42_REG_TEMP 0x05
  32. #define JC42_REG_MANID 0x06
  33. #define JC42_REG_DEVICEID 0x07
  34. #define JC42_REG_SMBUS 0x22 /* NXP and Atmel, possibly others? */
  35. /* Status bits in temperature register */
  36. #define JC42_ALARM_CRIT_BIT 15
  37. #define JC42_ALARM_MAX_BIT 14
  38. #define JC42_ALARM_MIN_BIT 13
  39. /* Configuration register defines */
  40. #define JC42_CFG_CRIT_ONLY (1 << 2)
  41. #define JC42_CFG_TCRIT_LOCK (1 << 6)
  42. #define JC42_CFG_EVENT_LOCK (1 << 7)
  43. #define JC42_CFG_SHUTDOWN (1 << 8)
  44. #define JC42_CFG_HYST_SHIFT 9
  45. #define JC42_CFG_HYST_MASK (0x03 << 9)
  46. /* Capabilities */
  47. #define JC42_CAP_RANGE (1 << 2)
  48. /* Manufacturer IDs */
  49. #define ADT_MANID 0x11d4 /* Analog Devices */
  50. #define ATMEL_MANID 0x001f /* Atmel */
  51. #define ATMEL_MANID2 0x1114 /* Atmel */
  52. #define MAX_MANID 0x004d /* Maxim */
  53. #define IDT_MANID 0x00b3 /* IDT */
  54. #define MCP_MANID 0x0054 /* Microchip */
  55. #define NXP_MANID 0x1131 /* NXP Semiconductors */
  56. #define ONS_MANID 0x1b09 /* ON Semiconductor */
  57. #define STM_MANID 0x104a /* ST Microelectronics */
  58. #define GT_MANID 0x1c68 /* Giantec */
  59. #define GT_MANID2 0x132d /* Giantec, 2nd mfg ID */
  60. #define SI_MANID 0x1c85 /* Seiko Instruments */
  61. /* SMBUS register */
  62. #define SMBUS_STMOUT BIT(7) /* SMBus time-out, active low */
  63. /* Supported chips */
  64. /* Analog Devices */
  65. #define ADT7408_DEVID 0x0801
  66. #define ADT7408_DEVID_MASK 0xffff
  67. /* Atmel */
  68. #define AT30TS00_DEVID 0x8201
  69. #define AT30TS00_DEVID_MASK 0xffff
  70. #define AT30TSE004_DEVID 0x2200
  71. #define AT30TSE004_DEVID_MASK 0xffff
  72. /* Giantec */
  73. #define GT30TS00_DEVID 0x2200
  74. #define GT30TS00_DEVID_MASK 0xff00
  75. #define GT34TS02_DEVID 0x3300
  76. #define GT34TS02_DEVID_MASK 0xff00
  77. /* IDT */
  78. #define TSE2004_DEVID 0x2200
  79. #define TSE2004_DEVID_MASK 0xff00
  80. #define TS3000_DEVID 0x2900 /* Also matches TSE2002 */
  81. #define TS3000_DEVID_MASK 0xff00
  82. #define TS3001_DEVID 0x3000
  83. #define TS3001_DEVID_MASK 0xff00
  84. /* Maxim */
  85. #define MAX6604_DEVID 0x3e00
  86. #define MAX6604_DEVID_MASK 0xffff
  87. /* Microchip */
  88. #define MCP9804_DEVID 0x0200
  89. #define MCP9804_DEVID_MASK 0xfffc
  90. #define MCP9808_DEVID 0x0400
  91. #define MCP9808_DEVID_MASK 0xfffc
  92. #define MCP98242_DEVID 0x2000
  93. #define MCP98242_DEVID_MASK 0xfffc
  94. #define MCP98243_DEVID 0x2100
  95. #define MCP98243_DEVID_MASK 0xfffc
  96. #define MCP98244_DEVID 0x2200
  97. #define MCP98244_DEVID_MASK 0xfffc
  98. #define MCP9843_DEVID 0x0000 /* Also matches mcp9805 */
  99. #define MCP9843_DEVID_MASK 0xfffe
  100. /* NXP */
  101. #define SE97_DEVID 0xa200
  102. #define SE97_DEVID_MASK 0xfffc
  103. #define SE98_DEVID 0xa100
  104. #define SE98_DEVID_MASK 0xfffc
  105. /* ON Semiconductor */
  106. #define CAT6095_DEVID 0x0800 /* Also matches CAT34TS02 */
  107. #define CAT6095_DEVID_MASK 0xffe0
  108. #define CAT34TS02C_DEVID 0x0a00
  109. #define CAT34TS02C_DEVID_MASK 0xfff0
  110. #define CAT34TS04_DEVID 0x2200
  111. #define CAT34TS04_DEVID_MASK 0xfff0
  112. #define N34TS04_DEVID 0x2230
  113. #define N34TS04_DEVID_MASK 0xfff0
  114. /* ST Microelectronics */
  115. #define STTS424_DEVID 0x0101
  116. #define STTS424_DEVID_MASK 0xffff
  117. #define STTS424E_DEVID 0x0000
  118. #define STTS424E_DEVID_MASK 0xfffe
  119. #define STTS2002_DEVID 0x0300
  120. #define STTS2002_DEVID_MASK 0xffff
  121. #define STTS2004_DEVID 0x2201
  122. #define STTS2004_DEVID_MASK 0xffff
  123. #define STTS3000_DEVID 0x0200
  124. #define STTS3000_DEVID_MASK 0xffff
  125. /* Seiko Instruments */
  126. #define S34TS04A_DEVID 0x2221
  127. #define S34TS04A_DEVID_MASK 0xffff
  128. static u16 jc42_hysteresis[] = { 0, 1500, 3000, 6000 };
  129. struct jc42_chips {
  130. u16 manid;
  131. u16 devid;
  132. u16 devid_mask;
  133. };
  134. static struct jc42_chips jc42_chips[] = {
  135. { ADT_MANID, ADT7408_DEVID, ADT7408_DEVID_MASK },
  136. { ATMEL_MANID, AT30TS00_DEVID, AT30TS00_DEVID_MASK },
  137. { ATMEL_MANID2, AT30TSE004_DEVID, AT30TSE004_DEVID_MASK },
  138. { GT_MANID, GT30TS00_DEVID, GT30TS00_DEVID_MASK },
  139. { GT_MANID2, GT34TS02_DEVID, GT34TS02_DEVID_MASK },
  140. { IDT_MANID, TSE2004_DEVID, TSE2004_DEVID_MASK },
  141. { IDT_MANID, TS3000_DEVID, TS3000_DEVID_MASK },
  142. { IDT_MANID, TS3001_DEVID, TS3001_DEVID_MASK },
  143. { MAX_MANID, MAX6604_DEVID, MAX6604_DEVID_MASK },
  144. { MCP_MANID, MCP9804_DEVID, MCP9804_DEVID_MASK },
  145. { MCP_MANID, MCP9808_DEVID, MCP9808_DEVID_MASK },
  146. { MCP_MANID, MCP98242_DEVID, MCP98242_DEVID_MASK },
  147. { MCP_MANID, MCP98243_DEVID, MCP98243_DEVID_MASK },
  148. { MCP_MANID, MCP98244_DEVID, MCP98244_DEVID_MASK },
  149. { MCP_MANID, MCP9843_DEVID, MCP9843_DEVID_MASK },
  150. { NXP_MANID, SE97_DEVID, SE97_DEVID_MASK },
  151. { ONS_MANID, CAT6095_DEVID, CAT6095_DEVID_MASK },
  152. { ONS_MANID, CAT34TS02C_DEVID, CAT34TS02C_DEVID_MASK },
  153. { ONS_MANID, CAT34TS04_DEVID, CAT34TS04_DEVID_MASK },
  154. { ONS_MANID, N34TS04_DEVID, N34TS04_DEVID_MASK },
  155. { NXP_MANID, SE98_DEVID, SE98_DEVID_MASK },
  156. { SI_MANID, S34TS04A_DEVID, S34TS04A_DEVID_MASK },
  157. { STM_MANID, STTS424_DEVID, STTS424_DEVID_MASK },
  158. { STM_MANID, STTS424E_DEVID, STTS424E_DEVID_MASK },
  159. { STM_MANID, STTS2002_DEVID, STTS2002_DEVID_MASK },
  160. { STM_MANID, STTS2004_DEVID, STTS2004_DEVID_MASK },
  161. { STM_MANID, STTS3000_DEVID, STTS3000_DEVID_MASK },
  162. };
  163. /* Each client has this additional data */
  164. struct jc42_data {
  165. struct mutex update_lock; /* protect register access */
  166. struct regmap *regmap;
  167. bool extended; /* true if extended range supported */
  168. bool valid;
  169. u16 orig_config; /* original configuration */
  170. u16 config; /* current configuration */
  171. };
  172. #define JC42_TEMP_MIN_EXTENDED (-40000)
  173. #define JC42_TEMP_MIN 0
  174. #define JC42_TEMP_MAX 125000
  175. static u16 jc42_temp_to_reg(long temp, bool extended)
  176. {
  177. int ntemp = clamp_val(temp,
  178. extended ? JC42_TEMP_MIN_EXTENDED :
  179. JC42_TEMP_MIN, JC42_TEMP_MAX);
  180. /* convert from 0.001 to 0.0625 resolution */
  181. return (ntemp * 2 / 125) & 0x1fff;
  182. }
  183. static int jc42_temp_from_reg(s16 reg)
  184. {
  185. reg = sign_extend32(reg, 12);
  186. /* convert from 0.0625 to 0.001 resolution */
  187. return reg * 125 / 2;
  188. }
  189. static int jc42_read(struct device *dev, enum hwmon_sensor_types type,
  190. u32 attr, int channel, long *val)
  191. {
  192. struct jc42_data *data = dev_get_drvdata(dev);
  193. unsigned int regval;
  194. int ret, temp, hyst;
  195. mutex_lock(&data->update_lock);
  196. switch (attr) {
  197. case hwmon_temp_input:
  198. ret = regmap_read(data->regmap, JC42_REG_TEMP, &regval);
  199. if (ret)
  200. break;
  201. *val = jc42_temp_from_reg(regval);
  202. break;
  203. case hwmon_temp_min:
  204. ret = regmap_read(data->regmap, JC42_REG_TEMP_LOWER, &regval);
  205. if (ret)
  206. break;
  207. *val = jc42_temp_from_reg(regval);
  208. break;
  209. case hwmon_temp_max:
  210. ret = regmap_read(data->regmap, JC42_REG_TEMP_UPPER, &regval);
  211. if (ret)
  212. break;
  213. *val = jc42_temp_from_reg(regval);
  214. break;
  215. case hwmon_temp_crit:
  216. ret = regmap_read(data->regmap, JC42_REG_TEMP_CRITICAL,
  217. &regval);
  218. if (ret)
  219. break;
  220. *val = jc42_temp_from_reg(regval);
  221. break;
  222. case hwmon_temp_max_hyst:
  223. ret = regmap_read(data->regmap, JC42_REG_TEMP_UPPER, &regval);
  224. if (ret)
  225. break;
  226. temp = jc42_temp_from_reg(regval);
  227. hyst = jc42_hysteresis[(data->config & JC42_CFG_HYST_MASK)
  228. >> JC42_CFG_HYST_SHIFT];
  229. *val = temp - hyst;
  230. break;
  231. case hwmon_temp_crit_hyst:
  232. ret = regmap_read(data->regmap, JC42_REG_TEMP_CRITICAL,
  233. &regval);
  234. if (ret)
  235. break;
  236. temp = jc42_temp_from_reg(regval);
  237. hyst = jc42_hysteresis[(data->config & JC42_CFG_HYST_MASK)
  238. >> JC42_CFG_HYST_SHIFT];
  239. *val = temp - hyst;
  240. break;
  241. case hwmon_temp_min_alarm:
  242. ret = regmap_read(data->regmap, JC42_REG_TEMP, &regval);
  243. if (ret)
  244. break;
  245. *val = (regval >> JC42_ALARM_MIN_BIT) & 1;
  246. break;
  247. case hwmon_temp_max_alarm:
  248. ret = regmap_read(data->regmap, JC42_REG_TEMP, &regval);
  249. if (ret)
  250. break;
  251. *val = (regval >> JC42_ALARM_MAX_BIT) & 1;
  252. break;
  253. case hwmon_temp_crit_alarm:
  254. ret = regmap_read(data->regmap, JC42_REG_TEMP, &regval);
  255. if (ret)
  256. break;
  257. *val = (regval >> JC42_ALARM_CRIT_BIT) & 1;
  258. break;
  259. default:
  260. ret = -EOPNOTSUPP;
  261. break;
  262. }
  263. mutex_unlock(&data->update_lock);
  264. return ret;
  265. }
  266. static int jc42_write(struct device *dev, enum hwmon_sensor_types type,
  267. u32 attr, int channel, long val)
  268. {
  269. struct jc42_data *data = dev_get_drvdata(dev);
  270. unsigned int regval;
  271. int diff, hyst;
  272. int ret;
  273. mutex_lock(&data->update_lock);
  274. switch (attr) {
  275. case hwmon_temp_min:
  276. ret = regmap_write(data->regmap, JC42_REG_TEMP_LOWER,
  277. jc42_temp_to_reg(val, data->extended));
  278. break;
  279. case hwmon_temp_max:
  280. ret = regmap_write(data->regmap, JC42_REG_TEMP_UPPER,
  281. jc42_temp_to_reg(val, data->extended));
  282. break;
  283. case hwmon_temp_crit:
  284. ret = regmap_write(data->regmap, JC42_REG_TEMP_CRITICAL,
  285. jc42_temp_to_reg(val, data->extended));
  286. break;
  287. case hwmon_temp_crit_hyst:
  288. ret = regmap_read(data->regmap, JC42_REG_TEMP_CRITICAL,
  289. &regval);
  290. if (ret)
  291. break;
  292. /*
  293. * JC42.4 compliant chips only support four hysteresis values.
  294. * Pick best choice and go from there.
  295. */
  296. val = clamp_val(val, (data->extended ? JC42_TEMP_MIN_EXTENDED
  297. : JC42_TEMP_MIN) - 6000,
  298. JC42_TEMP_MAX);
  299. diff = jc42_temp_from_reg(regval) - val;
  300. hyst = 0;
  301. if (diff > 0) {
  302. if (diff < 2250)
  303. hyst = 1; /* 1.5 degrees C */
  304. else if (diff < 4500)
  305. hyst = 2; /* 3.0 degrees C */
  306. else
  307. hyst = 3; /* 6.0 degrees C */
  308. }
  309. data->config = (data->config & ~JC42_CFG_HYST_MASK) |
  310. (hyst << JC42_CFG_HYST_SHIFT);
  311. ret = regmap_write(data->regmap, JC42_REG_CONFIG,
  312. data->config);
  313. break;
  314. default:
  315. ret = -EOPNOTSUPP;
  316. break;
  317. }
  318. mutex_unlock(&data->update_lock);
  319. return ret;
  320. }
  321. static umode_t jc42_is_visible(const void *_data, enum hwmon_sensor_types type,
  322. u32 attr, int channel)
  323. {
  324. const struct jc42_data *data = _data;
  325. unsigned int config = data->config;
  326. umode_t mode = 0444;
  327. switch (attr) {
  328. case hwmon_temp_min:
  329. case hwmon_temp_max:
  330. if (!(config & JC42_CFG_EVENT_LOCK))
  331. mode |= 0200;
  332. break;
  333. case hwmon_temp_crit:
  334. if (!(config & JC42_CFG_TCRIT_LOCK))
  335. mode |= 0200;
  336. break;
  337. case hwmon_temp_crit_hyst:
  338. if (!(config & (JC42_CFG_EVENT_LOCK | JC42_CFG_TCRIT_LOCK)))
  339. mode |= 0200;
  340. break;
  341. case hwmon_temp_input:
  342. case hwmon_temp_max_hyst:
  343. case hwmon_temp_min_alarm:
  344. case hwmon_temp_max_alarm:
  345. case hwmon_temp_crit_alarm:
  346. break;
  347. default:
  348. mode = 0;
  349. break;
  350. }
  351. return mode;
  352. }
  353. /* Return 0 if detection is successful, -ENODEV otherwise */
  354. static int jc42_detect(struct i2c_client *client, struct i2c_board_info *info)
  355. {
  356. struct i2c_adapter *adapter = client->adapter;
  357. int i, config, cap, manid, devid;
  358. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA |
  359. I2C_FUNC_SMBUS_WORD_DATA))
  360. return -ENODEV;
  361. cap = i2c_smbus_read_word_swapped(client, JC42_REG_CAP);
  362. config = i2c_smbus_read_word_swapped(client, JC42_REG_CONFIG);
  363. manid = i2c_smbus_read_word_swapped(client, JC42_REG_MANID);
  364. devid = i2c_smbus_read_word_swapped(client, JC42_REG_DEVICEID);
  365. if (cap < 0 || config < 0 || manid < 0 || devid < 0)
  366. return -ENODEV;
  367. if ((cap & 0xff00) || (config & 0xf800))
  368. return -ENODEV;
  369. for (i = 0; i < ARRAY_SIZE(jc42_chips); i++) {
  370. struct jc42_chips *chip = &jc42_chips[i];
  371. if (manid == chip->manid &&
  372. (devid & chip->devid_mask) == chip->devid) {
  373. strscpy(info->type, "jc42", I2C_NAME_SIZE);
  374. return 0;
  375. }
  376. }
  377. return -ENODEV;
  378. }
  379. static const struct hwmon_channel_info *jc42_info[] = {
  380. HWMON_CHANNEL_INFO(chip,
  381. HWMON_C_REGISTER_TZ | HWMON_C_UPDATE_INTERVAL),
  382. HWMON_CHANNEL_INFO(temp,
  383. HWMON_T_INPUT | HWMON_T_MIN | HWMON_T_MAX |
  384. HWMON_T_CRIT | HWMON_T_MAX_HYST |
  385. HWMON_T_CRIT_HYST | HWMON_T_MIN_ALARM |
  386. HWMON_T_MAX_ALARM | HWMON_T_CRIT_ALARM),
  387. NULL
  388. };
  389. static const struct hwmon_ops jc42_hwmon_ops = {
  390. .is_visible = jc42_is_visible,
  391. .read = jc42_read,
  392. .write = jc42_write,
  393. };
  394. static const struct hwmon_chip_info jc42_chip_info = {
  395. .ops = &jc42_hwmon_ops,
  396. .info = jc42_info,
  397. };
  398. static bool jc42_readable_reg(struct device *dev, unsigned int reg)
  399. {
  400. return (reg >= JC42_REG_CAP && reg <= JC42_REG_DEVICEID) ||
  401. reg == JC42_REG_SMBUS;
  402. }
  403. static bool jc42_writable_reg(struct device *dev, unsigned int reg)
  404. {
  405. return (reg >= JC42_REG_CONFIG && reg <= JC42_REG_TEMP_CRITICAL) ||
  406. reg == JC42_REG_SMBUS;
  407. }
  408. static bool jc42_volatile_reg(struct device *dev, unsigned int reg)
  409. {
  410. return reg == JC42_REG_CONFIG || reg == JC42_REG_TEMP;
  411. }
  412. static const struct regmap_config jc42_regmap_config = {
  413. .reg_bits = 8,
  414. .val_bits = 16,
  415. .val_format_endian = REGMAP_ENDIAN_BIG,
  416. .max_register = JC42_REG_SMBUS,
  417. .writeable_reg = jc42_writable_reg,
  418. .readable_reg = jc42_readable_reg,
  419. .volatile_reg = jc42_volatile_reg,
  420. .cache_type = REGCACHE_RBTREE,
  421. };
  422. static int jc42_probe(struct i2c_client *client)
  423. {
  424. struct device *dev = &client->dev;
  425. struct device *hwmon_dev;
  426. unsigned int config, cap;
  427. struct jc42_data *data;
  428. int ret;
  429. data = devm_kzalloc(dev, sizeof(struct jc42_data), GFP_KERNEL);
  430. if (!data)
  431. return -ENOMEM;
  432. data->regmap = devm_regmap_init_i2c(client, &jc42_regmap_config);
  433. if (IS_ERR(data->regmap))
  434. return PTR_ERR(data->regmap);
  435. i2c_set_clientdata(client, data);
  436. mutex_init(&data->update_lock);
  437. ret = regmap_read(data->regmap, JC42_REG_CAP, &cap);
  438. if (ret)
  439. return ret;
  440. data->extended = !!(cap & JC42_CAP_RANGE);
  441. if (device_property_read_bool(dev, "smbus-timeout-disable")) {
  442. /*
  443. * Not all chips support this register, but from a
  444. * quick read of various datasheets no chip appears
  445. * incompatible with the below attempt to disable
  446. * the timeout. And the whole thing is opt-in...
  447. */
  448. ret = regmap_set_bits(data->regmap, JC42_REG_SMBUS,
  449. SMBUS_STMOUT);
  450. if (ret)
  451. return ret;
  452. }
  453. ret = regmap_read(data->regmap, JC42_REG_CONFIG, &config);
  454. if (ret)
  455. return ret;
  456. data->orig_config = config;
  457. if (config & JC42_CFG_SHUTDOWN) {
  458. config &= ~JC42_CFG_SHUTDOWN;
  459. regmap_write(data->regmap, JC42_REG_CONFIG, config);
  460. }
  461. data->config = config;
  462. hwmon_dev = devm_hwmon_device_register_with_info(dev, "jc42",
  463. data, &jc42_chip_info,
  464. NULL);
  465. return PTR_ERR_OR_ZERO(hwmon_dev);
  466. }
  467. static void jc42_remove(struct i2c_client *client)
  468. {
  469. struct jc42_data *data = i2c_get_clientdata(client);
  470. /* Restore original configuration except hysteresis */
  471. if ((data->config & ~JC42_CFG_HYST_MASK) !=
  472. (data->orig_config & ~JC42_CFG_HYST_MASK)) {
  473. int config;
  474. config = (data->orig_config & ~JC42_CFG_HYST_MASK)
  475. | (data->config & JC42_CFG_HYST_MASK);
  476. regmap_write(data->regmap, JC42_REG_CONFIG, config);
  477. }
  478. }
  479. #ifdef CONFIG_PM
  480. static int jc42_suspend(struct device *dev)
  481. {
  482. struct jc42_data *data = dev_get_drvdata(dev);
  483. data->config |= JC42_CFG_SHUTDOWN;
  484. regmap_write(data->regmap, JC42_REG_CONFIG, data->config);
  485. regcache_cache_only(data->regmap, true);
  486. regcache_mark_dirty(data->regmap);
  487. return 0;
  488. }
  489. static int jc42_resume(struct device *dev)
  490. {
  491. struct jc42_data *data = dev_get_drvdata(dev);
  492. regcache_cache_only(data->regmap, false);
  493. data->config &= ~JC42_CFG_SHUTDOWN;
  494. regmap_write(data->regmap, JC42_REG_CONFIG, data->config);
  495. /* Restore cached register values to hardware */
  496. return regcache_sync(data->regmap);
  497. }
  498. static const struct dev_pm_ops jc42_dev_pm_ops = {
  499. .suspend = jc42_suspend,
  500. .resume = jc42_resume,
  501. };
  502. #define JC42_DEV_PM_OPS (&jc42_dev_pm_ops)
  503. #else
  504. #define JC42_DEV_PM_OPS NULL
  505. #endif /* CONFIG_PM */
  506. static const struct i2c_device_id jc42_id[] = {
  507. { "jc42", 0 },
  508. { }
  509. };
  510. MODULE_DEVICE_TABLE(i2c, jc42_id);
  511. #ifdef CONFIG_OF
  512. static const struct of_device_id jc42_of_ids[] = {
  513. { .compatible = "jedec,jc-42.4-temp", },
  514. { }
  515. };
  516. MODULE_DEVICE_TABLE(of, jc42_of_ids);
  517. #endif
  518. static struct i2c_driver jc42_driver = {
  519. .class = I2C_CLASS_SPD | I2C_CLASS_HWMON,
  520. .driver = {
  521. .name = "jc42",
  522. .pm = JC42_DEV_PM_OPS,
  523. .of_match_table = of_match_ptr(jc42_of_ids),
  524. },
  525. .probe_new = jc42_probe,
  526. .remove = jc42_remove,
  527. .id_table = jc42_id,
  528. .detect = jc42_detect,
  529. .address_list = normal_i2c,
  530. };
  531. module_i2c_driver(jc42_driver);
  532. MODULE_AUTHOR("Guenter Roeck <[email protected]>");
  533. MODULE_DESCRIPTION("JC42 driver");
  534. MODULE_LICENSE("GPL");