gpio-wcove.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Whiskey Cove PMIC GPIO Driver
  4. *
  5. * This driver is written based on gpio-crystalcove.c
  6. *
  7. * Copyright (C) 2016 Intel Corporation. All rights reserved.
  8. */
  9. #include <linux/bitops.h>
  10. #include <linux/gpio/driver.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/mfd/intel_soc_pmic.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/regmap.h>
  16. #include <linux/seq_file.h>
  17. /*
  18. * Whiskey Cove PMIC has 13 physical GPIO pins divided into 3 banks:
  19. * Bank 0: Pin 0 - 6
  20. * Bank 1: Pin 7 - 10
  21. * Bank 2: Pin 11 - 12
  22. * Each pin has one output control register and one input control register.
  23. */
  24. #define BANK0_NR_PINS 7
  25. #define BANK1_NR_PINS 4
  26. #define BANK2_NR_PINS 2
  27. #define WCOVE_GPIO_NUM (BANK0_NR_PINS + BANK1_NR_PINS + BANK2_NR_PINS)
  28. #define WCOVE_VGPIO_NUM 94
  29. /* GPIO output control registers (one per pin): 0x4e44 - 0x4e50 */
  30. #define GPIO_OUT_CTRL_BASE 0x4e44
  31. /* GPIO input control registers (one per pin): 0x4e51 - 0x4e5d */
  32. #define GPIO_IN_CTRL_BASE 0x4e51
  33. /*
  34. * GPIO interrupts are organized in two groups:
  35. * Group 0: Bank 0 pins (Pin 0 - 6)
  36. * Group 1: Bank 1 and Bank 2 pins (Pin 7 - 12)
  37. * Each group has two registers (one bit per pin): status and mask.
  38. */
  39. #define GROUP0_NR_IRQS 7
  40. #define GROUP1_NR_IRQS 6
  41. #define IRQ_MASK_BASE 0x4e19
  42. #define IRQ_STATUS_BASE 0x4e0b
  43. #define GPIO_IRQ0_MASK GENMASK(6, 0)
  44. #define GPIO_IRQ1_MASK GENMASK(5, 0)
  45. #define UPDATE_IRQ_TYPE BIT(0)
  46. #define UPDATE_IRQ_MASK BIT(1)
  47. #define CTLI_INTCNT_DIS (0 << 1)
  48. #define CTLI_INTCNT_NE (1 << 1)
  49. #define CTLI_INTCNT_PE (2 << 1)
  50. #define CTLI_INTCNT_BE (3 << 1)
  51. #define CTLO_DIR_IN (0 << 5)
  52. #define CTLO_DIR_OUT (1 << 5)
  53. #define CTLO_DRV_MASK (1 << 4)
  54. #define CTLO_DRV_OD (0 << 4)
  55. #define CTLO_DRV_CMOS (1 << 4)
  56. #define CTLO_DRV_REN (1 << 3)
  57. #define CTLO_RVAL_2KDOWN (0 << 1)
  58. #define CTLO_RVAL_2KUP (1 << 1)
  59. #define CTLO_RVAL_50KDOWN (2 << 1)
  60. #define CTLO_RVAL_50KUP (3 << 1)
  61. #define CTLO_INPUT_SET (CTLO_DRV_CMOS | CTLO_DRV_REN | CTLO_RVAL_2KUP)
  62. #define CTLO_OUTPUT_SET (CTLO_DIR_OUT | CTLO_INPUT_SET)
  63. enum ctrl_register {
  64. CTRL_IN,
  65. CTRL_OUT,
  66. IRQ_STATUS,
  67. IRQ_MASK,
  68. };
  69. /*
  70. * struct wcove_gpio - Whiskey Cove GPIO controller
  71. * @buslock: for bus lock/sync and unlock.
  72. * @chip: the abstract gpio_chip structure.
  73. * @dev: the gpio device
  74. * @regmap: the regmap from the parent device.
  75. * @regmap_irq_chip: the regmap of the gpio irq chip.
  76. * @update: pending IRQ setting update, to be written to the chip upon unlock.
  77. * @intcnt: the Interrupt Detect value to be written.
  78. * @set_irq_mask: true if the IRQ mask needs to be set, false to clear.
  79. */
  80. struct wcove_gpio {
  81. struct mutex buslock;
  82. struct gpio_chip chip;
  83. struct device *dev;
  84. struct regmap *regmap;
  85. struct regmap_irq_chip_data *regmap_irq_chip;
  86. int update;
  87. int intcnt;
  88. bool set_irq_mask;
  89. };
  90. static inline int to_reg(int gpio, enum ctrl_register type)
  91. {
  92. unsigned int reg = type == CTRL_IN ? GPIO_IN_CTRL_BASE : GPIO_OUT_CTRL_BASE;
  93. if (gpio >= WCOVE_GPIO_NUM)
  94. return -EOPNOTSUPP;
  95. return reg + gpio;
  96. }
  97. static inline int to_ireg(int gpio, enum ctrl_register type, unsigned int *mask)
  98. {
  99. unsigned int reg = type == IRQ_STATUS ? IRQ_STATUS_BASE : IRQ_MASK_BASE;
  100. if (gpio < GROUP0_NR_IRQS) {
  101. reg += 0;
  102. *mask = BIT(gpio);
  103. } else {
  104. reg += 1;
  105. *mask = BIT(gpio - GROUP0_NR_IRQS);
  106. }
  107. return reg;
  108. }
  109. static void wcove_update_irq_mask(struct wcove_gpio *wg, irq_hw_number_t gpio)
  110. {
  111. unsigned int mask, reg = to_ireg(gpio, IRQ_MASK, &mask);
  112. if (wg->set_irq_mask)
  113. regmap_set_bits(wg->regmap, reg, mask);
  114. else
  115. regmap_clear_bits(wg->regmap, reg, mask);
  116. }
  117. static void wcove_update_irq_ctrl(struct wcove_gpio *wg, irq_hw_number_t gpio)
  118. {
  119. int reg = to_reg(gpio, CTRL_IN);
  120. regmap_update_bits(wg->regmap, reg, CTLI_INTCNT_BE, wg->intcnt);
  121. }
  122. static int wcove_gpio_dir_in(struct gpio_chip *chip, unsigned int gpio)
  123. {
  124. struct wcove_gpio *wg = gpiochip_get_data(chip);
  125. int reg = to_reg(gpio, CTRL_OUT);
  126. if (reg < 0)
  127. return 0;
  128. return regmap_write(wg->regmap, reg, CTLO_INPUT_SET);
  129. }
  130. static int wcove_gpio_dir_out(struct gpio_chip *chip, unsigned int gpio,
  131. int value)
  132. {
  133. struct wcove_gpio *wg = gpiochip_get_data(chip);
  134. int reg = to_reg(gpio, CTRL_OUT);
  135. if (reg < 0)
  136. return 0;
  137. return regmap_write(wg->regmap, reg, CTLO_OUTPUT_SET | value);
  138. }
  139. static int wcove_gpio_get_direction(struct gpio_chip *chip, unsigned int gpio)
  140. {
  141. struct wcove_gpio *wg = gpiochip_get_data(chip);
  142. unsigned int val;
  143. int ret, reg = to_reg(gpio, CTRL_OUT);
  144. if (reg < 0)
  145. return GPIO_LINE_DIRECTION_OUT;
  146. ret = regmap_read(wg->regmap, reg, &val);
  147. if (ret)
  148. return ret;
  149. if (val & CTLO_DIR_OUT)
  150. return GPIO_LINE_DIRECTION_OUT;
  151. return GPIO_LINE_DIRECTION_IN;
  152. }
  153. static int wcove_gpio_get(struct gpio_chip *chip, unsigned int gpio)
  154. {
  155. struct wcove_gpio *wg = gpiochip_get_data(chip);
  156. unsigned int val;
  157. int ret, reg = to_reg(gpio, CTRL_IN);
  158. if (reg < 0)
  159. return 0;
  160. ret = regmap_read(wg->regmap, reg, &val);
  161. if (ret)
  162. return ret;
  163. return val & 0x1;
  164. }
  165. static void wcove_gpio_set(struct gpio_chip *chip, unsigned int gpio, int value)
  166. {
  167. struct wcove_gpio *wg = gpiochip_get_data(chip);
  168. int reg = to_reg(gpio, CTRL_OUT);
  169. if (reg < 0)
  170. return;
  171. if (value)
  172. regmap_set_bits(wg->regmap, reg, 1);
  173. else
  174. regmap_clear_bits(wg->regmap, reg, 1);
  175. }
  176. static int wcove_gpio_set_config(struct gpio_chip *chip, unsigned int gpio,
  177. unsigned long config)
  178. {
  179. struct wcove_gpio *wg = gpiochip_get_data(chip);
  180. int reg = to_reg(gpio, CTRL_OUT);
  181. if (reg < 0)
  182. return 0;
  183. switch (pinconf_to_config_param(config)) {
  184. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  185. return regmap_update_bits(wg->regmap, reg, CTLO_DRV_MASK,
  186. CTLO_DRV_OD);
  187. case PIN_CONFIG_DRIVE_PUSH_PULL:
  188. return regmap_update_bits(wg->regmap, reg, CTLO_DRV_MASK,
  189. CTLO_DRV_CMOS);
  190. default:
  191. break;
  192. }
  193. return -ENOTSUPP;
  194. }
  195. static int wcove_irq_type(struct irq_data *data, unsigned int type)
  196. {
  197. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  198. struct wcove_gpio *wg = gpiochip_get_data(chip);
  199. irq_hw_number_t gpio = irqd_to_hwirq(data);
  200. if (gpio >= WCOVE_GPIO_NUM)
  201. return 0;
  202. switch (type) {
  203. case IRQ_TYPE_NONE:
  204. wg->intcnt = CTLI_INTCNT_DIS;
  205. break;
  206. case IRQ_TYPE_EDGE_BOTH:
  207. wg->intcnt = CTLI_INTCNT_BE;
  208. break;
  209. case IRQ_TYPE_EDGE_RISING:
  210. wg->intcnt = CTLI_INTCNT_PE;
  211. break;
  212. case IRQ_TYPE_EDGE_FALLING:
  213. wg->intcnt = CTLI_INTCNT_NE;
  214. break;
  215. default:
  216. return -EINVAL;
  217. }
  218. wg->update |= UPDATE_IRQ_TYPE;
  219. return 0;
  220. }
  221. static void wcove_bus_lock(struct irq_data *data)
  222. {
  223. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  224. struct wcove_gpio *wg = gpiochip_get_data(chip);
  225. mutex_lock(&wg->buslock);
  226. }
  227. static void wcove_bus_sync_unlock(struct irq_data *data)
  228. {
  229. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  230. struct wcove_gpio *wg = gpiochip_get_data(chip);
  231. irq_hw_number_t gpio = irqd_to_hwirq(data);
  232. if (wg->update & UPDATE_IRQ_TYPE)
  233. wcove_update_irq_ctrl(wg, gpio);
  234. if (wg->update & UPDATE_IRQ_MASK)
  235. wcove_update_irq_mask(wg, gpio);
  236. wg->update = 0;
  237. mutex_unlock(&wg->buslock);
  238. }
  239. static void wcove_irq_unmask(struct irq_data *data)
  240. {
  241. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  242. struct wcove_gpio *wg = gpiochip_get_data(chip);
  243. irq_hw_number_t gpio = irqd_to_hwirq(data);
  244. if (gpio >= WCOVE_GPIO_NUM)
  245. return;
  246. gpiochip_enable_irq(chip, gpio);
  247. wg->set_irq_mask = false;
  248. wg->update |= UPDATE_IRQ_MASK;
  249. }
  250. static void wcove_irq_mask(struct irq_data *data)
  251. {
  252. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  253. struct wcove_gpio *wg = gpiochip_get_data(chip);
  254. irq_hw_number_t gpio = irqd_to_hwirq(data);
  255. if (gpio >= WCOVE_GPIO_NUM)
  256. return;
  257. wg->set_irq_mask = true;
  258. wg->update |= UPDATE_IRQ_MASK;
  259. gpiochip_disable_irq(chip, gpio);
  260. }
  261. static const struct irq_chip wcove_irqchip = {
  262. .name = "Whiskey Cove",
  263. .irq_mask = wcove_irq_mask,
  264. .irq_unmask = wcove_irq_unmask,
  265. .irq_set_type = wcove_irq_type,
  266. .irq_bus_lock = wcove_bus_lock,
  267. .irq_bus_sync_unlock = wcove_bus_sync_unlock,
  268. .flags = IRQCHIP_IMMUTABLE,
  269. GPIOCHIP_IRQ_RESOURCE_HELPERS,
  270. };
  271. static irqreturn_t wcove_gpio_irq_handler(int irq, void *data)
  272. {
  273. struct wcove_gpio *wg = (struct wcove_gpio *)data;
  274. unsigned int virq, gpio;
  275. unsigned long pending;
  276. u8 p[2];
  277. if (regmap_bulk_read(wg->regmap, IRQ_STATUS_BASE, p, 2)) {
  278. dev_err(wg->dev, "Failed to read irq status register\n");
  279. return IRQ_NONE;
  280. }
  281. pending = (p[0] & GPIO_IRQ0_MASK) | ((p[1] & GPIO_IRQ1_MASK) << 7);
  282. if (!pending)
  283. return IRQ_NONE;
  284. /* Iterate until no interrupt is pending */
  285. while (pending) {
  286. /* One iteration is for all pending bits */
  287. for_each_set_bit(gpio, &pending, WCOVE_GPIO_NUM) {
  288. unsigned int mask, reg = to_ireg(gpio, IRQ_STATUS, &mask);
  289. virq = irq_find_mapping(wg->chip.irq.domain, gpio);
  290. handle_nested_irq(virq);
  291. regmap_set_bits(wg->regmap, reg, mask);
  292. }
  293. /* Next iteration */
  294. if (regmap_bulk_read(wg->regmap, IRQ_STATUS_BASE, p, 2)) {
  295. dev_err(wg->dev, "Failed to read irq status\n");
  296. break;
  297. }
  298. pending = (p[0] & GPIO_IRQ0_MASK) | ((p[1] & GPIO_IRQ1_MASK) << 7);
  299. }
  300. return IRQ_HANDLED;
  301. }
  302. static void wcove_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
  303. {
  304. unsigned int ctlo, ctli, irq_mask, irq_status;
  305. struct wcove_gpio *wg = gpiochip_get_data(chip);
  306. int gpio, mask, ret = 0;
  307. for (gpio = 0; gpio < WCOVE_GPIO_NUM; gpio++) {
  308. ret += regmap_read(wg->regmap, to_reg(gpio, CTRL_OUT), &ctlo);
  309. ret += regmap_read(wg->regmap, to_reg(gpio, CTRL_IN), &ctli);
  310. if (ret) {
  311. dev_err(wg->dev, "Failed to read registers: CTRL out/in\n");
  312. break;
  313. }
  314. ret += regmap_read(wg->regmap, to_ireg(gpio, IRQ_MASK, &mask), &irq_mask);
  315. ret += regmap_read(wg->regmap, to_ireg(gpio, IRQ_STATUS, &mask), &irq_status);
  316. if (ret) {
  317. dev_err(wg->dev, "Failed to read registers: IRQ status/mask\n");
  318. break;
  319. }
  320. seq_printf(s, " gpio-%-2d %s %s %s %s ctlo=%2x,%s %s\n",
  321. gpio, ctlo & CTLO_DIR_OUT ? "out" : "in ",
  322. ctli & 0x1 ? "hi" : "lo",
  323. ctli & CTLI_INTCNT_NE ? "fall" : " ",
  324. ctli & CTLI_INTCNT_PE ? "rise" : " ",
  325. ctlo,
  326. irq_mask & mask ? "mask " : "unmask",
  327. irq_status & mask ? "pending" : " ");
  328. }
  329. }
  330. static int wcove_gpio_probe(struct platform_device *pdev)
  331. {
  332. struct intel_soc_pmic *pmic;
  333. struct wcove_gpio *wg;
  334. int virq, ret, irq;
  335. struct device *dev;
  336. struct gpio_irq_chip *girq;
  337. /*
  338. * This gpio platform device is created by a mfd device (see
  339. * drivers/mfd/intel_soc_pmic_bxtwc.c for details). Information
  340. * shared by all sub-devices created by the mfd device, the regmap
  341. * pointer for instance, is stored as driver data of the mfd device
  342. * driver.
  343. */
  344. pmic = dev_get_drvdata(pdev->dev.parent);
  345. if (!pmic)
  346. return -ENODEV;
  347. irq = platform_get_irq(pdev, 0);
  348. if (irq < 0)
  349. return irq;
  350. dev = &pdev->dev;
  351. wg = devm_kzalloc(dev, sizeof(*wg), GFP_KERNEL);
  352. if (!wg)
  353. return -ENOMEM;
  354. wg->regmap_irq_chip = pmic->irq_chip_data;
  355. platform_set_drvdata(pdev, wg);
  356. mutex_init(&wg->buslock);
  357. wg->chip.label = KBUILD_MODNAME;
  358. wg->chip.direction_input = wcove_gpio_dir_in;
  359. wg->chip.direction_output = wcove_gpio_dir_out;
  360. wg->chip.get_direction = wcove_gpio_get_direction;
  361. wg->chip.get = wcove_gpio_get;
  362. wg->chip.set = wcove_gpio_set;
  363. wg->chip.set_config = wcove_gpio_set_config;
  364. wg->chip.base = -1;
  365. wg->chip.ngpio = WCOVE_VGPIO_NUM;
  366. wg->chip.can_sleep = true;
  367. wg->chip.parent = pdev->dev.parent;
  368. wg->chip.dbg_show = wcove_gpio_dbg_show;
  369. wg->dev = dev;
  370. wg->regmap = pmic->regmap;
  371. virq = regmap_irq_get_virq(wg->regmap_irq_chip, irq);
  372. if (virq < 0) {
  373. dev_err(dev, "Failed to get virq by irq %d\n", irq);
  374. return virq;
  375. }
  376. girq = &wg->chip.irq;
  377. gpio_irq_chip_set_chip(girq, &wcove_irqchip);
  378. /* This will let us handle the parent IRQ in the driver */
  379. girq->parent_handler = NULL;
  380. girq->num_parents = 0;
  381. girq->parents = NULL;
  382. girq->default_type = IRQ_TYPE_NONE;
  383. girq->handler = handle_simple_irq;
  384. girq->threaded = true;
  385. ret = devm_request_threaded_irq(dev, virq, NULL, wcove_gpio_irq_handler,
  386. IRQF_ONESHOT, pdev->name, wg);
  387. if (ret) {
  388. dev_err(dev, "Failed to request irq %d\n", virq);
  389. return ret;
  390. }
  391. ret = devm_gpiochip_add_data(dev, &wg->chip, wg);
  392. if (ret) {
  393. dev_err(dev, "Failed to add gpiochip: %d\n", ret);
  394. return ret;
  395. }
  396. /* Enable GPIO0 interrupts */
  397. ret = regmap_clear_bits(wg->regmap, IRQ_MASK_BASE + 0, GPIO_IRQ0_MASK);
  398. if (ret)
  399. return ret;
  400. /* Enable GPIO1 interrupts */
  401. ret = regmap_clear_bits(wg->regmap, IRQ_MASK_BASE + 1, GPIO_IRQ1_MASK);
  402. if (ret)
  403. return ret;
  404. return 0;
  405. }
  406. /*
  407. * Whiskey Cove PMIC itself is a analog device(but with digital control
  408. * interface) providing power management support for other devices in
  409. * the accompanied SoC, so we have no .pm for Whiskey Cove GPIO driver.
  410. */
  411. static struct platform_driver wcove_gpio_driver = {
  412. .driver = {
  413. .name = "bxt_wcove_gpio",
  414. },
  415. .probe = wcove_gpio_probe,
  416. };
  417. module_platform_driver(wcove_gpio_driver);
  418. MODULE_AUTHOR("Ajay Thomas <[email protected]>");
  419. MODULE_AUTHOR("Bin Gao <[email protected]>");
  420. MODULE_DESCRIPTION("Intel Whiskey Cove GPIO Driver");
  421. MODULE_LICENSE("GPL v2");
  422. MODULE_ALIAS("platform:bxt_wcove_gpio");