init.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Intel I/OAT DMA Linux driver
  4. * Copyright(c) 2004 - 2015 Intel Corporation.
  5. */
  6. #include <linux/init.h>
  7. #include <linux/module.h>
  8. #include <linux/slab.h>
  9. #include <linux/pci.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/dmaengine.h>
  12. #include <linux/delay.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/workqueue.h>
  15. #include <linux/prefetch.h>
  16. #include <linux/dca.h>
  17. #include <linux/aer.h>
  18. #include <linux/sizes.h>
  19. #include "dma.h"
  20. #include "registers.h"
  21. #include "hw.h"
  22. #include "../dmaengine.h"
  23. MODULE_VERSION(IOAT_DMA_VERSION);
  24. MODULE_LICENSE("Dual BSD/GPL");
  25. MODULE_AUTHOR("Intel Corporation");
  26. static const struct pci_device_id ioat_pci_tbl[] = {
  27. /* I/OAT v3 platforms */
  28. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG0) },
  29. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG1) },
  30. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG2) },
  31. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG3) },
  32. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG4) },
  33. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG5) },
  34. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG6) },
  35. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG7) },
  36. /* I/OAT v3.2 platforms */
  37. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF0) },
  38. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF1) },
  39. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF2) },
  40. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF3) },
  41. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF4) },
  42. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF5) },
  43. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF6) },
  44. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF7) },
  45. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF8) },
  46. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF9) },
  47. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB0) },
  48. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB1) },
  49. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB2) },
  50. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB3) },
  51. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB4) },
  52. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB5) },
  53. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB6) },
  54. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB7) },
  55. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB8) },
  56. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB9) },
  57. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB0) },
  58. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB1) },
  59. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB2) },
  60. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB3) },
  61. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB4) },
  62. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB5) },
  63. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB6) },
  64. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB7) },
  65. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB8) },
  66. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB9) },
  67. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW0) },
  68. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW1) },
  69. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW2) },
  70. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW3) },
  71. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW4) },
  72. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW5) },
  73. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW6) },
  74. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW7) },
  75. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW8) },
  76. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW9) },
  77. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX0) },
  78. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX1) },
  79. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX2) },
  80. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX3) },
  81. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX4) },
  82. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX5) },
  83. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX6) },
  84. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX7) },
  85. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX8) },
  86. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX9) },
  87. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SKX) },
  88. /* I/OAT v3.3 platforms */
  89. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD0) },
  90. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD1) },
  91. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD2) },
  92. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD3) },
  93. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE0) },
  94. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE1) },
  95. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE2) },
  96. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE3) },
  97. /* I/OAT v3.4 platforms */
  98. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_ICX) },
  99. { 0, }
  100. };
  101. MODULE_DEVICE_TABLE(pci, ioat_pci_tbl);
  102. static int ioat_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id);
  103. static void ioat_remove(struct pci_dev *pdev);
  104. static void
  105. ioat_init_channel(struct ioatdma_device *ioat_dma,
  106. struct ioatdma_chan *ioat_chan, int idx);
  107. static void ioat_intr_quirk(struct ioatdma_device *ioat_dma);
  108. static void ioat_enumerate_channels(struct ioatdma_device *ioat_dma);
  109. static int ioat3_dma_self_test(struct ioatdma_device *ioat_dma);
  110. static int ioat_dca_enabled = 1;
  111. module_param(ioat_dca_enabled, int, 0644);
  112. MODULE_PARM_DESC(ioat_dca_enabled, "control support of dca service (default: 1)");
  113. int ioat_pending_level = 7;
  114. module_param(ioat_pending_level, int, 0644);
  115. MODULE_PARM_DESC(ioat_pending_level,
  116. "high-water mark for pushing ioat descriptors (default: 7)");
  117. static char ioat_interrupt_style[32] = "msix";
  118. module_param_string(ioat_interrupt_style, ioat_interrupt_style,
  119. sizeof(ioat_interrupt_style), 0644);
  120. MODULE_PARM_DESC(ioat_interrupt_style,
  121. "set ioat interrupt style: msix (default), msi, intx");
  122. struct kmem_cache *ioat_cache;
  123. struct kmem_cache *ioat_sed_cache;
  124. static bool is_jf_ioat(struct pci_dev *pdev)
  125. {
  126. switch (pdev->device) {
  127. case PCI_DEVICE_ID_INTEL_IOAT_JSF0:
  128. case PCI_DEVICE_ID_INTEL_IOAT_JSF1:
  129. case PCI_DEVICE_ID_INTEL_IOAT_JSF2:
  130. case PCI_DEVICE_ID_INTEL_IOAT_JSF3:
  131. case PCI_DEVICE_ID_INTEL_IOAT_JSF4:
  132. case PCI_DEVICE_ID_INTEL_IOAT_JSF5:
  133. case PCI_DEVICE_ID_INTEL_IOAT_JSF6:
  134. case PCI_DEVICE_ID_INTEL_IOAT_JSF7:
  135. case PCI_DEVICE_ID_INTEL_IOAT_JSF8:
  136. case PCI_DEVICE_ID_INTEL_IOAT_JSF9:
  137. return true;
  138. default:
  139. return false;
  140. }
  141. }
  142. static bool is_snb_ioat(struct pci_dev *pdev)
  143. {
  144. switch (pdev->device) {
  145. case PCI_DEVICE_ID_INTEL_IOAT_SNB0:
  146. case PCI_DEVICE_ID_INTEL_IOAT_SNB1:
  147. case PCI_DEVICE_ID_INTEL_IOAT_SNB2:
  148. case PCI_DEVICE_ID_INTEL_IOAT_SNB3:
  149. case PCI_DEVICE_ID_INTEL_IOAT_SNB4:
  150. case PCI_DEVICE_ID_INTEL_IOAT_SNB5:
  151. case PCI_DEVICE_ID_INTEL_IOAT_SNB6:
  152. case PCI_DEVICE_ID_INTEL_IOAT_SNB7:
  153. case PCI_DEVICE_ID_INTEL_IOAT_SNB8:
  154. case PCI_DEVICE_ID_INTEL_IOAT_SNB9:
  155. return true;
  156. default:
  157. return false;
  158. }
  159. }
  160. static bool is_ivb_ioat(struct pci_dev *pdev)
  161. {
  162. switch (pdev->device) {
  163. case PCI_DEVICE_ID_INTEL_IOAT_IVB0:
  164. case PCI_DEVICE_ID_INTEL_IOAT_IVB1:
  165. case PCI_DEVICE_ID_INTEL_IOAT_IVB2:
  166. case PCI_DEVICE_ID_INTEL_IOAT_IVB3:
  167. case PCI_DEVICE_ID_INTEL_IOAT_IVB4:
  168. case PCI_DEVICE_ID_INTEL_IOAT_IVB5:
  169. case PCI_DEVICE_ID_INTEL_IOAT_IVB6:
  170. case PCI_DEVICE_ID_INTEL_IOAT_IVB7:
  171. case PCI_DEVICE_ID_INTEL_IOAT_IVB8:
  172. case PCI_DEVICE_ID_INTEL_IOAT_IVB9:
  173. return true;
  174. default:
  175. return false;
  176. }
  177. }
  178. static bool is_hsw_ioat(struct pci_dev *pdev)
  179. {
  180. switch (pdev->device) {
  181. case PCI_DEVICE_ID_INTEL_IOAT_HSW0:
  182. case PCI_DEVICE_ID_INTEL_IOAT_HSW1:
  183. case PCI_DEVICE_ID_INTEL_IOAT_HSW2:
  184. case PCI_DEVICE_ID_INTEL_IOAT_HSW3:
  185. case PCI_DEVICE_ID_INTEL_IOAT_HSW4:
  186. case PCI_DEVICE_ID_INTEL_IOAT_HSW5:
  187. case PCI_DEVICE_ID_INTEL_IOAT_HSW6:
  188. case PCI_DEVICE_ID_INTEL_IOAT_HSW7:
  189. case PCI_DEVICE_ID_INTEL_IOAT_HSW8:
  190. case PCI_DEVICE_ID_INTEL_IOAT_HSW9:
  191. return true;
  192. default:
  193. return false;
  194. }
  195. }
  196. static bool is_bdx_ioat(struct pci_dev *pdev)
  197. {
  198. switch (pdev->device) {
  199. case PCI_DEVICE_ID_INTEL_IOAT_BDX0:
  200. case PCI_DEVICE_ID_INTEL_IOAT_BDX1:
  201. case PCI_DEVICE_ID_INTEL_IOAT_BDX2:
  202. case PCI_DEVICE_ID_INTEL_IOAT_BDX3:
  203. case PCI_DEVICE_ID_INTEL_IOAT_BDX4:
  204. case PCI_DEVICE_ID_INTEL_IOAT_BDX5:
  205. case PCI_DEVICE_ID_INTEL_IOAT_BDX6:
  206. case PCI_DEVICE_ID_INTEL_IOAT_BDX7:
  207. case PCI_DEVICE_ID_INTEL_IOAT_BDX8:
  208. case PCI_DEVICE_ID_INTEL_IOAT_BDX9:
  209. return true;
  210. default:
  211. return false;
  212. }
  213. }
  214. static inline bool is_skx_ioat(struct pci_dev *pdev)
  215. {
  216. return (pdev->device == PCI_DEVICE_ID_INTEL_IOAT_SKX) ? true : false;
  217. }
  218. static bool is_xeon_cb32(struct pci_dev *pdev)
  219. {
  220. return is_jf_ioat(pdev) || is_snb_ioat(pdev) || is_ivb_ioat(pdev) ||
  221. is_hsw_ioat(pdev) || is_bdx_ioat(pdev) || is_skx_ioat(pdev);
  222. }
  223. bool is_bwd_ioat(struct pci_dev *pdev)
  224. {
  225. switch (pdev->device) {
  226. case PCI_DEVICE_ID_INTEL_IOAT_BWD0:
  227. case PCI_DEVICE_ID_INTEL_IOAT_BWD1:
  228. case PCI_DEVICE_ID_INTEL_IOAT_BWD2:
  229. case PCI_DEVICE_ID_INTEL_IOAT_BWD3:
  230. /* even though not Atom, BDX-DE has same DMA silicon */
  231. case PCI_DEVICE_ID_INTEL_IOAT_BDXDE0:
  232. case PCI_DEVICE_ID_INTEL_IOAT_BDXDE1:
  233. case PCI_DEVICE_ID_INTEL_IOAT_BDXDE2:
  234. case PCI_DEVICE_ID_INTEL_IOAT_BDXDE3:
  235. return true;
  236. default:
  237. return false;
  238. }
  239. }
  240. static bool is_bwd_noraid(struct pci_dev *pdev)
  241. {
  242. switch (pdev->device) {
  243. case PCI_DEVICE_ID_INTEL_IOAT_BWD2:
  244. case PCI_DEVICE_ID_INTEL_IOAT_BWD3:
  245. case PCI_DEVICE_ID_INTEL_IOAT_BDXDE0:
  246. case PCI_DEVICE_ID_INTEL_IOAT_BDXDE1:
  247. case PCI_DEVICE_ID_INTEL_IOAT_BDXDE2:
  248. case PCI_DEVICE_ID_INTEL_IOAT_BDXDE3:
  249. return true;
  250. default:
  251. return false;
  252. }
  253. }
  254. /*
  255. * Perform a IOAT transaction to verify the HW works.
  256. */
  257. #define IOAT_TEST_SIZE 2000
  258. static void ioat_dma_test_callback(void *dma_async_param)
  259. {
  260. struct completion *cmp = dma_async_param;
  261. complete(cmp);
  262. }
  263. /**
  264. * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
  265. * @ioat_dma: dma device to be tested
  266. */
  267. static int ioat_dma_self_test(struct ioatdma_device *ioat_dma)
  268. {
  269. int i;
  270. u8 *src;
  271. u8 *dest;
  272. struct dma_device *dma = &ioat_dma->dma_dev;
  273. struct device *dev = &ioat_dma->pdev->dev;
  274. struct dma_chan *dma_chan;
  275. struct dma_async_tx_descriptor *tx;
  276. dma_addr_t dma_dest, dma_src;
  277. dma_cookie_t cookie;
  278. int err = 0;
  279. struct completion cmp;
  280. unsigned long tmo;
  281. unsigned long flags;
  282. src = kzalloc(IOAT_TEST_SIZE, GFP_KERNEL);
  283. if (!src)
  284. return -ENOMEM;
  285. dest = kzalloc(IOAT_TEST_SIZE, GFP_KERNEL);
  286. if (!dest) {
  287. kfree(src);
  288. return -ENOMEM;
  289. }
  290. /* Fill in src buffer */
  291. for (i = 0; i < IOAT_TEST_SIZE; i++)
  292. src[i] = (u8)i;
  293. /* Start copy, using first DMA channel */
  294. dma_chan = container_of(dma->channels.next, struct dma_chan,
  295. device_node);
  296. if (dma->device_alloc_chan_resources(dma_chan) < 1) {
  297. dev_err(dev, "selftest cannot allocate chan resource\n");
  298. err = -ENODEV;
  299. goto out;
  300. }
  301. dma_src = dma_map_single(dev, src, IOAT_TEST_SIZE, DMA_TO_DEVICE);
  302. if (dma_mapping_error(dev, dma_src)) {
  303. dev_err(dev, "mapping src buffer failed\n");
  304. err = -ENOMEM;
  305. goto free_resources;
  306. }
  307. dma_dest = dma_map_single(dev, dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE);
  308. if (dma_mapping_error(dev, dma_dest)) {
  309. dev_err(dev, "mapping dest buffer failed\n");
  310. err = -ENOMEM;
  311. goto unmap_src;
  312. }
  313. flags = DMA_PREP_INTERRUPT;
  314. tx = ioat_dma->dma_dev.device_prep_dma_memcpy(dma_chan, dma_dest,
  315. dma_src, IOAT_TEST_SIZE,
  316. flags);
  317. if (!tx) {
  318. dev_err(dev, "Self-test prep failed, disabling\n");
  319. err = -ENODEV;
  320. goto unmap_dma;
  321. }
  322. async_tx_ack(tx);
  323. init_completion(&cmp);
  324. tx->callback = ioat_dma_test_callback;
  325. tx->callback_param = &cmp;
  326. cookie = tx->tx_submit(tx);
  327. if (cookie < 0) {
  328. dev_err(dev, "Self-test setup failed, disabling\n");
  329. err = -ENODEV;
  330. goto unmap_dma;
  331. }
  332. dma->device_issue_pending(dma_chan);
  333. tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
  334. if (tmo == 0 ||
  335. dma->device_tx_status(dma_chan, cookie, NULL)
  336. != DMA_COMPLETE) {
  337. dev_err(dev, "Self-test copy timed out, disabling\n");
  338. err = -ENODEV;
  339. goto unmap_dma;
  340. }
  341. if (memcmp(src, dest, IOAT_TEST_SIZE)) {
  342. dev_err(dev, "Self-test copy failed compare, disabling\n");
  343. err = -ENODEV;
  344. goto unmap_dma;
  345. }
  346. unmap_dma:
  347. dma_unmap_single(dev, dma_dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE);
  348. unmap_src:
  349. dma_unmap_single(dev, dma_src, IOAT_TEST_SIZE, DMA_TO_DEVICE);
  350. free_resources:
  351. dma->device_free_chan_resources(dma_chan);
  352. out:
  353. kfree(src);
  354. kfree(dest);
  355. return err;
  356. }
  357. /**
  358. * ioat_dma_setup_interrupts - setup interrupt handler
  359. * @ioat_dma: ioat dma device
  360. */
  361. int ioat_dma_setup_interrupts(struct ioatdma_device *ioat_dma)
  362. {
  363. struct ioatdma_chan *ioat_chan;
  364. struct pci_dev *pdev = ioat_dma->pdev;
  365. struct device *dev = &pdev->dev;
  366. struct msix_entry *msix;
  367. int i, j, msixcnt;
  368. int err = -EINVAL;
  369. u8 intrctrl = 0;
  370. if (!strcmp(ioat_interrupt_style, "msix"))
  371. goto msix;
  372. if (!strcmp(ioat_interrupt_style, "msi"))
  373. goto msi;
  374. if (!strcmp(ioat_interrupt_style, "intx"))
  375. goto intx;
  376. dev_err(dev, "invalid ioat_interrupt_style %s\n", ioat_interrupt_style);
  377. goto err_no_irq;
  378. msix:
  379. /* The number of MSI-X vectors should equal the number of channels */
  380. msixcnt = ioat_dma->dma_dev.chancnt;
  381. for (i = 0; i < msixcnt; i++)
  382. ioat_dma->msix_entries[i].entry = i;
  383. err = pci_enable_msix_exact(pdev, ioat_dma->msix_entries, msixcnt);
  384. if (err)
  385. goto msi;
  386. for (i = 0; i < msixcnt; i++) {
  387. msix = &ioat_dma->msix_entries[i];
  388. ioat_chan = ioat_chan_by_index(ioat_dma, i);
  389. err = devm_request_irq(dev, msix->vector,
  390. ioat_dma_do_interrupt_msix, 0,
  391. "ioat-msix", ioat_chan);
  392. if (err) {
  393. for (j = 0; j < i; j++) {
  394. msix = &ioat_dma->msix_entries[j];
  395. ioat_chan = ioat_chan_by_index(ioat_dma, j);
  396. devm_free_irq(dev, msix->vector, ioat_chan);
  397. }
  398. goto msi;
  399. }
  400. }
  401. intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
  402. ioat_dma->irq_mode = IOAT_MSIX;
  403. goto done;
  404. msi:
  405. err = pci_enable_msi(pdev);
  406. if (err)
  407. goto intx;
  408. err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt, 0,
  409. "ioat-msi", ioat_dma);
  410. if (err) {
  411. pci_disable_msi(pdev);
  412. goto intx;
  413. }
  414. ioat_dma->irq_mode = IOAT_MSI;
  415. goto done;
  416. intx:
  417. err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt,
  418. IRQF_SHARED, "ioat-intx", ioat_dma);
  419. if (err)
  420. goto err_no_irq;
  421. ioat_dma->irq_mode = IOAT_INTX;
  422. done:
  423. if (is_bwd_ioat(pdev))
  424. ioat_intr_quirk(ioat_dma);
  425. intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
  426. writeb(intrctrl, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET);
  427. return 0;
  428. err_no_irq:
  429. /* Disable all interrupt generation */
  430. writeb(0, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET);
  431. ioat_dma->irq_mode = IOAT_NOIRQ;
  432. dev_err(dev, "no usable interrupts\n");
  433. return err;
  434. }
  435. static void ioat_disable_interrupts(struct ioatdma_device *ioat_dma)
  436. {
  437. /* Disable all interrupt generation */
  438. writeb(0, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET);
  439. }
  440. static int ioat_probe(struct ioatdma_device *ioat_dma)
  441. {
  442. int err = -ENODEV;
  443. struct dma_device *dma = &ioat_dma->dma_dev;
  444. struct pci_dev *pdev = ioat_dma->pdev;
  445. struct device *dev = &pdev->dev;
  446. ioat_dma->completion_pool = dma_pool_create("completion_pool", dev,
  447. sizeof(u64),
  448. SMP_CACHE_BYTES,
  449. SMP_CACHE_BYTES);
  450. if (!ioat_dma->completion_pool) {
  451. err = -ENOMEM;
  452. goto err_out;
  453. }
  454. ioat_enumerate_channels(ioat_dma);
  455. dma_cap_set(DMA_MEMCPY, dma->cap_mask);
  456. dma->dev = &pdev->dev;
  457. if (!dma->chancnt) {
  458. dev_err(dev, "channel enumeration error\n");
  459. goto err_setup_interrupts;
  460. }
  461. err = ioat_dma_setup_interrupts(ioat_dma);
  462. if (err)
  463. goto err_setup_interrupts;
  464. err = ioat3_dma_self_test(ioat_dma);
  465. if (err)
  466. goto err_self_test;
  467. return 0;
  468. err_self_test:
  469. ioat_disable_interrupts(ioat_dma);
  470. err_setup_interrupts:
  471. dma_pool_destroy(ioat_dma->completion_pool);
  472. err_out:
  473. return err;
  474. }
  475. static int ioat_register(struct ioatdma_device *ioat_dma)
  476. {
  477. int err = dma_async_device_register(&ioat_dma->dma_dev);
  478. if (err) {
  479. ioat_disable_interrupts(ioat_dma);
  480. dma_pool_destroy(ioat_dma->completion_pool);
  481. }
  482. return err;
  483. }
  484. static void ioat_dma_remove(struct ioatdma_device *ioat_dma)
  485. {
  486. struct dma_device *dma = &ioat_dma->dma_dev;
  487. ioat_disable_interrupts(ioat_dma);
  488. ioat_kobject_del(ioat_dma);
  489. dma_async_device_unregister(dma);
  490. }
  491. /**
  492. * ioat_enumerate_channels - find and initialize the device's channels
  493. * @ioat_dma: the ioat dma device to be enumerated
  494. */
  495. static void ioat_enumerate_channels(struct ioatdma_device *ioat_dma)
  496. {
  497. struct ioatdma_chan *ioat_chan;
  498. struct device *dev = &ioat_dma->pdev->dev;
  499. struct dma_device *dma = &ioat_dma->dma_dev;
  500. u8 xfercap_log;
  501. int i;
  502. INIT_LIST_HEAD(&dma->channels);
  503. dma->chancnt = readb(ioat_dma->reg_base + IOAT_CHANCNT_OFFSET);
  504. dma->chancnt &= 0x1f; /* bits [4:0] valid */
  505. if (dma->chancnt > ARRAY_SIZE(ioat_dma->idx)) {
  506. dev_warn(dev, "(%d) exceeds max supported channels (%zu)\n",
  507. dma->chancnt, ARRAY_SIZE(ioat_dma->idx));
  508. dma->chancnt = ARRAY_SIZE(ioat_dma->idx);
  509. }
  510. xfercap_log = readb(ioat_dma->reg_base + IOAT_XFERCAP_OFFSET);
  511. xfercap_log &= 0x1f; /* bits [4:0] valid */
  512. if (xfercap_log == 0)
  513. return;
  514. dev_dbg(dev, "%s: xfercap = %d\n", __func__, 1 << xfercap_log);
  515. for (i = 0; i < dma->chancnt; i++) {
  516. ioat_chan = kzalloc(sizeof(*ioat_chan), GFP_KERNEL);
  517. if (!ioat_chan)
  518. break;
  519. ioat_init_channel(ioat_dma, ioat_chan, i);
  520. ioat_chan->xfercap_log = xfercap_log;
  521. spin_lock_init(&ioat_chan->prep_lock);
  522. if (ioat_reset_hw(ioat_chan)) {
  523. i = 0;
  524. break;
  525. }
  526. }
  527. dma->chancnt = i;
  528. }
  529. /**
  530. * ioat_free_chan_resources - release all the descriptors
  531. * @c: the channel to be cleaned
  532. */
  533. static void ioat_free_chan_resources(struct dma_chan *c)
  534. {
  535. struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
  536. struct ioatdma_device *ioat_dma = ioat_chan->ioat_dma;
  537. struct ioat_ring_ent *desc;
  538. const int total_descs = 1 << ioat_chan->alloc_order;
  539. int descs;
  540. int i;
  541. /* Before freeing channel resources first check
  542. * if they have been previously allocated for this channel.
  543. */
  544. if (!ioat_chan->ring)
  545. return;
  546. ioat_stop(ioat_chan);
  547. if (!test_bit(IOAT_CHAN_DOWN, &ioat_chan->state)) {
  548. ioat_reset_hw(ioat_chan);
  549. /* Put LTR to idle */
  550. if (ioat_dma->version >= IOAT_VER_3_4)
  551. writeb(IOAT_CHAN_LTR_SWSEL_IDLE,
  552. ioat_chan->reg_base +
  553. IOAT_CHAN_LTR_SWSEL_OFFSET);
  554. }
  555. spin_lock_bh(&ioat_chan->cleanup_lock);
  556. spin_lock_bh(&ioat_chan->prep_lock);
  557. descs = ioat_ring_space(ioat_chan);
  558. dev_dbg(to_dev(ioat_chan), "freeing %d idle descriptors\n", descs);
  559. for (i = 0; i < descs; i++) {
  560. desc = ioat_get_ring_ent(ioat_chan, ioat_chan->head + i);
  561. ioat_free_ring_ent(desc, c);
  562. }
  563. if (descs < total_descs)
  564. dev_err(to_dev(ioat_chan), "Freeing %d in use descriptors!\n",
  565. total_descs - descs);
  566. for (i = 0; i < total_descs - descs; i++) {
  567. desc = ioat_get_ring_ent(ioat_chan, ioat_chan->tail + i);
  568. dump_desc_dbg(ioat_chan, desc);
  569. ioat_free_ring_ent(desc, c);
  570. }
  571. for (i = 0; i < ioat_chan->desc_chunks; i++) {
  572. dma_free_coherent(to_dev(ioat_chan), IOAT_CHUNK_SIZE,
  573. ioat_chan->descs[i].virt,
  574. ioat_chan->descs[i].hw);
  575. ioat_chan->descs[i].virt = NULL;
  576. ioat_chan->descs[i].hw = 0;
  577. }
  578. ioat_chan->desc_chunks = 0;
  579. kfree(ioat_chan->ring);
  580. ioat_chan->ring = NULL;
  581. ioat_chan->alloc_order = 0;
  582. dma_pool_free(ioat_dma->completion_pool, ioat_chan->completion,
  583. ioat_chan->completion_dma);
  584. spin_unlock_bh(&ioat_chan->prep_lock);
  585. spin_unlock_bh(&ioat_chan->cleanup_lock);
  586. ioat_chan->last_completion = 0;
  587. ioat_chan->completion_dma = 0;
  588. ioat_chan->dmacount = 0;
  589. }
  590. /* ioat_alloc_chan_resources - allocate/initialize ioat descriptor ring
  591. * @chan: channel to be initialized
  592. */
  593. static int ioat_alloc_chan_resources(struct dma_chan *c)
  594. {
  595. struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
  596. struct ioat_ring_ent **ring;
  597. u64 status;
  598. int order;
  599. int i = 0;
  600. u32 chanerr;
  601. /* have we already been set up? */
  602. if (ioat_chan->ring)
  603. return 1 << ioat_chan->alloc_order;
  604. /* Setup register to interrupt and write completion status on error */
  605. writew(IOAT_CHANCTRL_RUN, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
  606. /* allocate a completion writeback area */
  607. /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
  608. ioat_chan->completion =
  609. dma_pool_zalloc(ioat_chan->ioat_dma->completion_pool,
  610. GFP_NOWAIT, &ioat_chan->completion_dma);
  611. if (!ioat_chan->completion)
  612. return -ENOMEM;
  613. writel(((u64)ioat_chan->completion_dma) & 0x00000000FFFFFFFF,
  614. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
  615. writel(((u64)ioat_chan->completion_dma) >> 32,
  616. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
  617. order = IOAT_MAX_ORDER;
  618. ring = ioat_alloc_ring(c, order, GFP_NOWAIT);
  619. if (!ring)
  620. return -ENOMEM;
  621. spin_lock_bh(&ioat_chan->cleanup_lock);
  622. spin_lock_bh(&ioat_chan->prep_lock);
  623. ioat_chan->ring = ring;
  624. ioat_chan->head = 0;
  625. ioat_chan->issued = 0;
  626. ioat_chan->tail = 0;
  627. ioat_chan->alloc_order = order;
  628. set_bit(IOAT_RUN, &ioat_chan->state);
  629. spin_unlock_bh(&ioat_chan->prep_lock);
  630. spin_unlock_bh(&ioat_chan->cleanup_lock);
  631. /* Setting up LTR values for 3.4 or later */
  632. if (ioat_chan->ioat_dma->version >= IOAT_VER_3_4) {
  633. u32 lat_val;
  634. lat_val = IOAT_CHAN_LTR_ACTIVE_SNVAL |
  635. IOAT_CHAN_LTR_ACTIVE_SNLATSCALE |
  636. IOAT_CHAN_LTR_ACTIVE_SNREQMNT;
  637. writel(lat_val, ioat_chan->reg_base +
  638. IOAT_CHAN_LTR_ACTIVE_OFFSET);
  639. lat_val = IOAT_CHAN_LTR_IDLE_SNVAL |
  640. IOAT_CHAN_LTR_IDLE_SNLATSCALE |
  641. IOAT_CHAN_LTR_IDLE_SNREQMNT;
  642. writel(lat_val, ioat_chan->reg_base +
  643. IOAT_CHAN_LTR_IDLE_OFFSET);
  644. /* Select to active */
  645. writeb(IOAT_CHAN_LTR_SWSEL_ACTIVE,
  646. ioat_chan->reg_base +
  647. IOAT_CHAN_LTR_SWSEL_OFFSET);
  648. }
  649. ioat_start_null_desc(ioat_chan);
  650. /* check that we got off the ground */
  651. do {
  652. udelay(1);
  653. status = ioat_chansts(ioat_chan);
  654. } while (i++ < 20 && !is_ioat_active(status) && !is_ioat_idle(status));
  655. if (is_ioat_active(status) || is_ioat_idle(status))
  656. return 1 << ioat_chan->alloc_order;
  657. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  658. dev_WARN(to_dev(ioat_chan),
  659. "failed to start channel chanerr: %#x\n", chanerr);
  660. ioat_free_chan_resources(c);
  661. return -EFAULT;
  662. }
  663. /* common channel initialization */
  664. static void
  665. ioat_init_channel(struct ioatdma_device *ioat_dma,
  666. struct ioatdma_chan *ioat_chan, int idx)
  667. {
  668. struct dma_device *dma = &ioat_dma->dma_dev;
  669. ioat_chan->ioat_dma = ioat_dma;
  670. ioat_chan->reg_base = ioat_dma->reg_base + (0x80 * (idx + 1));
  671. spin_lock_init(&ioat_chan->cleanup_lock);
  672. ioat_chan->dma_chan.device = dma;
  673. dma_cookie_init(&ioat_chan->dma_chan);
  674. list_add_tail(&ioat_chan->dma_chan.device_node, &dma->channels);
  675. ioat_dma->idx[idx] = ioat_chan;
  676. timer_setup(&ioat_chan->timer, ioat_timer_event, 0);
  677. tasklet_setup(&ioat_chan->cleanup_task, ioat_cleanup_event);
  678. }
  679. #define IOAT_NUM_SRC_TEST 6 /* must be <= 8 */
  680. static int ioat_xor_val_self_test(struct ioatdma_device *ioat_dma)
  681. {
  682. int i, src_idx;
  683. struct page *dest;
  684. struct page *xor_srcs[IOAT_NUM_SRC_TEST];
  685. struct page *xor_val_srcs[IOAT_NUM_SRC_TEST + 1];
  686. dma_addr_t dma_srcs[IOAT_NUM_SRC_TEST + 1];
  687. dma_addr_t dest_dma;
  688. struct dma_async_tx_descriptor *tx;
  689. struct dma_chan *dma_chan;
  690. dma_cookie_t cookie;
  691. u8 cmp_byte = 0;
  692. u32 cmp_word;
  693. u32 xor_val_result;
  694. int err = 0;
  695. struct completion cmp;
  696. unsigned long tmo;
  697. struct device *dev = &ioat_dma->pdev->dev;
  698. struct dma_device *dma = &ioat_dma->dma_dev;
  699. u8 op = 0;
  700. dev_dbg(dev, "%s\n", __func__);
  701. if (!dma_has_cap(DMA_XOR, dma->cap_mask))
  702. return 0;
  703. for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++) {
  704. xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
  705. if (!xor_srcs[src_idx]) {
  706. while (src_idx--)
  707. __free_page(xor_srcs[src_idx]);
  708. return -ENOMEM;
  709. }
  710. }
  711. dest = alloc_page(GFP_KERNEL);
  712. if (!dest) {
  713. while (src_idx--)
  714. __free_page(xor_srcs[src_idx]);
  715. return -ENOMEM;
  716. }
  717. /* Fill in src buffers */
  718. for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++) {
  719. u8 *ptr = page_address(xor_srcs[src_idx]);
  720. for (i = 0; i < PAGE_SIZE; i++)
  721. ptr[i] = (1 << src_idx);
  722. }
  723. for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++)
  724. cmp_byte ^= (u8) (1 << src_idx);
  725. cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
  726. (cmp_byte << 8) | cmp_byte;
  727. memset(page_address(dest), 0, PAGE_SIZE);
  728. dma_chan = container_of(dma->channels.next, struct dma_chan,
  729. device_node);
  730. if (dma->device_alloc_chan_resources(dma_chan) < 1) {
  731. err = -ENODEV;
  732. goto out;
  733. }
  734. /* test xor */
  735. op = IOAT_OP_XOR;
  736. dest_dma = dma_map_page(dev, dest, 0, PAGE_SIZE, DMA_FROM_DEVICE);
  737. if (dma_mapping_error(dev, dest_dma)) {
  738. err = -ENOMEM;
  739. goto free_resources;
  740. }
  741. for (i = 0; i < IOAT_NUM_SRC_TEST; i++) {
  742. dma_srcs[i] = dma_map_page(dev, xor_srcs[i], 0, PAGE_SIZE,
  743. DMA_TO_DEVICE);
  744. if (dma_mapping_error(dev, dma_srcs[i])) {
  745. err = -ENOMEM;
  746. goto dma_unmap;
  747. }
  748. }
  749. tx = dma->device_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
  750. IOAT_NUM_SRC_TEST, PAGE_SIZE,
  751. DMA_PREP_INTERRUPT);
  752. if (!tx) {
  753. dev_err(dev, "Self-test xor prep failed\n");
  754. err = -ENODEV;
  755. goto dma_unmap;
  756. }
  757. async_tx_ack(tx);
  758. init_completion(&cmp);
  759. tx->callback = ioat_dma_test_callback;
  760. tx->callback_param = &cmp;
  761. cookie = tx->tx_submit(tx);
  762. if (cookie < 0) {
  763. dev_err(dev, "Self-test xor setup failed\n");
  764. err = -ENODEV;
  765. goto dma_unmap;
  766. }
  767. dma->device_issue_pending(dma_chan);
  768. tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
  769. if (tmo == 0 ||
  770. dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) {
  771. dev_err(dev, "Self-test xor timed out\n");
  772. err = -ENODEV;
  773. goto dma_unmap;
  774. }
  775. for (i = 0; i < IOAT_NUM_SRC_TEST; i++)
  776. dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE);
  777. dma_sync_single_for_cpu(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE);
  778. for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
  779. u32 *ptr = page_address(dest);
  780. if (ptr[i] != cmp_word) {
  781. dev_err(dev, "Self-test xor failed compare\n");
  782. err = -ENODEV;
  783. goto free_resources;
  784. }
  785. }
  786. dma_sync_single_for_device(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE);
  787. dma_unmap_page(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE);
  788. /* skip validate if the capability is not present */
  789. if (!dma_has_cap(DMA_XOR_VAL, dma_chan->device->cap_mask))
  790. goto free_resources;
  791. op = IOAT_OP_XOR_VAL;
  792. /* validate the sources with the destintation page */
  793. for (i = 0; i < IOAT_NUM_SRC_TEST; i++)
  794. xor_val_srcs[i] = xor_srcs[i];
  795. xor_val_srcs[i] = dest;
  796. xor_val_result = 1;
  797. for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) {
  798. dma_srcs[i] = dma_map_page(dev, xor_val_srcs[i], 0, PAGE_SIZE,
  799. DMA_TO_DEVICE);
  800. if (dma_mapping_error(dev, dma_srcs[i])) {
  801. err = -ENOMEM;
  802. goto dma_unmap;
  803. }
  804. }
  805. tx = dma->device_prep_dma_xor_val(dma_chan, dma_srcs,
  806. IOAT_NUM_SRC_TEST + 1, PAGE_SIZE,
  807. &xor_val_result, DMA_PREP_INTERRUPT);
  808. if (!tx) {
  809. dev_err(dev, "Self-test zero prep failed\n");
  810. err = -ENODEV;
  811. goto dma_unmap;
  812. }
  813. async_tx_ack(tx);
  814. init_completion(&cmp);
  815. tx->callback = ioat_dma_test_callback;
  816. tx->callback_param = &cmp;
  817. cookie = tx->tx_submit(tx);
  818. if (cookie < 0) {
  819. dev_err(dev, "Self-test zero setup failed\n");
  820. err = -ENODEV;
  821. goto dma_unmap;
  822. }
  823. dma->device_issue_pending(dma_chan);
  824. tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
  825. if (tmo == 0 ||
  826. dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) {
  827. dev_err(dev, "Self-test validate timed out\n");
  828. err = -ENODEV;
  829. goto dma_unmap;
  830. }
  831. for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++)
  832. dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE);
  833. if (xor_val_result != 0) {
  834. dev_err(dev, "Self-test validate failed compare\n");
  835. err = -ENODEV;
  836. goto free_resources;
  837. }
  838. memset(page_address(dest), 0, PAGE_SIZE);
  839. /* test for non-zero parity sum */
  840. op = IOAT_OP_XOR_VAL;
  841. xor_val_result = 0;
  842. for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) {
  843. dma_srcs[i] = dma_map_page(dev, xor_val_srcs[i], 0, PAGE_SIZE,
  844. DMA_TO_DEVICE);
  845. if (dma_mapping_error(dev, dma_srcs[i])) {
  846. err = -ENOMEM;
  847. goto dma_unmap;
  848. }
  849. }
  850. tx = dma->device_prep_dma_xor_val(dma_chan, dma_srcs,
  851. IOAT_NUM_SRC_TEST + 1, PAGE_SIZE,
  852. &xor_val_result, DMA_PREP_INTERRUPT);
  853. if (!tx) {
  854. dev_err(dev, "Self-test 2nd zero prep failed\n");
  855. err = -ENODEV;
  856. goto dma_unmap;
  857. }
  858. async_tx_ack(tx);
  859. init_completion(&cmp);
  860. tx->callback = ioat_dma_test_callback;
  861. tx->callback_param = &cmp;
  862. cookie = tx->tx_submit(tx);
  863. if (cookie < 0) {
  864. dev_err(dev, "Self-test 2nd zero setup failed\n");
  865. err = -ENODEV;
  866. goto dma_unmap;
  867. }
  868. dma->device_issue_pending(dma_chan);
  869. tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
  870. if (tmo == 0 ||
  871. dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) {
  872. dev_err(dev, "Self-test 2nd validate timed out\n");
  873. err = -ENODEV;
  874. goto dma_unmap;
  875. }
  876. if (xor_val_result != SUM_CHECK_P_RESULT) {
  877. dev_err(dev, "Self-test validate failed compare\n");
  878. err = -ENODEV;
  879. goto dma_unmap;
  880. }
  881. for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++)
  882. dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE);
  883. goto free_resources;
  884. dma_unmap:
  885. if (op == IOAT_OP_XOR) {
  886. while (--i >= 0)
  887. dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE,
  888. DMA_TO_DEVICE);
  889. dma_unmap_page(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE);
  890. } else if (op == IOAT_OP_XOR_VAL) {
  891. while (--i >= 0)
  892. dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE,
  893. DMA_TO_DEVICE);
  894. }
  895. free_resources:
  896. dma->device_free_chan_resources(dma_chan);
  897. out:
  898. src_idx = IOAT_NUM_SRC_TEST;
  899. while (src_idx--)
  900. __free_page(xor_srcs[src_idx]);
  901. __free_page(dest);
  902. return err;
  903. }
  904. static int ioat3_dma_self_test(struct ioatdma_device *ioat_dma)
  905. {
  906. int rc;
  907. rc = ioat_dma_self_test(ioat_dma);
  908. if (rc)
  909. return rc;
  910. rc = ioat_xor_val_self_test(ioat_dma);
  911. return rc;
  912. }
  913. static void ioat_intr_quirk(struct ioatdma_device *ioat_dma)
  914. {
  915. struct dma_device *dma;
  916. struct dma_chan *c;
  917. struct ioatdma_chan *ioat_chan;
  918. u32 errmask;
  919. dma = &ioat_dma->dma_dev;
  920. /*
  921. * if we have descriptor write back error status, we mask the
  922. * error interrupts
  923. */
  924. if (ioat_dma->cap & IOAT_CAP_DWBES) {
  925. list_for_each_entry(c, &dma->channels, device_node) {
  926. ioat_chan = to_ioat_chan(c);
  927. errmask = readl(ioat_chan->reg_base +
  928. IOAT_CHANERR_MASK_OFFSET);
  929. errmask |= IOAT_CHANERR_XOR_P_OR_CRC_ERR |
  930. IOAT_CHANERR_XOR_Q_ERR;
  931. writel(errmask, ioat_chan->reg_base +
  932. IOAT_CHANERR_MASK_OFFSET);
  933. }
  934. }
  935. }
  936. static int ioat3_dma_probe(struct ioatdma_device *ioat_dma, int dca)
  937. {
  938. struct pci_dev *pdev = ioat_dma->pdev;
  939. int dca_en = system_has_dca_enabled(pdev);
  940. struct dma_device *dma;
  941. struct dma_chan *c;
  942. struct ioatdma_chan *ioat_chan;
  943. int err;
  944. u16 val16;
  945. dma = &ioat_dma->dma_dev;
  946. dma->device_prep_dma_memcpy = ioat_dma_prep_memcpy_lock;
  947. dma->device_issue_pending = ioat_issue_pending;
  948. dma->device_alloc_chan_resources = ioat_alloc_chan_resources;
  949. dma->device_free_chan_resources = ioat_free_chan_resources;
  950. dma_cap_set(DMA_INTERRUPT, dma->cap_mask);
  951. dma->device_prep_dma_interrupt = ioat_prep_interrupt_lock;
  952. ioat_dma->cap = readl(ioat_dma->reg_base + IOAT_DMA_CAP_OFFSET);
  953. if (is_xeon_cb32(pdev) || is_bwd_noraid(pdev))
  954. ioat_dma->cap &=
  955. ~(IOAT_CAP_XOR | IOAT_CAP_PQ | IOAT_CAP_RAID16SS);
  956. /* dca is incompatible with raid operations */
  957. if (dca_en && (ioat_dma->cap & (IOAT_CAP_XOR|IOAT_CAP_PQ)))
  958. ioat_dma->cap &= ~(IOAT_CAP_XOR|IOAT_CAP_PQ);
  959. if (ioat_dma->cap & IOAT_CAP_XOR) {
  960. dma->max_xor = 8;
  961. dma_cap_set(DMA_XOR, dma->cap_mask);
  962. dma->device_prep_dma_xor = ioat_prep_xor;
  963. dma_cap_set(DMA_XOR_VAL, dma->cap_mask);
  964. dma->device_prep_dma_xor_val = ioat_prep_xor_val;
  965. }
  966. if (ioat_dma->cap & IOAT_CAP_PQ) {
  967. dma->device_prep_dma_pq = ioat_prep_pq;
  968. dma->device_prep_dma_pq_val = ioat_prep_pq_val;
  969. dma_cap_set(DMA_PQ, dma->cap_mask);
  970. dma_cap_set(DMA_PQ_VAL, dma->cap_mask);
  971. if (ioat_dma->cap & IOAT_CAP_RAID16SS)
  972. dma_set_maxpq(dma, 16, 0);
  973. else
  974. dma_set_maxpq(dma, 8, 0);
  975. if (!(ioat_dma->cap & IOAT_CAP_XOR)) {
  976. dma->device_prep_dma_xor = ioat_prep_pqxor;
  977. dma->device_prep_dma_xor_val = ioat_prep_pqxor_val;
  978. dma_cap_set(DMA_XOR, dma->cap_mask);
  979. dma_cap_set(DMA_XOR_VAL, dma->cap_mask);
  980. if (ioat_dma->cap & IOAT_CAP_RAID16SS)
  981. dma->max_xor = 16;
  982. else
  983. dma->max_xor = 8;
  984. }
  985. }
  986. dma->device_tx_status = ioat_tx_status;
  987. /* starting with CB3.3 super extended descriptors are supported */
  988. if (ioat_dma->cap & IOAT_CAP_RAID16SS) {
  989. char pool_name[14];
  990. int i;
  991. for (i = 0; i < MAX_SED_POOLS; i++) {
  992. snprintf(pool_name, 14, "ioat_hw%d_sed", i);
  993. /* allocate SED DMA pool */
  994. ioat_dma->sed_hw_pool[i] = dmam_pool_create(pool_name,
  995. &pdev->dev,
  996. SED_SIZE * (i + 1), 64, 0);
  997. if (!ioat_dma->sed_hw_pool[i])
  998. return -ENOMEM;
  999. }
  1000. }
  1001. if (!(ioat_dma->cap & (IOAT_CAP_XOR | IOAT_CAP_PQ)))
  1002. dma_cap_set(DMA_PRIVATE, dma->cap_mask);
  1003. err = ioat_probe(ioat_dma);
  1004. if (err)
  1005. return err;
  1006. list_for_each_entry(c, &dma->channels, device_node) {
  1007. ioat_chan = to_ioat_chan(c);
  1008. writel(IOAT_DMA_DCA_ANY_CPU,
  1009. ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
  1010. }
  1011. err = ioat_register(ioat_dma);
  1012. if (err)
  1013. return err;
  1014. ioat_kobject_add(ioat_dma, &ioat_ktype);
  1015. if (dca)
  1016. ioat_dma->dca = ioat_dca_init(pdev, ioat_dma->reg_base);
  1017. /* disable relaxed ordering */
  1018. err = pcie_capability_read_word(pdev, IOAT_DEVCTRL_OFFSET, &val16);
  1019. if (err)
  1020. return pcibios_err_to_errno(err);
  1021. /* clear relaxed ordering enable */
  1022. val16 &= ~IOAT_DEVCTRL_ROE;
  1023. err = pcie_capability_write_word(pdev, IOAT_DEVCTRL_OFFSET, val16);
  1024. if (err)
  1025. return pcibios_err_to_errno(err);
  1026. if (ioat_dma->cap & IOAT_CAP_DPS)
  1027. writeb(ioat_pending_level + 1,
  1028. ioat_dma->reg_base + IOAT_PREFETCH_LIMIT_OFFSET);
  1029. return 0;
  1030. }
  1031. static void ioat_shutdown(struct pci_dev *pdev)
  1032. {
  1033. struct ioatdma_device *ioat_dma = pci_get_drvdata(pdev);
  1034. struct ioatdma_chan *ioat_chan;
  1035. int i;
  1036. if (!ioat_dma)
  1037. return;
  1038. for (i = 0; i < IOAT_MAX_CHANS; i++) {
  1039. ioat_chan = ioat_dma->idx[i];
  1040. if (!ioat_chan)
  1041. continue;
  1042. spin_lock_bh(&ioat_chan->prep_lock);
  1043. set_bit(IOAT_CHAN_DOWN, &ioat_chan->state);
  1044. spin_unlock_bh(&ioat_chan->prep_lock);
  1045. /*
  1046. * Synchronization rule for del_timer_sync():
  1047. * - The caller must not hold locks which would prevent
  1048. * completion of the timer's handler.
  1049. * So prep_lock cannot be held before calling it.
  1050. */
  1051. del_timer_sync(&ioat_chan->timer);
  1052. /* this should quiesce then reset */
  1053. ioat_reset_hw(ioat_chan);
  1054. }
  1055. ioat_disable_interrupts(ioat_dma);
  1056. }
  1057. static void ioat_resume(struct ioatdma_device *ioat_dma)
  1058. {
  1059. struct ioatdma_chan *ioat_chan;
  1060. u32 chanerr;
  1061. int i;
  1062. for (i = 0; i < IOAT_MAX_CHANS; i++) {
  1063. ioat_chan = ioat_dma->idx[i];
  1064. if (!ioat_chan)
  1065. continue;
  1066. spin_lock_bh(&ioat_chan->prep_lock);
  1067. clear_bit(IOAT_CHAN_DOWN, &ioat_chan->state);
  1068. spin_unlock_bh(&ioat_chan->prep_lock);
  1069. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  1070. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  1071. /* no need to reset as shutdown already did that */
  1072. }
  1073. }
  1074. #define DRV_NAME "ioatdma"
  1075. static pci_ers_result_t ioat_pcie_error_detected(struct pci_dev *pdev,
  1076. pci_channel_state_t error)
  1077. {
  1078. dev_dbg(&pdev->dev, "%s: PCIe AER error %d\n", DRV_NAME, error);
  1079. /* quiesce and block I/O */
  1080. ioat_shutdown(pdev);
  1081. return PCI_ERS_RESULT_NEED_RESET;
  1082. }
  1083. static pci_ers_result_t ioat_pcie_error_slot_reset(struct pci_dev *pdev)
  1084. {
  1085. pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
  1086. dev_dbg(&pdev->dev, "%s post reset handling\n", DRV_NAME);
  1087. if (pci_enable_device_mem(pdev) < 0) {
  1088. dev_err(&pdev->dev,
  1089. "Failed to enable PCIe device after reset.\n");
  1090. result = PCI_ERS_RESULT_DISCONNECT;
  1091. } else {
  1092. pci_set_master(pdev);
  1093. pci_restore_state(pdev);
  1094. pci_save_state(pdev);
  1095. pci_wake_from_d3(pdev, false);
  1096. }
  1097. return result;
  1098. }
  1099. static void ioat_pcie_error_resume(struct pci_dev *pdev)
  1100. {
  1101. struct ioatdma_device *ioat_dma = pci_get_drvdata(pdev);
  1102. dev_dbg(&pdev->dev, "%s: AER handling resuming\n", DRV_NAME);
  1103. /* initialize and bring everything back */
  1104. ioat_resume(ioat_dma);
  1105. }
  1106. static const struct pci_error_handlers ioat_err_handler = {
  1107. .error_detected = ioat_pcie_error_detected,
  1108. .slot_reset = ioat_pcie_error_slot_reset,
  1109. .resume = ioat_pcie_error_resume,
  1110. };
  1111. static struct pci_driver ioat_pci_driver = {
  1112. .name = DRV_NAME,
  1113. .id_table = ioat_pci_tbl,
  1114. .probe = ioat_pci_probe,
  1115. .remove = ioat_remove,
  1116. .shutdown = ioat_shutdown,
  1117. .err_handler = &ioat_err_handler,
  1118. };
  1119. static void release_ioatdma(struct dma_device *device)
  1120. {
  1121. struct ioatdma_device *d = to_ioatdma_device(device);
  1122. int i;
  1123. for (i = 0; i < IOAT_MAX_CHANS; i++)
  1124. kfree(d->idx[i]);
  1125. dma_pool_destroy(d->completion_pool);
  1126. kfree(d);
  1127. }
  1128. static struct ioatdma_device *
  1129. alloc_ioatdma(struct pci_dev *pdev, void __iomem *iobase)
  1130. {
  1131. struct ioatdma_device *d = kzalloc(sizeof(*d), GFP_KERNEL);
  1132. if (!d)
  1133. return NULL;
  1134. d->pdev = pdev;
  1135. d->reg_base = iobase;
  1136. d->dma_dev.device_release = release_ioatdma;
  1137. return d;
  1138. }
  1139. static int ioat_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1140. {
  1141. void __iomem * const *iomap;
  1142. struct device *dev = &pdev->dev;
  1143. struct ioatdma_device *device;
  1144. int err;
  1145. err = pcim_enable_device(pdev);
  1146. if (err)
  1147. return err;
  1148. err = pcim_iomap_regions(pdev, 1 << IOAT_MMIO_BAR, DRV_NAME);
  1149. if (err)
  1150. return err;
  1151. iomap = pcim_iomap_table(pdev);
  1152. if (!iomap)
  1153. return -ENOMEM;
  1154. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  1155. if (err)
  1156. return err;
  1157. device = alloc_ioatdma(pdev, iomap[IOAT_MMIO_BAR]);
  1158. if (!device)
  1159. return -ENOMEM;
  1160. pci_set_master(pdev);
  1161. pci_set_drvdata(pdev, device);
  1162. device->version = readb(device->reg_base + IOAT_VER_OFFSET);
  1163. if (device->version >= IOAT_VER_3_4)
  1164. ioat_dca_enabled = 0;
  1165. if (device->version >= IOAT_VER_3_0) {
  1166. if (is_skx_ioat(pdev))
  1167. device->version = IOAT_VER_3_2;
  1168. err = ioat3_dma_probe(device, ioat_dca_enabled);
  1169. if (device->version >= IOAT_VER_3_3)
  1170. pci_enable_pcie_error_reporting(pdev);
  1171. } else
  1172. return -ENODEV;
  1173. if (err) {
  1174. dev_err(dev, "Intel(R) I/OAT DMA Engine init failed\n");
  1175. pci_disable_pcie_error_reporting(pdev);
  1176. return -ENODEV;
  1177. }
  1178. return 0;
  1179. }
  1180. static void ioat_remove(struct pci_dev *pdev)
  1181. {
  1182. struct ioatdma_device *device = pci_get_drvdata(pdev);
  1183. if (!device)
  1184. return;
  1185. ioat_shutdown(pdev);
  1186. dev_err(&pdev->dev, "Removing dma and dca services\n");
  1187. if (device->dca) {
  1188. unregister_dca_provider(device->dca, &pdev->dev);
  1189. free_dca_provider(device->dca);
  1190. device->dca = NULL;
  1191. }
  1192. pci_disable_pcie_error_reporting(pdev);
  1193. ioat_dma_remove(device);
  1194. }
  1195. static int __init ioat_init_module(void)
  1196. {
  1197. int err = -ENOMEM;
  1198. pr_info("%s: Intel(R) QuickData Technology Driver %s\n",
  1199. DRV_NAME, IOAT_DMA_VERSION);
  1200. ioat_cache = kmem_cache_create("ioat", sizeof(struct ioat_ring_ent),
  1201. 0, SLAB_HWCACHE_ALIGN, NULL);
  1202. if (!ioat_cache)
  1203. return -ENOMEM;
  1204. ioat_sed_cache = KMEM_CACHE(ioat_sed_ent, 0);
  1205. if (!ioat_sed_cache)
  1206. goto err_ioat_cache;
  1207. err = pci_register_driver(&ioat_pci_driver);
  1208. if (err)
  1209. goto err_ioat3_cache;
  1210. return 0;
  1211. err_ioat3_cache:
  1212. kmem_cache_destroy(ioat_sed_cache);
  1213. err_ioat_cache:
  1214. kmem_cache_destroy(ioat_cache);
  1215. return err;
  1216. }
  1217. module_init(ioat_init_module);
  1218. static void __exit ioat_exit_module(void)
  1219. {
  1220. pci_unregister_driver(&ioat_pci_driver);
  1221. kmem_cache_destroy(ioat_cache);
  1222. }
  1223. module_exit(ioat_exit_module);