mtk-cci-devfreq.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2022 MediaTek Inc.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/devfreq.h>
  7. #include <linux/minmax.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/pm_opp.h>
  13. #include <linux/regulator/consumer.h>
  14. struct mtk_ccifreq_platform_data {
  15. int min_volt_shift;
  16. int max_volt_shift;
  17. int proc_max_volt;
  18. int sram_min_volt;
  19. int sram_max_volt;
  20. };
  21. struct mtk_ccifreq_drv {
  22. struct device *dev;
  23. struct devfreq *devfreq;
  24. struct regulator *proc_reg;
  25. struct regulator *sram_reg;
  26. struct clk *cci_clk;
  27. struct clk *inter_clk;
  28. int inter_voltage;
  29. unsigned long pre_freq;
  30. /* Avoid race condition for regulators between notify and policy */
  31. struct mutex reg_lock;
  32. struct notifier_block opp_nb;
  33. const struct mtk_ccifreq_platform_data *soc_data;
  34. int vtrack_max;
  35. };
  36. static int mtk_ccifreq_set_voltage(struct mtk_ccifreq_drv *drv, int new_voltage)
  37. {
  38. const struct mtk_ccifreq_platform_data *soc_data = drv->soc_data;
  39. struct device *dev = drv->dev;
  40. int pre_voltage, pre_vsram, new_vsram, vsram, voltage, ret;
  41. int retry_max = drv->vtrack_max;
  42. if (!drv->sram_reg) {
  43. ret = regulator_set_voltage(drv->proc_reg, new_voltage,
  44. drv->soc_data->proc_max_volt);
  45. return ret;
  46. }
  47. pre_voltage = regulator_get_voltage(drv->proc_reg);
  48. if (pre_voltage < 0) {
  49. dev_err(dev, "invalid vproc value: %d\n", pre_voltage);
  50. return pre_voltage;
  51. }
  52. pre_vsram = regulator_get_voltage(drv->sram_reg);
  53. if (pre_vsram < 0) {
  54. dev_err(dev, "invalid vsram value: %d\n", pre_vsram);
  55. return pre_vsram;
  56. }
  57. new_vsram = clamp(new_voltage + soc_data->min_volt_shift,
  58. soc_data->sram_min_volt, soc_data->sram_max_volt);
  59. do {
  60. if (pre_voltage <= new_voltage) {
  61. vsram = clamp(pre_voltage + soc_data->max_volt_shift,
  62. soc_data->sram_min_volt, new_vsram);
  63. ret = regulator_set_voltage(drv->sram_reg, vsram,
  64. soc_data->sram_max_volt);
  65. if (ret)
  66. return ret;
  67. if (vsram == soc_data->sram_max_volt ||
  68. new_vsram == soc_data->sram_min_volt)
  69. voltage = new_voltage;
  70. else
  71. voltage = vsram - soc_data->min_volt_shift;
  72. ret = regulator_set_voltage(drv->proc_reg, voltage,
  73. soc_data->proc_max_volt);
  74. if (ret) {
  75. regulator_set_voltage(drv->sram_reg, pre_vsram,
  76. soc_data->sram_max_volt);
  77. return ret;
  78. }
  79. } else if (pre_voltage > new_voltage) {
  80. voltage = max(new_voltage,
  81. pre_vsram - soc_data->max_volt_shift);
  82. ret = regulator_set_voltage(drv->proc_reg, voltage,
  83. soc_data->proc_max_volt);
  84. if (ret)
  85. return ret;
  86. if (voltage == new_voltage)
  87. vsram = new_vsram;
  88. else
  89. vsram = max(new_vsram,
  90. voltage + soc_data->min_volt_shift);
  91. ret = regulator_set_voltage(drv->sram_reg, vsram,
  92. soc_data->sram_max_volt);
  93. if (ret) {
  94. regulator_set_voltage(drv->proc_reg, pre_voltage,
  95. soc_data->proc_max_volt);
  96. return ret;
  97. }
  98. }
  99. pre_voltage = voltage;
  100. pre_vsram = vsram;
  101. if (--retry_max < 0) {
  102. dev_err(dev,
  103. "over loop count, failed to set voltage\n");
  104. return -EINVAL;
  105. }
  106. } while (voltage != new_voltage || vsram != new_vsram);
  107. return 0;
  108. }
  109. static int mtk_ccifreq_target(struct device *dev, unsigned long *freq,
  110. u32 flags)
  111. {
  112. struct mtk_ccifreq_drv *drv = dev_get_drvdata(dev);
  113. struct clk *cci_pll = clk_get_parent(drv->cci_clk);
  114. struct dev_pm_opp *opp;
  115. unsigned long opp_rate;
  116. int voltage, pre_voltage, inter_voltage, target_voltage, ret;
  117. if (!drv)
  118. return -EINVAL;
  119. if (drv->pre_freq == *freq)
  120. return 0;
  121. inter_voltage = drv->inter_voltage;
  122. opp_rate = *freq;
  123. opp = devfreq_recommended_opp(dev, &opp_rate, 1);
  124. if (IS_ERR(opp)) {
  125. dev_err(dev, "failed to find opp for freq: %ld\n", opp_rate);
  126. return PTR_ERR(opp);
  127. }
  128. mutex_lock(&drv->reg_lock);
  129. voltage = dev_pm_opp_get_voltage(opp);
  130. dev_pm_opp_put(opp);
  131. pre_voltage = regulator_get_voltage(drv->proc_reg);
  132. if (pre_voltage < 0) {
  133. dev_err(dev, "invalid vproc value: %d\n", pre_voltage);
  134. ret = pre_voltage;
  135. goto out_unlock;
  136. }
  137. /* scale up: set voltage first then freq. */
  138. target_voltage = max(inter_voltage, voltage);
  139. if (pre_voltage <= target_voltage) {
  140. ret = mtk_ccifreq_set_voltage(drv, target_voltage);
  141. if (ret) {
  142. dev_err(dev, "failed to scale up voltage\n");
  143. goto out_restore_voltage;
  144. }
  145. }
  146. /* switch the cci clock to intermediate clock source. */
  147. ret = clk_set_parent(drv->cci_clk, drv->inter_clk);
  148. if (ret) {
  149. dev_err(dev, "failed to re-parent cci clock\n");
  150. goto out_restore_voltage;
  151. }
  152. /* set the original clock to target rate. */
  153. ret = clk_set_rate(cci_pll, *freq);
  154. if (ret) {
  155. dev_err(dev, "failed to set cci pll rate: %d\n", ret);
  156. clk_set_parent(drv->cci_clk, cci_pll);
  157. goto out_restore_voltage;
  158. }
  159. /* switch the cci clock back to the original clock source. */
  160. ret = clk_set_parent(drv->cci_clk, cci_pll);
  161. if (ret) {
  162. dev_err(dev, "failed to re-parent cci clock\n");
  163. mtk_ccifreq_set_voltage(drv, inter_voltage);
  164. goto out_unlock;
  165. }
  166. /*
  167. * If the new voltage is lower than the intermediate voltage or the
  168. * original voltage, scale down to the new voltage.
  169. */
  170. if (voltage < inter_voltage || voltage < pre_voltage) {
  171. ret = mtk_ccifreq_set_voltage(drv, voltage);
  172. if (ret) {
  173. dev_err(dev, "failed to scale down voltage\n");
  174. goto out_unlock;
  175. }
  176. }
  177. drv->pre_freq = *freq;
  178. mutex_unlock(&drv->reg_lock);
  179. return 0;
  180. out_restore_voltage:
  181. mtk_ccifreq_set_voltage(drv, pre_voltage);
  182. out_unlock:
  183. mutex_unlock(&drv->reg_lock);
  184. return ret;
  185. }
  186. static int mtk_ccifreq_opp_notifier(struct notifier_block *nb,
  187. unsigned long event, void *data)
  188. {
  189. struct dev_pm_opp *opp = data;
  190. struct mtk_ccifreq_drv *drv;
  191. unsigned long freq, volt;
  192. drv = container_of(nb, struct mtk_ccifreq_drv, opp_nb);
  193. if (event == OPP_EVENT_ADJUST_VOLTAGE) {
  194. freq = dev_pm_opp_get_freq(opp);
  195. mutex_lock(&drv->reg_lock);
  196. /* current opp item is changed */
  197. if (freq == drv->pre_freq) {
  198. volt = dev_pm_opp_get_voltage(opp);
  199. mtk_ccifreq_set_voltage(drv, volt);
  200. }
  201. mutex_unlock(&drv->reg_lock);
  202. }
  203. return 0;
  204. }
  205. static struct devfreq_dev_profile mtk_ccifreq_profile = {
  206. .target = mtk_ccifreq_target,
  207. };
  208. static int mtk_ccifreq_probe(struct platform_device *pdev)
  209. {
  210. struct device *dev = &pdev->dev;
  211. struct mtk_ccifreq_drv *drv;
  212. struct devfreq_passive_data *passive_data;
  213. struct dev_pm_opp *opp;
  214. unsigned long rate, opp_volt;
  215. int ret;
  216. drv = devm_kzalloc(dev, sizeof(*drv), GFP_KERNEL);
  217. if (!drv)
  218. return -ENOMEM;
  219. drv->dev = dev;
  220. drv->soc_data = (const struct mtk_ccifreq_platform_data *)
  221. of_device_get_match_data(&pdev->dev);
  222. mutex_init(&drv->reg_lock);
  223. platform_set_drvdata(pdev, drv);
  224. drv->cci_clk = devm_clk_get(dev, "cci");
  225. if (IS_ERR(drv->cci_clk)) {
  226. ret = PTR_ERR(drv->cci_clk);
  227. return dev_err_probe(dev, ret, "failed to get cci clk\n");
  228. }
  229. drv->inter_clk = devm_clk_get(dev, "intermediate");
  230. if (IS_ERR(drv->inter_clk)) {
  231. ret = PTR_ERR(drv->inter_clk);
  232. return dev_err_probe(dev, ret,
  233. "failed to get intermediate clk\n");
  234. }
  235. drv->proc_reg = devm_regulator_get_optional(dev, "proc");
  236. if (IS_ERR(drv->proc_reg)) {
  237. ret = PTR_ERR(drv->proc_reg);
  238. return dev_err_probe(dev, ret,
  239. "failed to get proc regulator\n");
  240. }
  241. ret = regulator_enable(drv->proc_reg);
  242. if (ret) {
  243. dev_err(dev, "failed to enable proc regulator\n");
  244. return ret;
  245. }
  246. drv->sram_reg = devm_regulator_get_optional(dev, "sram");
  247. if (IS_ERR(drv->sram_reg)) {
  248. ret = PTR_ERR(drv->sram_reg);
  249. if (ret == -EPROBE_DEFER)
  250. goto out_free_resources;
  251. drv->sram_reg = NULL;
  252. } else {
  253. ret = regulator_enable(drv->sram_reg);
  254. if (ret) {
  255. dev_err(dev, "failed to enable sram regulator\n");
  256. goto out_free_resources;
  257. }
  258. }
  259. /*
  260. * We assume min voltage is 0 and tracking target voltage using
  261. * min_volt_shift for each iteration.
  262. * The retry_max is 3 times of expected iteration count.
  263. */
  264. drv->vtrack_max = 3 * DIV_ROUND_UP(max(drv->soc_data->sram_max_volt,
  265. drv->soc_data->proc_max_volt),
  266. drv->soc_data->min_volt_shift);
  267. ret = clk_prepare_enable(drv->cci_clk);
  268. if (ret)
  269. goto out_free_resources;
  270. ret = dev_pm_opp_of_add_table(dev);
  271. if (ret) {
  272. dev_err(dev, "failed to add opp table: %d\n", ret);
  273. goto out_disable_cci_clk;
  274. }
  275. rate = clk_get_rate(drv->inter_clk);
  276. opp = dev_pm_opp_find_freq_ceil(dev, &rate);
  277. if (IS_ERR(opp)) {
  278. ret = PTR_ERR(opp);
  279. dev_err(dev, "failed to get intermediate opp: %d\n", ret);
  280. goto out_remove_opp_table;
  281. }
  282. drv->inter_voltage = dev_pm_opp_get_voltage(opp);
  283. dev_pm_opp_put(opp);
  284. rate = U32_MAX;
  285. opp = dev_pm_opp_find_freq_floor(drv->dev, &rate);
  286. if (IS_ERR(opp)) {
  287. dev_err(dev, "failed to get opp\n");
  288. ret = PTR_ERR(opp);
  289. goto out_remove_opp_table;
  290. }
  291. opp_volt = dev_pm_opp_get_voltage(opp);
  292. dev_pm_opp_put(opp);
  293. ret = mtk_ccifreq_set_voltage(drv, opp_volt);
  294. if (ret) {
  295. dev_err(dev, "failed to scale to highest voltage %lu in proc_reg\n",
  296. opp_volt);
  297. goto out_remove_opp_table;
  298. }
  299. passive_data = devm_kzalloc(dev, sizeof(*passive_data), GFP_KERNEL);
  300. if (!passive_data) {
  301. ret = -ENOMEM;
  302. goto out_remove_opp_table;
  303. }
  304. passive_data->parent_type = CPUFREQ_PARENT_DEV;
  305. drv->devfreq = devm_devfreq_add_device(dev, &mtk_ccifreq_profile,
  306. DEVFREQ_GOV_PASSIVE,
  307. passive_data);
  308. if (IS_ERR(drv->devfreq)) {
  309. ret = -EPROBE_DEFER;
  310. dev_err(dev, "failed to add devfreq device: %ld\n",
  311. PTR_ERR(drv->devfreq));
  312. goto out_remove_opp_table;
  313. }
  314. drv->opp_nb.notifier_call = mtk_ccifreq_opp_notifier;
  315. ret = dev_pm_opp_register_notifier(dev, &drv->opp_nb);
  316. if (ret) {
  317. dev_err(dev, "failed to register opp notifier: %d\n", ret);
  318. goto out_remove_opp_table;
  319. }
  320. return 0;
  321. out_remove_opp_table:
  322. dev_pm_opp_of_remove_table(dev);
  323. out_disable_cci_clk:
  324. clk_disable_unprepare(drv->cci_clk);
  325. out_free_resources:
  326. if (regulator_is_enabled(drv->proc_reg))
  327. regulator_disable(drv->proc_reg);
  328. if (drv->sram_reg && regulator_is_enabled(drv->sram_reg))
  329. regulator_disable(drv->sram_reg);
  330. return ret;
  331. }
  332. static int mtk_ccifreq_remove(struct platform_device *pdev)
  333. {
  334. struct device *dev = &pdev->dev;
  335. struct mtk_ccifreq_drv *drv;
  336. drv = platform_get_drvdata(pdev);
  337. dev_pm_opp_unregister_notifier(dev, &drv->opp_nb);
  338. dev_pm_opp_of_remove_table(dev);
  339. clk_disable_unprepare(drv->cci_clk);
  340. regulator_disable(drv->proc_reg);
  341. if (drv->sram_reg)
  342. regulator_disable(drv->sram_reg);
  343. return 0;
  344. }
  345. static const struct mtk_ccifreq_platform_data mt8183_platform_data = {
  346. .min_volt_shift = 100000,
  347. .max_volt_shift = 200000,
  348. .proc_max_volt = 1150000,
  349. };
  350. static const struct mtk_ccifreq_platform_data mt8186_platform_data = {
  351. .min_volt_shift = 100000,
  352. .max_volt_shift = 250000,
  353. .proc_max_volt = 1118750,
  354. .sram_min_volt = 850000,
  355. .sram_max_volt = 1118750,
  356. };
  357. static const struct of_device_id mtk_ccifreq_machines[] = {
  358. { .compatible = "mediatek,mt8183-cci", .data = &mt8183_platform_data },
  359. { .compatible = "mediatek,mt8186-cci", .data = &mt8186_platform_data },
  360. { },
  361. };
  362. MODULE_DEVICE_TABLE(of, mtk_ccifreq_machines);
  363. static struct platform_driver mtk_ccifreq_platdrv = {
  364. .probe = mtk_ccifreq_probe,
  365. .remove = mtk_ccifreq_remove,
  366. .driver = {
  367. .name = "mtk-ccifreq",
  368. .of_match_table = mtk_ccifreq_machines,
  369. },
  370. };
  371. module_platform_driver(mtk_ccifreq_platdrv);
  372. MODULE_DESCRIPTION("MediaTek CCI devfreq driver");
  373. MODULE_AUTHOR("Jia-Wei Chang <[email protected]>");
  374. MODULE_LICENSE("GPL v2");