sec_main.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2019 HiSilicon Limited. */
  3. #include <linux/acpi.h>
  4. #include <linux/aer.h>
  5. #include <linux/bitops.h>
  6. #include <linux/debugfs.h>
  7. #include <linux/init.h>
  8. #include <linux/io.h>
  9. #include <linux/iommu.h>
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/pci.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/seq_file.h>
  15. #include <linux/topology.h>
  16. #include <linux/uacce.h>
  17. #include "sec.h"
  18. #define SEC_VF_NUM 63
  19. #define SEC_QUEUE_NUM_V1 4096
  20. #define PCI_DEVICE_ID_HUAWEI_SEC_PF 0xa255
  21. #define SEC_BD_ERR_CHK_EN0 0xEFFFFFFF
  22. #define SEC_BD_ERR_CHK_EN1 0x7ffff7fd
  23. #define SEC_BD_ERR_CHK_EN3 0xffffbfff
  24. #define SEC_SQE_SIZE 128
  25. #define SEC_PF_DEF_Q_NUM 256
  26. #define SEC_PF_DEF_Q_BASE 0
  27. #define SEC_CTX_Q_NUM_DEF 2
  28. #define SEC_CTX_Q_NUM_MAX 32
  29. #define SEC_CTRL_CNT_CLR_CE 0x301120
  30. #define SEC_CTRL_CNT_CLR_CE_BIT BIT(0)
  31. #define SEC_CORE_INT_SOURCE 0x301010
  32. #define SEC_CORE_INT_MASK 0x301000
  33. #define SEC_CORE_INT_STATUS 0x301008
  34. #define SEC_CORE_SRAM_ECC_ERR_INFO 0x301C14
  35. #define SEC_ECC_NUM 16
  36. #define SEC_ECC_MASH 0xFF
  37. #define SEC_CORE_INT_DISABLE 0x0
  38. #define SEC_RAS_CE_REG 0x301050
  39. #define SEC_RAS_FE_REG 0x301054
  40. #define SEC_RAS_NFE_REG 0x301058
  41. #define SEC_RAS_FE_ENB_MSK 0x0
  42. #define SEC_OOO_SHUTDOWN_SEL 0x301014
  43. #define SEC_RAS_DISABLE 0x0
  44. #define SEC_MEM_START_INIT_REG 0x301100
  45. #define SEC_MEM_INIT_DONE_REG 0x301104
  46. /* clock gating */
  47. #define SEC_CONTROL_REG 0x301200
  48. #define SEC_DYNAMIC_GATE_REG 0x30121c
  49. #define SEC_CORE_AUTO_GATE 0x30212c
  50. #define SEC_DYNAMIC_GATE_EN 0x7bff
  51. #define SEC_CORE_AUTO_GATE_EN GENMASK(3, 0)
  52. #define SEC_CLK_GATE_ENABLE BIT(3)
  53. #define SEC_CLK_GATE_DISABLE (~BIT(3))
  54. #define SEC_TRNG_EN_SHIFT 8
  55. #define SEC_AXI_SHUTDOWN_ENABLE BIT(12)
  56. #define SEC_AXI_SHUTDOWN_DISABLE 0xFFFFEFFF
  57. #define SEC_INTERFACE_USER_CTRL0_REG 0x301220
  58. #define SEC_INTERFACE_USER_CTRL1_REG 0x301224
  59. #define SEC_SAA_EN_REG 0x301270
  60. #define SEC_BD_ERR_CHK_EN_REG0 0x301380
  61. #define SEC_BD_ERR_CHK_EN_REG1 0x301384
  62. #define SEC_BD_ERR_CHK_EN_REG3 0x30138c
  63. #define SEC_USER0_SMMU_NORMAL (BIT(23) | BIT(15))
  64. #define SEC_USER1_SMMU_NORMAL (BIT(31) | BIT(23) | BIT(15) | BIT(7))
  65. #define SEC_USER1_ENABLE_CONTEXT_SSV BIT(24)
  66. #define SEC_USER1_ENABLE_DATA_SSV BIT(16)
  67. #define SEC_USER1_WB_CONTEXT_SSV BIT(8)
  68. #define SEC_USER1_WB_DATA_SSV BIT(0)
  69. #define SEC_USER1_SVA_SET (SEC_USER1_ENABLE_CONTEXT_SSV | \
  70. SEC_USER1_ENABLE_DATA_SSV | \
  71. SEC_USER1_WB_CONTEXT_SSV | \
  72. SEC_USER1_WB_DATA_SSV)
  73. #define SEC_USER1_SMMU_SVA (SEC_USER1_SMMU_NORMAL | SEC_USER1_SVA_SET)
  74. #define SEC_USER1_SMMU_MASK (~SEC_USER1_SVA_SET)
  75. #define SEC_INTERFACE_USER_CTRL0_REG_V3 0x302220
  76. #define SEC_INTERFACE_USER_CTRL1_REG_V3 0x302224
  77. #define SEC_USER1_SMMU_NORMAL_V3 (BIT(23) | BIT(17) | BIT(11) | BIT(5))
  78. #define SEC_USER1_SMMU_MASK_V3 0xFF79E79E
  79. #define SEC_CORE_INT_STATUS_M_ECC BIT(2)
  80. #define SEC_PREFETCH_CFG 0x301130
  81. #define SEC_SVA_TRANS 0x301EC4
  82. #define SEC_PREFETCH_ENABLE (~(BIT(0) | BIT(1) | BIT(11)))
  83. #define SEC_PREFETCH_DISABLE BIT(1)
  84. #define SEC_SVA_DISABLE_READY (BIT(7) | BIT(11))
  85. #define SEC_DELAY_10_US 10
  86. #define SEC_POLL_TIMEOUT_US 1000
  87. #define SEC_DBGFS_VAL_MAX_LEN 20
  88. #define SEC_SINGLE_PORT_MAX_TRANS 0x2060
  89. #define SEC_SQE_MASK_OFFSET 64
  90. #define SEC_SQE_MASK_LEN 48
  91. #define SEC_SHAPER_TYPE_RATE 400
  92. #define SEC_DFX_BASE 0x301000
  93. #define SEC_DFX_CORE 0x302100
  94. #define SEC_DFX_COMMON1 0x301600
  95. #define SEC_DFX_COMMON2 0x301C00
  96. #define SEC_DFX_BASE_LEN 0x9D
  97. #define SEC_DFX_CORE_LEN 0x32B
  98. #define SEC_DFX_COMMON1_LEN 0x45
  99. #define SEC_DFX_COMMON2_LEN 0xBA
  100. #define SEC_ALG_BITMAP_SHIFT 32
  101. #define SEC_CIPHER_BITMAP (GENMASK_ULL(5, 0) | GENMASK_ULL(16, 12) | \
  102. GENMASK(24, 21))
  103. #define SEC_DIGEST_BITMAP (GENMASK_ULL(11, 8) | GENMASK_ULL(20, 19) | \
  104. GENMASK_ULL(42, 25))
  105. #define SEC_AEAD_BITMAP (GENMASK_ULL(7, 6) | GENMASK_ULL(18, 17) | \
  106. GENMASK_ULL(45, 43))
  107. #define SEC_DEV_ALG_MAX_LEN 256
  108. struct sec_hw_error {
  109. u32 int_msk;
  110. const char *msg;
  111. };
  112. struct sec_dfx_item {
  113. const char *name;
  114. u32 offset;
  115. };
  116. struct sec_dev_alg {
  117. u64 alg_msk;
  118. const char *algs;
  119. };
  120. static const char sec_name[] = "hisi_sec2";
  121. static struct dentry *sec_debugfs_root;
  122. static struct hisi_qm_list sec_devices = {
  123. .register_to_crypto = sec_register_to_crypto,
  124. .unregister_from_crypto = sec_unregister_from_crypto,
  125. };
  126. static const struct hisi_qm_cap_info sec_basic_info[] = {
  127. {SEC_QM_NFE_MASK_CAP, 0x3124, 0, GENMASK(31, 0), 0x0, 0x1C77, 0x7C77},
  128. {SEC_QM_RESET_MASK_CAP, 0x3128, 0, GENMASK(31, 0), 0x0, 0xC77, 0x6C77},
  129. {SEC_QM_OOO_SHUTDOWN_MASK_CAP, 0x3128, 0, GENMASK(31, 0), 0x0, 0x4, 0x6C77},
  130. {SEC_QM_CE_MASK_CAP, 0x312C, 0, GENMASK(31, 0), 0x0, 0x8, 0x8},
  131. {SEC_NFE_MASK_CAP, 0x3130, 0, GENMASK(31, 0), 0x0, 0x177, 0x60177},
  132. {SEC_RESET_MASK_CAP, 0x3134, 0, GENMASK(31, 0), 0x0, 0x177, 0x177},
  133. {SEC_OOO_SHUTDOWN_MASK_CAP, 0x3134, 0, GENMASK(31, 0), 0x0, 0x4, 0x177},
  134. {SEC_CE_MASK_CAP, 0x3138, 0, GENMASK(31, 0), 0x0, 0x88, 0xC088},
  135. {SEC_CLUSTER_NUM_CAP, 0x313c, 20, GENMASK(3, 0), 0x1, 0x1, 0x1},
  136. {SEC_CORE_TYPE_NUM_CAP, 0x313c, 16, GENMASK(3, 0), 0x1, 0x1, 0x1},
  137. {SEC_CORE_NUM_CAP, 0x313c, 8, GENMASK(7, 0), 0x4, 0x4, 0x4},
  138. {SEC_CORES_PER_CLUSTER_NUM_CAP, 0x313c, 0, GENMASK(7, 0), 0x4, 0x4, 0x4},
  139. {SEC_CORE_ENABLE_BITMAP, 0x3140, 32, GENMASK(31, 0), 0x17F, 0x17F, 0xF},
  140. {SEC_DRV_ALG_BITMAP_LOW, 0x3144, 0, GENMASK(31, 0), 0x18050CB, 0x18050CB, 0x187F0FF},
  141. {SEC_DRV_ALG_BITMAP_HIGH, 0x3148, 0, GENMASK(31, 0), 0x395C, 0x395C, 0x395C},
  142. {SEC_DEV_ALG_BITMAP_LOW, 0x314c, 0, GENMASK(31, 0), 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF},
  143. {SEC_DEV_ALG_BITMAP_HIGH, 0x3150, 0, GENMASK(31, 0), 0x3FFF, 0x3FFF, 0x3FFF},
  144. {SEC_CORE1_ALG_BITMAP_LOW, 0x3154, 0, GENMASK(31, 0), 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF},
  145. {SEC_CORE1_ALG_BITMAP_HIGH, 0x3158, 0, GENMASK(31, 0), 0x3FFF, 0x3FFF, 0x3FFF},
  146. {SEC_CORE2_ALG_BITMAP_LOW, 0x315c, 0, GENMASK(31, 0), 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF},
  147. {SEC_CORE2_ALG_BITMAP_HIGH, 0x3160, 0, GENMASK(31, 0), 0x3FFF, 0x3FFF, 0x3FFF},
  148. {SEC_CORE3_ALG_BITMAP_LOW, 0x3164, 0, GENMASK(31, 0), 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF},
  149. {SEC_CORE3_ALG_BITMAP_HIGH, 0x3168, 0, GENMASK(31, 0), 0x3FFF, 0x3FFF, 0x3FFF},
  150. {SEC_CORE4_ALG_BITMAP_LOW, 0x316c, 0, GENMASK(31, 0), 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF},
  151. {SEC_CORE4_ALG_BITMAP_HIGH, 0x3170, 0, GENMASK(31, 0), 0x3FFF, 0x3FFF, 0x3FFF},
  152. };
  153. static const struct sec_dev_alg sec_dev_algs[] = { {
  154. .alg_msk = SEC_CIPHER_BITMAP,
  155. .algs = "cipher\n",
  156. }, {
  157. .alg_msk = SEC_DIGEST_BITMAP,
  158. .algs = "digest\n",
  159. }, {
  160. .alg_msk = SEC_AEAD_BITMAP,
  161. .algs = "aead\n",
  162. },
  163. };
  164. static const struct sec_hw_error sec_hw_errors[] = {
  165. {
  166. .int_msk = BIT(0),
  167. .msg = "sec_axi_rresp_err_rint"
  168. },
  169. {
  170. .int_msk = BIT(1),
  171. .msg = "sec_axi_bresp_err_rint"
  172. },
  173. {
  174. .int_msk = BIT(2),
  175. .msg = "sec_ecc_2bit_err_rint"
  176. },
  177. {
  178. .int_msk = BIT(3),
  179. .msg = "sec_ecc_1bit_err_rint"
  180. },
  181. {
  182. .int_msk = BIT(4),
  183. .msg = "sec_req_trng_timeout_rint"
  184. },
  185. {
  186. .int_msk = BIT(5),
  187. .msg = "sec_fsm_hbeat_rint"
  188. },
  189. {
  190. .int_msk = BIT(6),
  191. .msg = "sec_channel_req_rng_timeout_rint"
  192. },
  193. {
  194. .int_msk = BIT(7),
  195. .msg = "sec_bd_err_rint"
  196. },
  197. {
  198. .int_msk = BIT(8),
  199. .msg = "sec_chain_buff_err_rint"
  200. },
  201. {
  202. .int_msk = BIT(14),
  203. .msg = "sec_no_secure_access"
  204. },
  205. {
  206. .int_msk = BIT(15),
  207. .msg = "sec_wrapping_key_auth_err"
  208. },
  209. {
  210. .int_msk = BIT(16),
  211. .msg = "sec_km_key_crc_fail"
  212. },
  213. {
  214. .int_msk = BIT(17),
  215. .msg = "sec_axi_poison_err"
  216. },
  217. {
  218. .int_msk = BIT(18),
  219. .msg = "sec_sva_err"
  220. },
  221. {}
  222. };
  223. static const char * const sec_dbg_file_name[] = {
  224. [SEC_CLEAR_ENABLE] = "clear_enable",
  225. };
  226. static struct sec_dfx_item sec_dfx_labels[] = {
  227. {"send_cnt", offsetof(struct sec_dfx, send_cnt)},
  228. {"recv_cnt", offsetof(struct sec_dfx, recv_cnt)},
  229. {"send_busy_cnt", offsetof(struct sec_dfx, send_busy_cnt)},
  230. {"recv_busy_cnt", offsetof(struct sec_dfx, recv_busy_cnt)},
  231. {"err_bd_cnt", offsetof(struct sec_dfx, err_bd_cnt)},
  232. {"invalid_req_cnt", offsetof(struct sec_dfx, invalid_req_cnt)},
  233. {"done_flag_cnt", offsetof(struct sec_dfx, done_flag_cnt)},
  234. };
  235. static const struct debugfs_reg32 sec_dfx_regs[] = {
  236. {"SEC_PF_ABNORMAL_INT_SOURCE ", 0x301010},
  237. {"SEC_SAA_EN ", 0x301270},
  238. {"SEC_BD_LATENCY_MIN ", 0x301600},
  239. {"SEC_BD_LATENCY_MAX ", 0x301608},
  240. {"SEC_BD_LATENCY_AVG ", 0x30160C},
  241. {"SEC_BD_NUM_IN_SAA0 ", 0x301670},
  242. {"SEC_BD_NUM_IN_SAA1 ", 0x301674},
  243. {"SEC_BD_NUM_IN_SEC ", 0x301680},
  244. {"SEC_ECC_1BIT_CNT ", 0x301C00},
  245. {"SEC_ECC_1BIT_INFO ", 0x301C04},
  246. {"SEC_ECC_2BIT_CNT ", 0x301C10},
  247. {"SEC_ECC_2BIT_INFO ", 0x301C14},
  248. {"SEC_BD_SAA0 ", 0x301C20},
  249. {"SEC_BD_SAA1 ", 0x301C24},
  250. {"SEC_BD_SAA2 ", 0x301C28},
  251. {"SEC_BD_SAA3 ", 0x301C2C},
  252. {"SEC_BD_SAA4 ", 0x301C30},
  253. {"SEC_BD_SAA5 ", 0x301C34},
  254. {"SEC_BD_SAA6 ", 0x301C38},
  255. {"SEC_BD_SAA7 ", 0x301C3C},
  256. {"SEC_BD_SAA8 ", 0x301C40},
  257. };
  258. /* define the SEC's dfx regs region and region length */
  259. static struct dfx_diff_registers sec_diff_regs[] = {
  260. {
  261. .reg_offset = SEC_DFX_BASE,
  262. .reg_len = SEC_DFX_BASE_LEN,
  263. }, {
  264. .reg_offset = SEC_DFX_COMMON1,
  265. .reg_len = SEC_DFX_COMMON1_LEN,
  266. }, {
  267. .reg_offset = SEC_DFX_COMMON2,
  268. .reg_len = SEC_DFX_COMMON2_LEN,
  269. }, {
  270. .reg_offset = SEC_DFX_CORE,
  271. .reg_len = SEC_DFX_CORE_LEN,
  272. },
  273. };
  274. static int sec_diff_regs_show(struct seq_file *s, void *unused)
  275. {
  276. struct hisi_qm *qm = s->private;
  277. hisi_qm_acc_diff_regs_dump(qm, s, qm->debug.acc_diff_regs,
  278. ARRAY_SIZE(sec_diff_regs));
  279. return 0;
  280. }
  281. DEFINE_SHOW_ATTRIBUTE(sec_diff_regs);
  282. static bool pf_q_num_flag;
  283. static int sec_pf_q_num_set(const char *val, const struct kernel_param *kp)
  284. {
  285. pf_q_num_flag = true;
  286. return q_num_set(val, kp, PCI_DEVICE_ID_HUAWEI_SEC_PF);
  287. }
  288. static const struct kernel_param_ops sec_pf_q_num_ops = {
  289. .set = sec_pf_q_num_set,
  290. .get = param_get_int,
  291. };
  292. static u32 pf_q_num = SEC_PF_DEF_Q_NUM;
  293. module_param_cb(pf_q_num, &sec_pf_q_num_ops, &pf_q_num, 0444);
  294. MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)");
  295. static int sec_ctx_q_num_set(const char *val, const struct kernel_param *kp)
  296. {
  297. u32 ctx_q_num;
  298. int ret;
  299. if (!val)
  300. return -EINVAL;
  301. ret = kstrtou32(val, 10, &ctx_q_num);
  302. if (ret)
  303. return -EINVAL;
  304. if (!ctx_q_num || ctx_q_num > SEC_CTX_Q_NUM_MAX || ctx_q_num & 0x1) {
  305. pr_err("ctx queue num[%u] is invalid!\n", ctx_q_num);
  306. return -EINVAL;
  307. }
  308. return param_set_int(val, kp);
  309. }
  310. static const struct kernel_param_ops sec_ctx_q_num_ops = {
  311. .set = sec_ctx_q_num_set,
  312. .get = param_get_int,
  313. };
  314. static u32 ctx_q_num = SEC_CTX_Q_NUM_DEF;
  315. module_param_cb(ctx_q_num, &sec_ctx_q_num_ops, &ctx_q_num, 0444);
  316. MODULE_PARM_DESC(ctx_q_num, "Queue num in ctx (2 default, 2, 4, ..., 32)");
  317. static const struct kernel_param_ops vfs_num_ops = {
  318. .set = vfs_num_set,
  319. .get = param_get_int,
  320. };
  321. static u32 vfs_num;
  322. module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
  323. MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
  324. void sec_destroy_qps(struct hisi_qp **qps, int qp_num)
  325. {
  326. hisi_qm_free_qps(qps, qp_num);
  327. kfree(qps);
  328. }
  329. struct hisi_qp **sec_create_qps(void)
  330. {
  331. int node = cpu_to_node(smp_processor_id());
  332. u32 ctx_num = ctx_q_num;
  333. struct hisi_qp **qps;
  334. int ret;
  335. qps = kcalloc(ctx_num, sizeof(struct hisi_qp *), GFP_KERNEL);
  336. if (!qps)
  337. return NULL;
  338. ret = hisi_qm_alloc_qps_node(&sec_devices, ctx_num, 0, node, qps);
  339. if (!ret)
  340. return qps;
  341. kfree(qps);
  342. return NULL;
  343. }
  344. u64 sec_get_alg_bitmap(struct hisi_qm *qm, u32 high, u32 low)
  345. {
  346. u32 cap_val_h, cap_val_l;
  347. cap_val_h = hisi_qm_get_hw_info(qm, sec_basic_info, high, qm->cap_ver);
  348. cap_val_l = hisi_qm_get_hw_info(qm, sec_basic_info, low, qm->cap_ver);
  349. return ((u64)cap_val_h << SEC_ALG_BITMAP_SHIFT) | (u64)cap_val_l;
  350. }
  351. static const struct kernel_param_ops sec_uacce_mode_ops = {
  352. .set = uacce_mode_set,
  353. .get = param_get_int,
  354. };
  355. /*
  356. * uacce_mode = 0 means sec only register to crypto,
  357. * uacce_mode = 1 means sec both register to crypto and uacce.
  358. */
  359. static u32 uacce_mode = UACCE_MODE_NOUACCE;
  360. module_param_cb(uacce_mode, &sec_uacce_mode_ops, &uacce_mode, 0444);
  361. MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC);
  362. static const struct pci_device_id sec_dev_ids[] = {
  363. { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_SEC_PF) },
  364. { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_SEC_VF) },
  365. { 0, }
  366. };
  367. MODULE_DEVICE_TABLE(pci, sec_dev_ids);
  368. static void sec_set_endian(struct hisi_qm *qm)
  369. {
  370. u32 reg;
  371. reg = readl_relaxed(qm->io_base + SEC_CONTROL_REG);
  372. reg &= ~(BIT(1) | BIT(0));
  373. if (!IS_ENABLED(CONFIG_64BIT))
  374. reg |= BIT(1);
  375. if (!IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN))
  376. reg |= BIT(0);
  377. writel_relaxed(reg, qm->io_base + SEC_CONTROL_REG);
  378. }
  379. static void sec_engine_sva_config(struct hisi_qm *qm)
  380. {
  381. u32 reg;
  382. if (qm->ver > QM_HW_V2) {
  383. reg = readl_relaxed(qm->io_base +
  384. SEC_INTERFACE_USER_CTRL0_REG_V3);
  385. reg |= SEC_USER0_SMMU_NORMAL;
  386. writel_relaxed(reg, qm->io_base +
  387. SEC_INTERFACE_USER_CTRL0_REG_V3);
  388. reg = readl_relaxed(qm->io_base +
  389. SEC_INTERFACE_USER_CTRL1_REG_V3);
  390. reg &= SEC_USER1_SMMU_MASK_V3;
  391. reg |= SEC_USER1_SMMU_NORMAL_V3;
  392. writel_relaxed(reg, qm->io_base +
  393. SEC_INTERFACE_USER_CTRL1_REG_V3);
  394. } else {
  395. reg = readl_relaxed(qm->io_base +
  396. SEC_INTERFACE_USER_CTRL0_REG);
  397. reg |= SEC_USER0_SMMU_NORMAL;
  398. writel_relaxed(reg, qm->io_base +
  399. SEC_INTERFACE_USER_CTRL0_REG);
  400. reg = readl_relaxed(qm->io_base +
  401. SEC_INTERFACE_USER_CTRL1_REG);
  402. reg &= SEC_USER1_SMMU_MASK;
  403. if (qm->use_sva)
  404. reg |= SEC_USER1_SMMU_SVA;
  405. else
  406. reg |= SEC_USER1_SMMU_NORMAL;
  407. writel_relaxed(reg, qm->io_base +
  408. SEC_INTERFACE_USER_CTRL1_REG);
  409. }
  410. }
  411. static void sec_open_sva_prefetch(struct hisi_qm *qm)
  412. {
  413. u32 val;
  414. int ret;
  415. if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps))
  416. return;
  417. /* Enable prefetch */
  418. val = readl_relaxed(qm->io_base + SEC_PREFETCH_CFG);
  419. val &= SEC_PREFETCH_ENABLE;
  420. writel(val, qm->io_base + SEC_PREFETCH_CFG);
  421. ret = readl_relaxed_poll_timeout(qm->io_base + SEC_PREFETCH_CFG,
  422. val, !(val & SEC_PREFETCH_DISABLE),
  423. SEC_DELAY_10_US, SEC_POLL_TIMEOUT_US);
  424. if (ret)
  425. pci_err(qm->pdev, "failed to open sva prefetch\n");
  426. }
  427. static void sec_close_sva_prefetch(struct hisi_qm *qm)
  428. {
  429. u32 val;
  430. int ret;
  431. if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps))
  432. return;
  433. val = readl_relaxed(qm->io_base + SEC_PREFETCH_CFG);
  434. val |= SEC_PREFETCH_DISABLE;
  435. writel(val, qm->io_base + SEC_PREFETCH_CFG);
  436. ret = readl_relaxed_poll_timeout(qm->io_base + SEC_SVA_TRANS,
  437. val, !(val & SEC_SVA_DISABLE_READY),
  438. SEC_DELAY_10_US, SEC_POLL_TIMEOUT_US);
  439. if (ret)
  440. pci_err(qm->pdev, "failed to close sva prefetch\n");
  441. }
  442. static void sec_enable_clock_gate(struct hisi_qm *qm)
  443. {
  444. u32 val;
  445. if (qm->ver < QM_HW_V3)
  446. return;
  447. val = readl_relaxed(qm->io_base + SEC_CONTROL_REG);
  448. val |= SEC_CLK_GATE_ENABLE;
  449. writel_relaxed(val, qm->io_base + SEC_CONTROL_REG);
  450. val = readl(qm->io_base + SEC_DYNAMIC_GATE_REG);
  451. val |= SEC_DYNAMIC_GATE_EN;
  452. writel(val, qm->io_base + SEC_DYNAMIC_GATE_REG);
  453. val = readl(qm->io_base + SEC_CORE_AUTO_GATE);
  454. val |= SEC_CORE_AUTO_GATE_EN;
  455. writel(val, qm->io_base + SEC_CORE_AUTO_GATE);
  456. }
  457. static void sec_disable_clock_gate(struct hisi_qm *qm)
  458. {
  459. u32 val;
  460. /* Kunpeng920 needs to close clock gating */
  461. val = readl_relaxed(qm->io_base + SEC_CONTROL_REG);
  462. val &= SEC_CLK_GATE_DISABLE;
  463. writel_relaxed(val, qm->io_base + SEC_CONTROL_REG);
  464. }
  465. static int sec_engine_init(struct hisi_qm *qm)
  466. {
  467. int ret;
  468. u32 reg;
  469. /* disable clock gate control before mem init */
  470. sec_disable_clock_gate(qm);
  471. writel_relaxed(0x1, qm->io_base + SEC_MEM_START_INIT_REG);
  472. ret = readl_relaxed_poll_timeout(qm->io_base + SEC_MEM_INIT_DONE_REG,
  473. reg, reg & 0x1, SEC_DELAY_10_US,
  474. SEC_POLL_TIMEOUT_US);
  475. if (ret) {
  476. pci_err(qm->pdev, "fail to init sec mem\n");
  477. return ret;
  478. }
  479. reg = readl_relaxed(qm->io_base + SEC_CONTROL_REG);
  480. reg |= (0x1 << SEC_TRNG_EN_SHIFT);
  481. writel_relaxed(reg, qm->io_base + SEC_CONTROL_REG);
  482. sec_engine_sva_config(qm);
  483. writel(SEC_SINGLE_PORT_MAX_TRANS,
  484. qm->io_base + AM_CFG_SINGLE_PORT_MAX_TRANS);
  485. reg = hisi_qm_get_hw_info(qm, sec_basic_info, SEC_CORE_ENABLE_BITMAP, qm->cap_ver);
  486. writel(reg, qm->io_base + SEC_SAA_EN_REG);
  487. if (qm->ver < QM_HW_V3) {
  488. /* HW V2 enable sm4 extra mode, as ctr/ecb */
  489. writel_relaxed(SEC_BD_ERR_CHK_EN0,
  490. qm->io_base + SEC_BD_ERR_CHK_EN_REG0);
  491. /* HW V2 enable sm4 xts mode multiple iv */
  492. writel_relaxed(SEC_BD_ERR_CHK_EN1,
  493. qm->io_base + SEC_BD_ERR_CHK_EN_REG1);
  494. writel_relaxed(SEC_BD_ERR_CHK_EN3,
  495. qm->io_base + SEC_BD_ERR_CHK_EN_REG3);
  496. }
  497. /* config endian */
  498. sec_set_endian(qm);
  499. sec_enable_clock_gate(qm);
  500. return 0;
  501. }
  502. static int sec_set_user_domain_and_cache(struct hisi_qm *qm)
  503. {
  504. /* qm user domain */
  505. writel(AXUSER_BASE, qm->io_base + QM_ARUSER_M_CFG_1);
  506. writel(ARUSER_M_CFG_ENABLE, qm->io_base + QM_ARUSER_M_CFG_ENABLE);
  507. writel(AXUSER_BASE, qm->io_base + QM_AWUSER_M_CFG_1);
  508. writel(AWUSER_M_CFG_ENABLE, qm->io_base + QM_AWUSER_M_CFG_ENABLE);
  509. writel(WUSER_M_CFG_ENABLE, qm->io_base + QM_WUSER_M_CFG_ENABLE);
  510. /* qm cache */
  511. writel(AXI_M_CFG, qm->io_base + QM_AXI_M_CFG);
  512. writel(AXI_M_CFG_ENABLE, qm->io_base + QM_AXI_M_CFG_ENABLE);
  513. /* disable FLR triggered by BME(bus master enable) */
  514. writel(PEH_AXUSER_CFG, qm->io_base + QM_PEH_AXUSER_CFG);
  515. writel(PEH_AXUSER_CFG_ENABLE, qm->io_base + QM_PEH_AXUSER_CFG_ENABLE);
  516. /* enable sqc,cqc writeback */
  517. writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
  518. CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
  519. FIELD_PREP(CQC_CACHE_WB_THRD, 1), qm->io_base + QM_CACHE_CTL);
  520. return sec_engine_init(qm);
  521. }
  522. /* sec_debug_regs_clear() - clear the sec debug regs */
  523. static void sec_debug_regs_clear(struct hisi_qm *qm)
  524. {
  525. int i;
  526. /* clear sec dfx regs */
  527. writel(0x1, qm->io_base + SEC_CTRL_CNT_CLR_CE);
  528. for (i = 0; i < ARRAY_SIZE(sec_dfx_regs); i++)
  529. readl(qm->io_base + sec_dfx_regs[i].offset);
  530. /* clear rdclr_en */
  531. writel(0x0, qm->io_base + SEC_CTRL_CNT_CLR_CE);
  532. hisi_qm_debug_regs_clear(qm);
  533. }
  534. static void sec_master_ooo_ctrl(struct hisi_qm *qm, bool enable)
  535. {
  536. u32 val1, val2;
  537. val1 = readl(qm->io_base + SEC_CONTROL_REG);
  538. if (enable) {
  539. val1 |= SEC_AXI_SHUTDOWN_ENABLE;
  540. val2 = hisi_qm_get_hw_info(qm, sec_basic_info,
  541. SEC_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver);
  542. } else {
  543. val1 &= SEC_AXI_SHUTDOWN_DISABLE;
  544. val2 = 0x0;
  545. }
  546. if (qm->ver > QM_HW_V2)
  547. writel(val2, qm->io_base + SEC_OOO_SHUTDOWN_SEL);
  548. writel(val1, qm->io_base + SEC_CONTROL_REG);
  549. }
  550. static void sec_hw_error_enable(struct hisi_qm *qm)
  551. {
  552. u32 ce, nfe;
  553. if (qm->ver == QM_HW_V1) {
  554. writel(SEC_CORE_INT_DISABLE, qm->io_base + SEC_CORE_INT_MASK);
  555. pci_info(qm->pdev, "V1 not support hw error handle\n");
  556. return;
  557. }
  558. ce = hisi_qm_get_hw_info(qm, sec_basic_info, SEC_CE_MASK_CAP, qm->cap_ver);
  559. nfe = hisi_qm_get_hw_info(qm, sec_basic_info, SEC_NFE_MASK_CAP, qm->cap_ver);
  560. /* clear SEC hw error source if having */
  561. writel(ce | nfe | SEC_RAS_FE_ENB_MSK, qm->io_base + SEC_CORE_INT_SOURCE);
  562. /* enable RAS int */
  563. writel(ce, qm->io_base + SEC_RAS_CE_REG);
  564. writel(SEC_RAS_FE_ENB_MSK, qm->io_base + SEC_RAS_FE_REG);
  565. writel(nfe, qm->io_base + SEC_RAS_NFE_REG);
  566. /* enable SEC block master OOO when nfe occurs on Kunpeng930 */
  567. sec_master_ooo_ctrl(qm, true);
  568. /* enable SEC hw error interrupts */
  569. writel(ce | nfe | SEC_RAS_FE_ENB_MSK, qm->io_base + SEC_CORE_INT_MASK);
  570. }
  571. static void sec_hw_error_disable(struct hisi_qm *qm)
  572. {
  573. /* disable SEC hw error interrupts */
  574. writel(SEC_CORE_INT_DISABLE, qm->io_base + SEC_CORE_INT_MASK);
  575. /* disable SEC block master OOO when nfe occurs on Kunpeng930 */
  576. sec_master_ooo_ctrl(qm, false);
  577. /* disable RAS int */
  578. writel(SEC_RAS_DISABLE, qm->io_base + SEC_RAS_CE_REG);
  579. writel(SEC_RAS_DISABLE, qm->io_base + SEC_RAS_FE_REG);
  580. writel(SEC_RAS_DISABLE, qm->io_base + SEC_RAS_NFE_REG);
  581. }
  582. static u32 sec_clear_enable_read(struct hisi_qm *qm)
  583. {
  584. return readl(qm->io_base + SEC_CTRL_CNT_CLR_CE) &
  585. SEC_CTRL_CNT_CLR_CE_BIT;
  586. }
  587. static int sec_clear_enable_write(struct hisi_qm *qm, u32 val)
  588. {
  589. u32 tmp;
  590. if (val != 1 && val)
  591. return -EINVAL;
  592. tmp = (readl(qm->io_base + SEC_CTRL_CNT_CLR_CE) &
  593. ~SEC_CTRL_CNT_CLR_CE_BIT) | val;
  594. writel(tmp, qm->io_base + SEC_CTRL_CNT_CLR_CE);
  595. return 0;
  596. }
  597. static ssize_t sec_debug_read(struct file *filp, char __user *buf,
  598. size_t count, loff_t *pos)
  599. {
  600. struct sec_debug_file *file = filp->private_data;
  601. char tbuf[SEC_DBGFS_VAL_MAX_LEN];
  602. struct hisi_qm *qm = file->qm;
  603. u32 val;
  604. int ret;
  605. ret = hisi_qm_get_dfx_access(qm);
  606. if (ret)
  607. return ret;
  608. spin_lock_irq(&file->lock);
  609. switch (file->index) {
  610. case SEC_CLEAR_ENABLE:
  611. val = sec_clear_enable_read(qm);
  612. break;
  613. default:
  614. goto err_input;
  615. }
  616. spin_unlock_irq(&file->lock);
  617. hisi_qm_put_dfx_access(qm);
  618. ret = snprintf(tbuf, SEC_DBGFS_VAL_MAX_LEN, "%u\n", val);
  619. return simple_read_from_buffer(buf, count, pos, tbuf, ret);
  620. err_input:
  621. spin_unlock_irq(&file->lock);
  622. hisi_qm_put_dfx_access(qm);
  623. return -EINVAL;
  624. }
  625. static ssize_t sec_debug_write(struct file *filp, const char __user *buf,
  626. size_t count, loff_t *pos)
  627. {
  628. struct sec_debug_file *file = filp->private_data;
  629. char tbuf[SEC_DBGFS_VAL_MAX_LEN];
  630. struct hisi_qm *qm = file->qm;
  631. unsigned long val;
  632. int len, ret;
  633. if (*pos != 0)
  634. return 0;
  635. if (count >= SEC_DBGFS_VAL_MAX_LEN)
  636. return -ENOSPC;
  637. len = simple_write_to_buffer(tbuf, SEC_DBGFS_VAL_MAX_LEN - 1,
  638. pos, buf, count);
  639. if (len < 0)
  640. return len;
  641. tbuf[len] = '\0';
  642. if (kstrtoul(tbuf, 0, &val))
  643. return -EFAULT;
  644. ret = hisi_qm_get_dfx_access(qm);
  645. if (ret)
  646. return ret;
  647. spin_lock_irq(&file->lock);
  648. switch (file->index) {
  649. case SEC_CLEAR_ENABLE:
  650. ret = sec_clear_enable_write(qm, val);
  651. if (ret)
  652. goto err_input;
  653. break;
  654. default:
  655. ret = -EINVAL;
  656. goto err_input;
  657. }
  658. ret = count;
  659. err_input:
  660. spin_unlock_irq(&file->lock);
  661. hisi_qm_put_dfx_access(qm);
  662. return ret;
  663. }
  664. static const struct file_operations sec_dbg_fops = {
  665. .owner = THIS_MODULE,
  666. .open = simple_open,
  667. .read = sec_debug_read,
  668. .write = sec_debug_write,
  669. };
  670. static int sec_debugfs_atomic64_get(void *data, u64 *val)
  671. {
  672. *val = atomic64_read((atomic64_t *)data);
  673. return 0;
  674. }
  675. static int sec_debugfs_atomic64_set(void *data, u64 val)
  676. {
  677. if (val)
  678. return -EINVAL;
  679. atomic64_set((atomic64_t *)data, 0);
  680. return 0;
  681. }
  682. DEFINE_DEBUGFS_ATTRIBUTE(sec_atomic64_ops, sec_debugfs_atomic64_get,
  683. sec_debugfs_atomic64_set, "%lld\n");
  684. static int sec_regs_show(struct seq_file *s, void *unused)
  685. {
  686. hisi_qm_regs_dump(s, s->private);
  687. return 0;
  688. }
  689. DEFINE_SHOW_ATTRIBUTE(sec_regs);
  690. static int sec_core_debug_init(struct hisi_qm *qm)
  691. {
  692. struct dfx_diff_registers *sec_regs = qm->debug.acc_diff_regs;
  693. struct sec_dev *sec = container_of(qm, struct sec_dev, qm);
  694. struct device *dev = &qm->pdev->dev;
  695. struct sec_dfx *dfx = &sec->debug.dfx;
  696. struct debugfs_regset32 *regset;
  697. struct dentry *tmp_d;
  698. int i;
  699. tmp_d = debugfs_create_dir("sec_dfx", qm->debug.debug_root);
  700. regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
  701. if (!regset)
  702. return -ENOMEM;
  703. regset->regs = sec_dfx_regs;
  704. regset->nregs = ARRAY_SIZE(sec_dfx_regs);
  705. regset->base = qm->io_base;
  706. regset->dev = dev;
  707. if (qm->pdev->device == PCI_DEVICE_ID_HUAWEI_SEC_PF)
  708. debugfs_create_file("regs", 0444, tmp_d, regset, &sec_regs_fops);
  709. if (qm->fun_type == QM_HW_PF && sec_regs)
  710. debugfs_create_file("diff_regs", 0444, tmp_d,
  711. qm, &sec_diff_regs_fops);
  712. for (i = 0; i < ARRAY_SIZE(sec_dfx_labels); i++) {
  713. atomic64_t *data = (atomic64_t *)((uintptr_t)dfx +
  714. sec_dfx_labels[i].offset);
  715. debugfs_create_file(sec_dfx_labels[i].name, 0644,
  716. tmp_d, data, &sec_atomic64_ops);
  717. }
  718. return 0;
  719. }
  720. static int sec_debug_init(struct hisi_qm *qm)
  721. {
  722. struct sec_dev *sec = container_of(qm, struct sec_dev, qm);
  723. int i;
  724. if (qm->pdev->device == PCI_DEVICE_ID_HUAWEI_SEC_PF) {
  725. for (i = SEC_CLEAR_ENABLE; i < SEC_DEBUG_FILE_NUM; i++) {
  726. spin_lock_init(&sec->debug.files[i].lock);
  727. sec->debug.files[i].index = i;
  728. sec->debug.files[i].qm = qm;
  729. debugfs_create_file(sec_dbg_file_name[i], 0600,
  730. qm->debug.debug_root,
  731. sec->debug.files + i,
  732. &sec_dbg_fops);
  733. }
  734. }
  735. return sec_core_debug_init(qm);
  736. }
  737. static int sec_debugfs_init(struct hisi_qm *qm)
  738. {
  739. struct device *dev = &qm->pdev->dev;
  740. int ret;
  741. qm->debug.debug_root = debugfs_create_dir(dev_name(dev),
  742. sec_debugfs_root);
  743. qm->debug.sqe_mask_offset = SEC_SQE_MASK_OFFSET;
  744. qm->debug.sqe_mask_len = SEC_SQE_MASK_LEN;
  745. ret = hisi_qm_regs_debugfs_init(qm, sec_diff_regs, ARRAY_SIZE(sec_diff_regs));
  746. if (ret) {
  747. dev_warn(dev, "Failed to init SEC diff regs!\n");
  748. goto debugfs_remove;
  749. }
  750. hisi_qm_debug_init(qm);
  751. ret = sec_debug_init(qm);
  752. if (ret)
  753. goto failed_to_create;
  754. return 0;
  755. failed_to_create:
  756. hisi_qm_regs_debugfs_uninit(qm, ARRAY_SIZE(sec_diff_regs));
  757. debugfs_remove:
  758. debugfs_remove_recursive(sec_debugfs_root);
  759. return ret;
  760. }
  761. static void sec_debugfs_exit(struct hisi_qm *qm)
  762. {
  763. hisi_qm_regs_debugfs_uninit(qm, ARRAY_SIZE(sec_diff_regs));
  764. debugfs_remove_recursive(qm->debug.debug_root);
  765. }
  766. static int sec_show_last_regs_init(struct hisi_qm *qm)
  767. {
  768. struct qm_debug *debug = &qm->debug;
  769. int i;
  770. debug->last_words = kcalloc(ARRAY_SIZE(sec_dfx_regs),
  771. sizeof(unsigned int), GFP_KERNEL);
  772. if (!debug->last_words)
  773. return -ENOMEM;
  774. for (i = 0; i < ARRAY_SIZE(sec_dfx_regs); i++)
  775. debug->last_words[i] = readl_relaxed(qm->io_base +
  776. sec_dfx_regs[i].offset);
  777. return 0;
  778. }
  779. static void sec_show_last_regs_uninit(struct hisi_qm *qm)
  780. {
  781. struct qm_debug *debug = &qm->debug;
  782. if (qm->fun_type == QM_HW_VF || !debug->last_words)
  783. return;
  784. kfree(debug->last_words);
  785. debug->last_words = NULL;
  786. }
  787. static void sec_show_last_dfx_regs(struct hisi_qm *qm)
  788. {
  789. struct qm_debug *debug = &qm->debug;
  790. struct pci_dev *pdev = qm->pdev;
  791. u32 val;
  792. int i;
  793. if (qm->fun_type == QM_HW_VF || !debug->last_words)
  794. return;
  795. /* dumps last word of the debugging registers during controller reset */
  796. for (i = 0; i < ARRAY_SIZE(sec_dfx_regs); i++) {
  797. val = readl_relaxed(qm->io_base + sec_dfx_regs[i].offset);
  798. if (val != debug->last_words[i])
  799. pci_info(pdev, "%s \t= 0x%08x => 0x%08x\n",
  800. sec_dfx_regs[i].name, debug->last_words[i], val);
  801. }
  802. }
  803. static void sec_log_hw_error(struct hisi_qm *qm, u32 err_sts)
  804. {
  805. const struct sec_hw_error *errs = sec_hw_errors;
  806. struct device *dev = &qm->pdev->dev;
  807. u32 err_val;
  808. while (errs->msg) {
  809. if (errs->int_msk & err_sts) {
  810. dev_err(dev, "%s [error status=0x%x] found\n",
  811. errs->msg, errs->int_msk);
  812. if (SEC_CORE_INT_STATUS_M_ECC & errs->int_msk) {
  813. err_val = readl(qm->io_base +
  814. SEC_CORE_SRAM_ECC_ERR_INFO);
  815. dev_err(dev, "multi ecc sram num=0x%x\n",
  816. ((err_val) >> SEC_ECC_NUM) &
  817. SEC_ECC_MASH);
  818. }
  819. }
  820. errs++;
  821. }
  822. }
  823. static u32 sec_get_hw_err_status(struct hisi_qm *qm)
  824. {
  825. return readl(qm->io_base + SEC_CORE_INT_STATUS);
  826. }
  827. static void sec_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
  828. {
  829. u32 nfe;
  830. writel(err_sts, qm->io_base + SEC_CORE_INT_SOURCE);
  831. nfe = hisi_qm_get_hw_info(qm, sec_basic_info, SEC_NFE_MASK_CAP, qm->cap_ver);
  832. writel(nfe, qm->io_base + SEC_RAS_NFE_REG);
  833. }
  834. static void sec_open_axi_master_ooo(struct hisi_qm *qm)
  835. {
  836. u32 val;
  837. val = readl(qm->io_base + SEC_CONTROL_REG);
  838. writel(val & SEC_AXI_SHUTDOWN_DISABLE, qm->io_base + SEC_CONTROL_REG);
  839. writel(val | SEC_AXI_SHUTDOWN_ENABLE, qm->io_base + SEC_CONTROL_REG);
  840. }
  841. static void sec_err_info_init(struct hisi_qm *qm)
  842. {
  843. struct hisi_qm_err_info *err_info = &qm->err_info;
  844. err_info->fe = SEC_RAS_FE_ENB_MSK;
  845. err_info->ce = hisi_qm_get_hw_info(qm, sec_basic_info, SEC_QM_CE_MASK_CAP, qm->cap_ver);
  846. err_info->nfe = hisi_qm_get_hw_info(qm, sec_basic_info, SEC_QM_NFE_MASK_CAP, qm->cap_ver);
  847. err_info->ecc_2bits_mask = SEC_CORE_INT_STATUS_M_ECC;
  848. err_info->qm_shutdown_mask = hisi_qm_get_hw_info(qm, sec_basic_info,
  849. SEC_QM_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver);
  850. err_info->dev_shutdown_mask = hisi_qm_get_hw_info(qm, sec_basic_info,
  851. SEC_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver);
  852. err_info->qm_reset_mask = hisi_qm_get_hw_info(qm, sec_basic_info,
  853. SEC_QM_RESET_MASK_CAP, qm->cap_ver);
  854. err_info->dev_reset_mask = hisi_qm_get_hw_info(qm, sec_basic_info,
  855. SEC_RESET_MASK_CAP, qm->cap_ver);
  856. err_info->msi_wr_port = BIT(0);
  857. err_info->acpi_rst = "SRST";
  858. }
  859. static const struct hisi_qm_err_ini sec_err_ini = {
  860. .hw_init = sec_set_user_domain_and_cache,
  861. .hw_err_enable = sec_hw_error_enable,
  862. .hw_err_disable = sec_hw_error_disable,
  863. .get_dev_hw_err_status = sec_get_hw_err_status,
  864. .clear_dev_hw_err_status = sec_clear_hw_err_status,
  865. .log_dev_hw_err = sec_log_hw_error,
  866. .open_axi_master_ooo = sec_open_axi_master_ooo,
  867. .open_sva_prefetch = sec_open_sva_prefetch,
  868. .close_sva_prefetch = sec_close_sva_prefetch,
  869. .show_last_dfx_regs = sec_show_last_dfx_regs,
  870. .err_info_init = sec_err_info_init,
  871. };
  872. static int sec_pf_probe_init(struct sec_dev *sec)
  873. {
  874. struct hisi_qm *qm = &sec->qm;
  875. int ret;
  876. qm->err_ini = &sec_err_ini;
  877. qm->err_ini->err_info_init(qm);
  878. ret = sec_set_user_domain_and_cache(qm);
  879. if (ret)
  880. return ret;
  881. sec_open_sva_prefetch(qm);
  882. hisi_qm_dev_err_init(qm);
  883. sec_debug_regs_clear(qm);
  884. ret = sec_show_last_regs_init(qm);
  885. if (ret)
  886. pci_err(qm->pdev, "Failed to init last word regs!\n");
  887. return ret;
  888. }
  889. static int sec_set_qm_algs(struct hisi_qm *qm)
  890. {
  891. struct device *dev = &qm->pdev->dev;
  892. char *algs, *ptr;
  893. u64 alg_mask;
  894. int i;
  895. if (!qm->use_sva)
  896. return 0;
  897. algs = devm_kzalloc(dev, SEC_DEV_ALG_MAX_LEN * sizeof(char), GFP_KERNEL);
  898. if (!algs)
  899. return -ENOMEM;
  900. alg_mask = sec_get_alg_bitmap(qm, SEC_DEV_ALG_BITMAP_HIGH, SEC_DEV_ALG_BITMAP_LOW);
  901. for (i = 0; i < ARRAY_SIZE(sec_dev_algs); i++)
  902. if (alg_mask & sec_dev_algs[i].alg_msk)
  903. strcat(algs, sec_dev_algs[i].algs);
  904. ptr = strrchr(algs, '\n');
  905. if (ptr)
  906. *ptr = '\0';
  907. qm->uacce->algs = algs;
  908. return 0;
  909. }
  910. static int sec_qm_init(struct hisi_qm *qm, struct pci_dev *pdev)
  911. {
  912. int ret;
  913. qm->pdev = pdev;
  914. qm->ver = pdev->revision;
  915. qm->mode = uacce_mode;
  916. qm->sqe_size = SEC_SQE_SIZE;
  917. qm->dev_name = sec_name;
  918. qm->fun_type = (pdev->device == PCI_DEVICE_ID_HUAWEI_SEC_PF) ?
  919. QM_HW_PF : QM_HW_VF;
  920. if (qm->fun_type == QM_HW_PF) {
  921. qm->qp_base = SEC_PF_DEF_Q_BASE;
  922. qm->qp_num = pf_q_num;
  923. qm->debug.curr_qm_qp_num = pf_q_num;
  924. qm->qm_list = &sec_devices;
  925. if (pf_q_num_flag)
  926. set_bit(QM_MODULE_PARAM, &qm->misc_ctl);
  927. } else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) {
  928. /*
  929. * have no way to get qm configure in VM in v1 hardware,
  930. * so currently force PF to uses SEC_PF_DEF_Q_NUM, and force
  931. * to trigger only one VF in v1 hardware.
  932. * v2 hardware has no such problem.
  933. */
  934. qm->qp_base = SEC_PF_DEF_Q_NUM;
  935. qm->qp_num = SEC_QUEUE_NUM_V1 - SEC_PF_DEF_Q_NUM;
  936. }
  937. ret = hisi_qm_init(qm);
  938. if (ret) {
  939. pci_err(qm->pdev, "Failed to init sec qm configures!\n");
  940. return ret;
  941. }
  942. ret = sec_set_qm_algs(qm);
  943. if (ret) {
  944. pci_err(qm->pdev, "Failed to set sec algs!\n");
  945. hisi_qm_uninit(qm);
  946. }
  947. return ret;
  948. }
  949. static void sec_qm_uninit(struct hisi_qm *qm)
  950. {
  951. hisi_qm_uninit(qm);
  952. }
  953. static int sec_probe_init(struct sec_dev *sec)
  954. {
  955. u32 type_rate = SEC_SHAPER_TYPE_RATE;
  956. struct hisi_qm *qm = &sec->qm;
  957. int ret;
  958. if (qm->fun_type == QM_HW_PF) {
  959. ret = sec_pf_probe_init(sec);
  960. if (ret)
  961. return ret;
  962. /* enable shaper type 0 */
  963. if (qm->ver >= QM_HW_V3) {
  964. type_rate |= QM_SHAPER_ENABLE;
  965. qm->type_rate = type_rate;
  966. }
  967. }
  968. return 0;
  969. }
  970. static void sec_probe_uninit(struct hisi_qm *qm)
  971. {
  972. hisi_qm_dev_err_uninit(qm);
  973. }
  974. static void sec_iommu_used_check(struct sec_dev *sec)
  975. {
  976. struct iommu_domain *domain;
  977. struct device *dev = &sec->qm.pdev->dev;
  978. domain = iommu_get_domain_for_dev(dev);
  979. /* Check if iommu is used */
  980. sec->iommu_used = false;
  981. if (domain) {
  982. if (domain->type & __IOMMU_DOMAIN_PAGING)
  983. sec->iommu_used = true;
  984. dev_info(dev, "SMMU Opened, the iommu type = %u\n",
  985. domain->type);
  986. }
  987. }
  988. static int sec_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  989. {
  990. struct sec_dev *sec;
  991. struct hisi_qm *qm;
  992. int ret;
  993. sec = devm_kzalloc(&pdev->dev, sizeof(*sec), GFP_KERNEL);
  994. if (!sec)
  995. return -ENOMEM;
  996. qm = &sec->qm;
  997. ret = sec_qm_init(qm, pdev);
  998. if (ret) {
  999. pci_err(pdev, "Failed to init SEC QM (%d)!\n", ret);
  1000. return ret;
  1001. }
  1002. sec->ctx_q_num = ctx_q_num;
  1003. sec_iommu_used_check(sec);
  1004. ret = sec_probe_init(sec);
  1005. if (ret) {
  1006. pci_err(pdev, "Failed to probe!\n");
  1007. goto err_qm_uninit;
  1008. }
  1009. ret = hisi_qm_start(qm);
  1010. if (ret) {
  1011. pci_err(pdev, "Failed to start sec qm!\n");
  1012. goto err_probe_uninit;
  1013. }
  1014. ret = sec_debugfs_init(qm);
  1015. if (ret)
  1016. pci_warn(pdev, "Failed to init debugfs!\n");
  1017. if (qm->qp_num >= ctx_q_num) {
  1018. ret = hisi_qm_alg_register(qm, &sec_devices);
  1019. if (ret < 0) {
  1020. pr_err("Failed to register driver to crypto.\n");
  1021. goto err_qm_stop;
  1022. }
  1023. } else {
  1024. pci_warn(qm->pdev,
  1025. "Failed to use kernel mode, qp not enough!\n");
  1026. }
  1027. if (qm->uacce) {
  1028. ret = uacce_register(qm->uacce);
  1029. if (ret) {
  1030. pci_err(pdev, "failed to register uacce (%d)!\n", ret);
  1031. goto err_alg_unregister;
  1032. }
  1033. }
  1034. if (qm->fun_type == QM_HW_PF && vfs_num) {
  1035. ret = hisi_qm_sriov_enable(pdev, vfs_num);
  1036. if (ret < 0)
  1037. goto err_alg_unregister;
  1038. }
  1039. hisi_qm_pm_init(qm);
  1040. return 0;
  1041. err_alg_unregister:
  1042. if (qm->qp_num >= ctx_q_num)
  1043. hisi_qm_alg_unregister(qm, &sec_devices);
  1044. err_qm_stop:
  1045. sec_debugfs_exit(qm);
  1046. hisi_qm_stop(qm, QM_NORMAL);
  1047. err_probe_uninit:
  1048. sec_show_last_regs_uninit(qm);
  1049. sec_probe_uninit(qm);
  1050. err_qm_uninit:
  1051. sec_qm_uninit(qm);
  1052. return ret;
  1053. }
  1054. static void sec_remove(struct pci_dev *pdev)
  1055. {
  1056. struct hisi_qm *qm = pci_get_drvdata(pdev);
  1057. hisi_qm_pm_uninit(qm);
  1058. hisi_qm_wait_task_finish(qm, &sec_devices);
  1059. if (qm->qp_num >= ctx_q_num)
  1060. hisi_qm_alg_unregister(qm, &sec_devices);
  1061. if (qm->fun_type == QM_HW_PF && qm->vfs_num)
  1062. hisi_qm_sriov_disable(pdev, true);
  1063. sec_debugfs_exit(qm);
  1064. (void)hisi_qm_stop(qm, QM_NORMAL);
  1065. if (qm->fun_type == QM_HW_PF)
  1066. sec_debug_regs_clear(qm);
  1067. sec_show_last_regs_uninit(qm);
  1068. sec_probe_uninit(qm);
  1069. sec_qm_uninit(qm);
  1070. }
  1071. static const struct dev_pm_ops sec_pm_ops = {
  1072. SET_RUNTIME_PM_OPS(hisi_qm_suspend, hisi_qm_resume, NULL)
  1073. };
  1074. static const struct pci_error_handlers sec_err_handler = {
  1075. .error_detected = hisi_qm_dev_err_detected,
  1076. .slot_reset = hisi_qm_dev_slot_reset,
  1077. .reset_prepare = hisi_qm_reset_prepare,
  1078. .reset_done = hisi_qm_reset_done,
  1079. };
  1080. static struct pci_driver sec_pci_driver = {
  1081. .name = "hisi_sec2",
  1082. .id_table = sec_dev_ids,
  1083. .probe = sec_probe,
  1084. .remove = sec_remove,
  1085. .err_handler = &sec_err_handler,
  1086. .sriov_configure = hisi_qm_sriov_configure,
  1087. .shutdown = hisi_qm_dev_shutdown,
  1088. .driver.pm = &sec_pm_ops,
  1089. };
  1090. struct pci_driver *hisi_sec_get_pf_driver(void)
  1091. {
  1092. return &sec_pci_driver;
  1093. }
  1094. EXPORT_SYMBOL_GPL(hisi_sec_get_pf_driver);
  1095. static void sec_register_debugfs(void)
  1096. {
  1097. if (!debugfs_initialized())
  1098. return;
  1099. sec_debugfs_root = debugfs_create_dir("hisi_sec2", NULL);
  1100. }
  1101. static void sec_unregister_debugfs(void)
  1102. {
  1103. debugfs_remove_recursive(sec_debugfs_root);
  1104. }
  1105. static int __init sec_init(void)
  1106. {
  1107. int ret;
  1108. hisi_qm_init_list(&sec_devices);
  1109. sec_register_debugfs();
  1110. ret = pci_register_driver(&sec_pci_driver);
  1111. if (ret < 0) {
  1112. sec_unregister_debugfs();
  1113. pr_err("Failed to register pci driver.\n");
  1114. return ret;
  1115. }
  1116. return 0;
  1117. }
  1118. static void __exit sec_exit(void)
  1119. {
  1120. pci_unregister_driver(&sec_pci_driver);
  1121. sec_unregister_debugfs();
  1122. }
  1123. module_init(sec_init);
  1124. module_exit(sec_exit);
  1125. MODULE_LICENSE("GPL v2");
  1126. MODULE_AUTHOR("Zaibo Xu <[email protected]>");
  1127. MODULE_AUTHOR("Longfang Liu <[email protected]>");
  1128. MODULE_AUTHOR("Kai Ye <[email protected]>");
  1129. MODULE_AUTHOR("Wei Zhang <[email protected]>");
  1130. MODULE_DESCRIPTION("Driver for HiSilicon SEC accelerator");