qm.c 129 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2019 HiSilicon Limited. */
  3. #include <asm/page.h>
  4. #include <linux/acpi.h>
  5. #include <linux/aer.h>
  6. #include <linux/bitmap.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/idr.h>
  9. #include <linux/io.h>
  10. #include <linux/irqreturn.h>
  11. #include <linux/log2.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/seq_file.h>
  14. #include <linux/slab.h>
  15. #include <linux/uacce.h>
  16. #include <linux/uaccess.h>
  17. #include <uapi/misc/uacce/hisi_qm.h>
  18. #include <linux/hisi_acc_qm.h>
  19. #include "qm_common.h"
  20. /* eq/aeq irq enable */
  21. #define QM_VF_AEQ_INT_SOURCE 0x0
  22. #define QM_VF_AEQ_INT_MASK 0x4
  23. #define QM_VF_EQ_INT_SOURCE 0x8
  24. #define QM_VF_EQ_INT_MASK 0xc
  25. #define QM_IRQ_VECTOR_MASK GENMASK(15, 0)
  26. #define QM_IRQ_TYPE_MASK GENMASK(15, 0)
  27. #define QM_IRQ_TYPE_SHIFT 16
  28. #define QM_ABN_IRQ_TYPE_MASK GENMASK(7, 0)
  29. /* mailbox */
  30. #define QM_MB_PING_ALL_VFS 0xffff
  31. #define QM_MB_CMD_DATA_SHIFT 32
  32. #define QM_MB_CMD_DATA_MASK GENMASK(31, 0)
  33. #define QM_MB_STATUS_MASK GENMASK(12, 9)
  34. /* sqc shift */
  35. #define QM_SQ_HOP_NUM_SHIFT 0
  36. #define QM_SQ_PAGE_SIZE_SHIFT 4
  37. #define QM_SQ_BUF_SIZE_SHIFT 8
  38. #define QM_SQ_SQE_SIZE_SHIFT 12
  39. #define QM_SQ_PRIORITY_SHIFT 0
  40. #define QM_SQ_ORDERS_SHIFT 4
  41. #define QM_SQ_TYPE_SHIFT 8
  42. #define QM_QC_PASID_ENABLE 0x1
  43. #define QM_QC_PASID_ENABLE_SHIFT 7
  44. #define QM_SQ_TYPE_MASK GENMASK(3, 0)
  45. #define QM_SQ_TAIL_IDX(sqc) ((le16_to_cpu((sqc)->w11) >> 6) & 0x1)
  46. /* cqc shift */
  47. #define QM_CQ_HOP_NUM_SHIFT 0
  48. #define QM_CQ_PAGE_SIZE_SHIFT 4
  49. #define QM_CQ_BUF_SIZE_SHIFT 8
  50. #define QM_CQ_CQE_SIZE_SHIFT 12
  51. #define QM_CQ_PHASE_SHIFT 0
  52. #define QM_CQ_FLAG_SHIFT 1
  53. #define QM_CQE_PHASE(cqe) (le16_to_cpu((cqe)->w7) & 0x1)
  54. #define QM_QC_CQE_SIZE 4
  55. #define QM_CQ_TAIL_IDX(cqc) ((le16_to_cpu((cqc)->w11) >> 6) & 0x1)
  56. /* eqc shift */
  57. #define QM_EQE_AEQE_SIZE (2UL << 12)
  58. #define QM_EQC_PHASE_SHIFT 16
  59. #define QM_EQE_PHASE(eqe) ((le32_to_cpu((eqe)->dw0) >> 16) & 0x1)
  60. #define QM_EQE_CQN_MASK GENMASK(15, 0)
  61. #define QM_AEQE_PHASE(aeqe) ((le32_to_cpu((aeqe)->dw0) >> 16) & 0x1)
  62. #define QM_AEQE_TYPE_SHIFT 17
  63. #define QM_AEQE_CQN_MASK GENMASK(15, 0)
  64. #define QM_CQ_OVERFLOW 0
  65. #define QM_EQ_OVERFLOW 1
  66. #define QM_CQE_ERROR 2
  67. #define QM_XQ_DEPTH_SHIFT 16
  68. #define QM_XQ_DEPTH_MASK GENMASK(15, 0)
  69. #define QM_DOORBELL_CMD_SQ 0
  70. #define QM_DOORBELL_CMD_CQ 1
  71. #define QM_DOORBELL_CMD_EQ 2
  72. #define QM_DOORBELL_CMD_AEQ 3
  73. #define QM_DOORBELL_BASE_V1 0x340
  74. #define QM_DB_CMD_SHIFT_V1 16
  75. #define QM_DB_INDEX_SHIFT_V1 32
  76. #define QM_DB_PRIORITY_SHIFT_V1 48
  77. #define QM_PAGE_SIZE 0x0034
  78. #define QM_QP_DB_INTERVAL 0x10000
  79. #define QM_MEM_START_INIT 0x100040
  80. #define QM_MEM_INIT_DONE 0x100044
  81. #define QM_VFT_CFG_RDY 0x10006c
  82. #define QM_VFT_CFG_OP_WR 0x100058
  83. #define QM_VFT_CFG_TYPE 0x10005c
  84. #define QM_SQC_VFT 0x0
  85. #define QM_CQC_VFT 0x1
  86. #define QM_VFT_CFG 0x100060
  87. #define QM_VFT_CFG_OP_ENABLE 0x100054
  88. #define QM_PM_CTRL 0x100148
  89. #define QM_IDLE_DISABLE BIT(9)
  90. #define QM_VFT_CFG_DATA_L 0x100064
  91. #define QM_VFT_CFG_DATA_H 0x100068
  92. #define QM_SQC_VFT_BUF_SIZE (7ULL << 8)
  93. #define QM_SQC_VFT_SQC_SIZE (5ULL << 12)
  94. #define QM_SQC_VFT_INDEX_NUMBER (1ULL << 16)
  95. #define QM_SQC_VFT_START_SQN_SHIFT 28
  96. #define QM_SQC_VFT_VALID (1ULL << 44)
  97. #define QM_SQC_VFT_SQN_SHIFT 45
  98. #define QM_CQC_VFT_BUF_SIZE (7ULL << 8)
  99. #define QM_CQC_VFT_SQC_SIZE (5ULL << 12)
  100. #define QM_CQC_VFT_INDEX_NUMBER (1ULL << 16)
  101. #define QM_CQC_VFT_VALID (1ULL << 28)
  102. #define QM_SQC_VFT_BASE_SHIFT_V2 28
  103. #define QM_SQC_VFT_BASE_MASK_V2 GENMASK(15, 0)
  104. #define QM_SQC_VFT_NUM_SHIFT_V2 45
  105. #define QM_SQC_VFT_NUM_MASK_v2 GENMASK(9, 0)
  106. #define QM_ABNORMAL_INT_SOURCE 0x100000
  107. #define QM_ABNORMAL_INT_MASK 0x100004
  108. #define QM_ABNORMAL_INT_MASK_VALUE 0x7fff
  109. #define QM_ABNORMAL_INT_STATUS 0x100008
  110. #define QM_ABNORMAL_INT_SET 0x10000c
  111. #define QM_ABNORMAL_INF00 0x100010
  112. #define QM_FIFO_OVERFLOW_TYPE 0xc0
  113. #define QM_FIFO_OVERFLOW_TYPE_SHIFT 6
  114. #define QM_FIFO_OVERFLOW_VF 0x3f
  115. #define QM_ABNORMAL_INF01 0x100014
  116. #define QM_DB_TIMEOUT_TYPE 0xc0
  117. #define QM_DB_TIMEOUT_TYPE_SHIFT 6
  118. #define QM_DB_TIMEOUT_VF 0x3f
  119. #define QM_RAS_CE_ENABLE 0x1000ec
  120. #define QM_RAS_FE_ENABLE 0x1000f0
  121. #define QM_RAS_NFE_ENABLE 0x1000f4
  122. #define QM_RAS_CE_THRESHOLD 0x1000f8
  123. #define QM_RAS_CE_TIMES_PER_IRQ 1
  124. #define QM_OOO_SHUTDOWN_SEL 0x1040f8
  125. #define QM_ECC_MBIT BIT(2)
  126. #define QM_DB_TIMEOUT BIT(10)
  127. #define QM_OF_FIFO_OF BIT(11)
  128. #define QM_RESET_WAIT_TIMEOUT 400
  129. #define QM_PEH_VENDOR_ID 0x1000d8
  130. #define ACC_VENDOR_ID_VALUE 0x5a5a
  131. #define QM_PEH_DFX_INFO0 0x1000fc
  132. #define QM_PEH_DFX_INFO1 0x100100
  133. #define QM_PEH_DFX_MASK (BIT(0) | BIT(2))
  134. #define QM_PEH_MSI_FINISH_MASK GENMASK(19, 16)
  135. #define ACC_PEH_SRIOV_CTRL_VF_MSE_SHIFT 3
  136. #define ACC_PEH_MSI_DISABLE GENMASK(31, 0)
  137. #define ACC_MASTER_GLOBAL_CTRL_SHUTDOWN 0x1
  138. #define ACC_MASTER_TRANS_RETURN_RW 3
  139. #define ACC_MASTER_TRANS_RETURN 0x300150
  140. #define ACC_MASTER_GLOBAL_CTRL 0x300000
  141. #define ACC_AM_CFG_PORT_WR_EN 0x30001c
  142. #define QM_RAS_NFE_MBIT_DISABLE ~QM_ECC_MBIT
  143. #define ACC_AM_ROB_ECC_INT_STS 0x300104
  144. #define ACC_ROB_ECC_ERR_MULTPL BIT(1)
  145. #define QM_MSI_CAP_ENABLE BIT(16)
  146. /* interfunction communication */
  147. #define QM_IFC_READY_STATUS 0x100128
  148. #define QM_IFC_C_STS_M 0x10012C
  149. #define QM_IFC_INT_SET_P 0x100130
  150. #define QM_IFC_INT_CFG 0x100134
  151. #define QM_IFC_INT_SOURCE_P 0x100138
  152. #define QM_IFC_INT_SOURCE_V 0x0020
  153. #define QM_IFC_INT_MASK 0x0024
  154. #define QM_IFC_INT_STATUS 0x0028
  155. #define QM_IFC_INT_SET_V 0x002C
  156. #define QM_IFC_SEND_ALL_VFS GENMASK(6, 0)
  157. #define QM_IFC_INT_SOURCE_CLR GENMASK(63, 0)
  158. #define QM_IFC_INT_SOURCE_MASK BIT(0)
  159. #define QM_IFC_INT_DISABLE BIT(0)
  160. #define QM_IFC_INT_STATUS_MASK BIT(0)
  161. #define QM_IFC_INT_SET_MASK BIT(0)
  162. #define QM_WAIT_DST_ACK 10
  163. #define QM_MAX_PF_WAIT_COUNT 10
  164. #define QM_MAX_VF_WAIT_COUNT 40
  165. #define QM_VF_RESET_WAIT_US 20000
  166. #define QM_VF_RESET_WAIT_CNT 3000
  167. #define QM_VF_RESET_WAIT_TIMEOUT_US \
  168. (QM_VF_RESET_WAIT_US * QM_VF_RESET_WAIT_CNT)
  169. #define POLL_PERIOD 10
  170. #define POLL_TIMEOUT 1000
  171. #define WAIT_PERIOD_US_MAX 200
  172. #define WAIT_PERIOD_US_MIN 100
  173. #define MAX_WAIT_COUNTS 1000
  174. #define QM_CACHE_WB_START 0x204
  175. #define QM_CACHE_WB_DONE 0x208
  176. #define QM_FUNC_CAPS_REG 0x3100
  177. #define QM_CAPBILITY_VERSION GENMASK(7, 0)
  178. #define PCI_BAR_2 2
  179. #define PCI_BAR_4 4
  180. #define QM_SQE_DATA_ALIGN_MASK GENMASK(6, 0)
  181. #define QMC_ALIGN(sz) ALIGN(sz, 32)
  182. #define QM_DBG_READ_LEN 256
  183. #define QM_PCI_COMMAND_INVALID ~0
  184. #define QM_RESET_STOP_TX_OFFSET 1
  185. #define QM_RESET_STOP_RX_OFFSET 2
  186. #define WAIT_PERIOD 20
  187. #define REMOVE_WAIT_DELAY 10
  188. #define QM_QOS_PARAM_NUM 2
  189. #define QM_QOS_VAL_NUM 1
  190. #define QM_QOS_BDF_PARAM_NUM 4
  191. #define QM_QOS_MAX_VAL 1000
  192. #define QM_QOS_RATE 100
  193. #define QM_QOS_EXPAND_RATE 1000
  194. #define QM_SHAPER_CIR_B_MASK GENMASK(7, 0)
  195. #define QM_SHAPER_CIR_U_MASK GENMASK(10, 8)
  196. #define QM_SHAPER_CIR_S_MASK GENMASK(14, 11)
  197. #define QM_SHAPER_FACTOR_CIR_U_SHIFT 8
  198. #define QM_SHAPER_FACTOR_CIR_S_SHIFT 11
  199. #define QM_SHAPER_FACTOR_CBS_B_SHIFT 15
  200. #define QM_SHAPER_FACTOR_CBS_S_SHIFT 19
  201. #define QM_SHAPER_CBS_B 1
  202. #define QM_SHAPER_CBS_S 16
  203. #define QM_SHAPER_VFT_OFFSET 6
  204. #define WAIT_FOR_QOS_VF 100
  205. #define QM_QOS_MIN_ERROR_RATE 5
  206. #define QM_QOS_TYPICAL_NUM 8
  207. #define QM_SHAPER_MIN_CBS_S 8
  208. #define QM_QOS_TICK 0x300U
  209. #define QM_QOS_DIVISOR_CLK 0x1f40U
  210. #define QM_QOS_MAX_CIR_B 200
  211. #define QM_QOS_MIN_CIR_B 100
  212. #define QM_QOS_MAX_CIR_U 6
  213. #define QM_QOS_MAX_CIR_S 11
  214. #define QM_AUTOSUSPEND_DELAY 3000
  215. #define QM_MK_CQC_DW3_V1(hop_num, pg_sz, buf_sz, cqe_sz) \
  216. (((hop_num) << QM_CQ_HOP_NUM_SHIFT) | \
  217. ((pg_sz) << QM_CQ_PAGE_SIZE_SHIFT) | \
  218. ((buf_sz) << QM_CQ_BUF_SIZE_SHIFT) | \
  219. ((cqe_sz) << QM_CQ_CQE_SIZE_SHIFT))
  220. #define QM_MK_CQC_DW3_V2(cqe_sz, cq_depth) \
  221. ((((u32)cq_depth) - 1) | ((cqe_sz) << QM_CQ_CQE_SIZE_SHIFT))
  222. #define QM_MK_SQC_W13(priority, orders, alg_type) \
  223. (((priority) << QM_SQ_PRIORITY_SHIFT) | \
  224. ((orders) << QM_SQ_ORDERS_SHIFT) | \
  225. (((alg_type) & QM_SQ_TYPE_MASK) << QM_SQ_TYPE_SHIFT))
  226. #define QM_MK_SQC_DW3_V1(hop_num, pg_sz, buf_sz, sqe_sz) \
  227. (((hop_num) << QM_SQ_HOP_NUM_SHIFT) | \
  228. ((pg_sz) << QM_SQ_PAGE_SIZE_SHIFT) | \
  229. ((buf_sz) << QM_SQ_BUF_SIZE_SHIFT) | \
  230. ((u32)ilog2(sqe_sz) << QM_SQ_SQE_SIZE_SHIFT))
  231. #define QM_MK_SQC_DW3_V2(sqe_sz, sq_depth) \
  232. ((((u32)sq_depth) - 1) | ((u32)ilog2(sqe_sz) << QM_SQ_SQE_SIZE_SHIFT))
  233. #define INIT_QC_COMMON(qc, base, pasid) do { \
  234. (qc)->head = 0; \
  235. (qc)->tail = 0; \
  236. (qc)->base_l = cpu_to_le32(lower_32_bits(base)); \
  237. (qc)->base_h = cpu_to_le32(upper_32_bits(base)); \
  238. (qc)->dw3 = 0; \
  239. (qc)->w8 = 0; \
  240. (qc)->rsvd0 = 0; \
  241. (qc)->pasid = cpu_to_le16(pasid); \
  242. (qc)->w11 = 0; \
  243. (qc)->rsvd1 = 0; \
  244. } while (0)
  245. enum vft_type {
  246. SQC_VFT = 0,
  247. CQC_VFT,
  248. SHAPER_VFT,
  249. };
  250. enum acc_err_result {
  251. ACC_ERR_NONE,
  252. ACC_ERR_NEED_RESET,
  253. ACC_ERR_RECOVERED,
  254. };
  255. enum qm_alg_type {
  256. ALG_TYPE_0,
  257. ALG_TYPE_1,
  258. };
  259. enum qm_mb_cmd {
  260. QM_PF_FLR_PREPARE = 0x01,
  261. QM_PF_SRST_PREPARE,
  262. QM_PF_RESET_DONE,
  263. QM_VF_PREPARE_DONE,
  264. QM_VF_PREPARE_FAIL,
  265. QM_VF_START_DONE,
  266. QM_VF_START_FAIL,
  267. QM_PF_SET_QOS,
  268. QM_VF_GET_QOS,
  269. };
  270. enum qm_basic_type {
  271. QM_TOTAL_QP_NUM_CAP = 0x0,
  272. QM_FUNC_MAX_QP_CAP,
  273. QM_XEQ_DEPTH_CAP,
  274. QM_QP_DEPTH_CAP,
  275. QM_EQ_IRQ_TYPE_CAP,
  276. QM_AEQ_IRQ_TYPE_CAP,
  277. QM_ABN_IRQ_TYPE_CAP,
  278. QM_PF2VF_IRQ_TYPE_CAP,
  279. QM_PF_IRQ_NUM_CAP,
  280. QM_VF_IRQ_NUM_CAP,
  281. };
  282. static const struct hisi_qm_cap_info qm_cap_info_comm[] = {
  283. {QM_SUPPORT_DB_ISOLATION, 0x30, 0, BIT(0), 0x0, 0x0, 0x0},
  284. {QM_SUPPORT_FUNC_QOS, 0x3100, 0, BIT(8), 0x0, 0x0, 0x1},
  285. {QM_SUPPORT_STOP_QP, 0x3100, 0, BIT(9), 0x0, 0x0, 0x1},
  286. {QM_SUPPORT_MB_COMMAND, 0x3100, 0, BIT(11), 0x0, 0x0, 0x1},
  287. {QM_SUPPORT_SVA_PREFETCH, 0x3100, 0, BIT(14), 0x0, 0x0, 0x1},
  288. };
  289. static const struct hisi_qm_cap_info qm_cap_info_pf[] = {
  290. {QM_SUPPORT_RPM, 0x3100, 0, BIT(13), 0x0, 0x0, 0x1},
  291. };
  292. static const struct hisi_qm_cap_info qm_cap_info_vf[] = {
  293. {QM_SUPPORT_RPM, 0x3100, 0, BIT(12), 0x0, 0x0, 0x0},
  294. };
  295. static const struct hisi_qm_cap_info qm_basic_info[] = {
  296. {QM_TOTAL_QP_NUM_CAP, 0x100158, 0, GENMASK(10, 0), 0x1000, 0x400, 0x400},
  297. {QM_FUNC_MAX_QP_CAP, 0x100158, 11, GENMASK(10, 0), 0x1000, 0x400, 0x400},
  298. {QM_XEQ_DEPTH_CAP, 0x3104, 0, GENMASK(31, 0), 0x800, 0x4000800, 0x4000800},
  299. {QM_QP_DEPTH_CAP, 0x3108, 0, GENMASK(31, 0), 0x4000400, 0x4000400, 0x4000400},
  300. {QM_EQ_IRQ_TYPE_CAP, 0x310c, 0, GENMASK(31, 0), 0x10000, 0x10000, 0x10000},
  301. {QM_AEQ_IRQ_TYPE_CAP, 0x3110, 0, GENMASK(31, 0), 0x0, 0x10001, 0x10001},
  302. {QM_ABN_IRQ_TYPE_CAP, 0x3114, 0, GENMASK(31, 0), 0x0, 0x10003, 0x10003},
  303. {QM_PF2VF_IRQ_TYPE_CAP, 0x3118, 0, GENMASK(31, 0), 0x0, 0x0, 0x10002},
  304. {QM_PF_IRQ_NUM_CAP, 0x311c, 16, GENMASK(15, 0), 0x1, 0x4, 0x4},
  305. {QM_VF_IRQ_NUM_CAP, 0x311c, 0, GENMASK(15, 0), 0x1, 0x2, 0x3},
  306. };
  307. struct qm_mailbox {
  308. __le16 w0;
  309. __le16 queue_num;
  310. __le32 base_l;
  311. __le32 base_h;
  312. __le32 rsvd;
  313. };
  314. struct qm_doorbell {
  315. __le16 queue_num;
  316. __le16 cmd;
  317. __le16 index;
  318. __le16 priority;
  319. };
  320. struct hisi_qm_resource {
  321. struct hisi_qm *qm;
  322. int distance;
  323. struct list_head list;
  324. };
  325. struct hisi_qm_hw_ops {
  326. int (*get_vft)(struct hisi_qm *qm, u32 *base, u32 *number);
  327. void (*qm_db)(struct hisi_qm *qm, u16 qn,
  328. u8 cmd, u16 index, u8 priority);
  329. int (*debug_init)(struct hisi_qm *qm);
  330. void (*hw_error_init)(struct hisi_qm *qm);
  331. void (*hw_error_uninit)(struct hisi_qm *qm);
  332. enum acc_err_result (*hw_error_handle)(struct hisi_qm *qm);
  333. int (*set_msi)(struct hisi_qm *qm, bool set);
  334. };
  335. struct hisi_qm_hw_error {
  336. u32 int_msk;
  337. const char *msg;
  338. };
  339. static const struct hisi_qm_hw_error qm_hw_error[] = {
  340. { .int_msk = BIT(0), .msg = "qm_axi_rresp" },
  341. { .int_msk = BIT(1), .msg = "qm_axi_bresp" },
  342. { .int_msk = BIT(2), .msg = "qm_ecc_mbit" },
  343. { .int_msk = BIT(3), .msg = "qm_ecc_1bit" },
  344. { .int_msk = BIT(4), .msg = "qm_acc_get_task_timeout" },
  345. { .int_msk = BIT(5), .msg = "qm_acc_do_task_timeout" },
  346. { .int_msk = BIT(6), .msg = "qm_acc_wb_not_ready_timeout" },
  347. { .int_msk = BIT(7), .msg = "qm_sq_cq_vf_invalid" },
  348. { .int_msk = BIT(8), .msg = "qm_cq_vf_invalid" },
  349. { .int_msk = BIT(9), .msg = "qm_sq_vf_invalid" },
  350. { .int_msk = BIT(10), .msg = "qm_db_timeout" },
  351. { .int_msk = BIT(11), .msg = "qm_of_fifo_of" },
  352. { .int_msk = BIT(12), .msg = "qm_db_random_invalid" },
  353. { .int_msk = BIT(13), .msg = "qm_mailbox_timeout" },
  354. { .int_msk = BIT(14), .msg = "qm_flr_timeout" },
  355. { /* sentinel */ }
  356. };
  357. static const char * const qm_db_timeout[] = {
  358. "sq", "cq", "eq", "aeq",
  359. };
  360. static const char * const qm_fifo_overflow[] = {
  361. "cq", "eq", "aeq",
  362. };
  363. static const char * const qp_s[] = {
  364. "none", "init", "start", "stop", "close",
  365. };
  366. struct qm_typical_qos_table {
  367. u32 start;
  368. u32 end;
  369. u32 val;
  370. };
  371. /* the qos step is 100 */
  372. static struct qm_typical_qos_table shaper_cir_s[] = {
  373. {100, 100, 4},
  374. {200, 200, 3},
  375. {300, 500, 2},
  376. {600, 1000, 1},
  377. {1100, 100000, 0},
  378. };
  379. static struct qm_typical_qos_table shaper_cbs_s[] = {
  380. {100, 200, 9},
  381. {300, 500, 11},
  382. {600, 1000, 12},
  383. {1100, 10000, 16},
  384. {10100, 25000, 17},
  385. {25100, 50000, 18},
  386. {50100, 100000, 19}
  387. };
  388. static void qm_irqs_unregister(struct hisi_qm *qm);
  389. static bool qm_avail_state(struct hisi_qm *qm, enum qm_state new)
  390. {
  391. enum qm_state curr = atomic_read(&qm->status.flags);
  392. bool avail = false;
  393. switch (curr) {
  394. case QM_INIT:
  395. if (new == QM_START || new == QM_CLOSE)
  396. avail = true;
  397. break;
  398. case QM_START:
  399. if (new == QM_STOP)
  400. avail = true;
  401. break;
  402. case QM_STOP:
  403. if (new == QM_CLOSE || new == QM_START)
  404. avail = true;
  405. break;
  406. default:
  407. break;
  408. }
  409. dev_dbg(&qm->pdev->dev, "change qm state from %s to %s\n",
  410. qm_s[curr], qm_s[new]);
  411. if (!avail)
  412. dev_warn(&qm->pdev->dev, "Can not change qm state from %s to %s\n",
  413. qm_s[curr], qm_s[new]);
  414. return avail;
  415. }
  416. static bool qm_qp_avail_state(struct hisi_qm *qm, struct hisi_qp *qp,
  417. enum qp_state new)
  418. {
  419. enum qm_state qm_curr = atomic_read(&qm->status.flags);
  420. enum qp_state qp_curr = 0;
  421. bool avail = false;
  422. if (qp)
  423. qp_curr = atomic_read(&qp->qp_status.flags);
  424. switch (new) {
  425. case QP_INIT:
  426. if (qm_curr == QM_START || qm_curr == QM_INIT)
  427. avail = true;
  428. break;
  429. case QP_START:
  430. if ((qm_curr == QM_START && qp_curr == QP_INIT) ||
  431. (qm_curr == QM_START && qp_curr == QP_STOP))
  432. avail = true;
  433. break;
  434. case QP_STOP:
  435. if ((qm_curr == QM_START && qp_curr == QP_START) ||
  436. (qp_curr == QP_INIT))
  437. avail = true;
  438. break;
  439. case QP_CLOSE:
  440. if ((qm_curr == QM_START && qp_curr == QP_INIT) ||
  441. (qm_curr == QM_START && qp_curr == QP_STOP) ||
  442. (qm_curr == QM_STOP && qp_curr == QP_STOP) ||
  443. (qm_curr == QM_STOP && qp_curr == QP_INIT))
  444. avail = true;
  445. break;
  446. default:
  447. break;
  448. }
  449. dev_dbg(&qm->pdev->dev, "change qp state from %s to %s in QM %s\n",
  450. qp_s[qp_curr], qp_s[new], qm_s[qm_curr]);
  451. if (!avail)
  452. dev_warn(&qm->pdev->dev,
  453. "Can not change qp state from %s to %s in QM %s\n",
  454. qp_s[qp_curr], qp_s[new], qm_s[qm_curr]);
  455. return avail;
  456. }
  457. static u32 qm_get_hw_error_status(struct hisi_qm *qm)
  458. {
  459. return readl(qm->io_base + QM_ABNORMAL_INT_STATUS);
  460. }
  461. static u32 qm_get_dev_err_status(struct hisi_qm *qm)
  462. {
  463. return qm->err_ini->get_dev_hw_err_status(qm);
  464. }
  465. /* Check if the error causes the master ooo block */
  466. static bool qm_check_dev_error(struct hisi_qm *qm)
  467. {
  468. u32 val, dev_val;
  469. if (qm->fun_type == QM_HW_VF)
  470. return false;
  471. val = qm_get_hw_error_status(qm) & qm->err_info.qm_shutdown_mask;
  472. dev_val = qm_get_dev_err_status(qm) & qm->err_info.dev_shutdown_mask;
  473. return val || dev_val;
  474. }
  475. static int qm_wait_reset_finish(struct hisi_qm *qm)
  476. {
  477. int delay = 0;
  478. /* All reset requests need to be queued for processing */
  479. while (test_and_set_bit(QM_RESETTING, &qm->misc_ctl)) {
  480. msleep(++delay);
  481. if (delay > QM_RESET_WAIT_TIMEOUT)
  482. return -EBUSY;
  483. }
  484. return 0;
  485. }
  486. static int qm_reset_prepare_ready(struct hisi_qm *qm)
  487. {
  488. struct pci_dev *pdev = qm->pdev;
  489. struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(pdev));
  490. /*
  491. * PF and VF on host doesnot support resetting at the
  492. * same time on Kunpeng920.
  493. */
  494. if (qm->ver < QM_HW_V3)
  495. return qm_wait_reset_finish(pf_qm);
  496. return qm_wait_reset_finish(qm);
  497. }
  498. static void qm_reset_bit_clear(struct hisi_qm *qm)
  499. {
  500. struct pci_dev *pdev = qm->pdev;
  501. struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(pdev));
  502. if (qm->ver < QM_HW_V3)
  503. clear_bit(QM_RESETTING, &pf_qm->misc_ctl);
  504. clear_bit(QM_RESETTING, &qm->misc_ctl);
  505. }
  506. static void qm_mb_pre_init(struct qm_mailbox *mailbox, u8 cmd,
  507. u64 base, u16 queue, bool op)
  508. {
  509. mailbox->w0 = cpu_to_le16((cmd) |
  510. ((op) ? 0x1 << QM_MB_OP_SHIFT : 0) |
  511. (0x1 << QM_MB_BUSY_SHIFT));
  512. mailbox->queue_num = cpu_to_le16(queue);
  513. mailbox->base_l = cpu_to_le32(lower_32_bits(base));
  514. mailbox->base_h = cpu_to_le32(upper_32_bits(base));
  515. mailbox->rsvd = 0;
  516. }
  517. /* return 0 mailbox ready, -ETIMEDOUT hardware timeout */
  518. int hisi_qm_wait_mb_ready(struct hisi_qm *qm)
  519. {
  520. u32 val;
  521. return readl_relaxed_poll_timeout(qm->io_base + QM_MB_CMD_SEND_BASE,
  522. val, !((val >> QM_MB_BUSY_SHIFT) &
  523. 0x1), POLL_PERIOD, POLL_TIMEOUT);
  524. }
  525. EXPORT_SYMBOL_GPL(hisi_qm_wait_mb_ready);
  526. /* 128 bit should be written to hardware at one time to trigger a mailbox */
  527. static void qm_mb_write(struct hisi_qm *qm, const void *src)
  528. {
  529. void __iomem *fun_base = qm->io_base + QM_MB_CMD_SEND_BASE;
  530. unsigned long tmp0 = 0, tmp1 = 0;
  531. if (!IS_ENABLED(CONFIG_ARM64)) {
  532. memcpy_toio(fun_base, src, 16);
  533. dma_wmb();
  534. return;
  535. }
  536. asm volatile("ldp %0, %1, %3\n"
  537. "stp %0, %1, %2\n"
  538. "dmb oshst\n"
  539. : "=&r" (tmp0),
  540. "=&r" (tmp1),
  541. "+Q" (*((char __iomem *)fun_base))
  542. : "Q" (*((char *)src))
  543. : "memory");
  544. }
  545. static int qm_mb_nolock(struct hisi_qm *qm, struct qm_mailbox *mailbox)
  546. {
  547. int ret;
  548. u32 val;
  549. if (unlikely(hisi_qm_wait_mb_ready(qm))) {
  550. dev_err(&qm->pdev->dev, "QM mailbox is busy to start!\n");
  551. ret = -EBUSY;
  552. goto mb_busy;
  553. }
  554. qm_mb_write(qm, mailbox);
  555. if (unlikely(hisi_qm_wait_mb_ready(qm))) {
  556. dev_err(&qm->pdev->dev, "QM mailbox operation timeout!\n");
  557. ret = -ETIMEDOUT;
  558. goto mb_busy;
  559. }
  560. val = readl(qm->io_base + QM_MB_CMD_SEND_BASE);
  561. if (val & QM_MB_STATUS_MASK) {
  562. dev_err(&qm->pdev->dev, "QM mailbox operation failed!\n");
  563. ret = -EIO;
  564. goto mb_busy;
  565. }
  566. return 0;
  567. mb_busy:
  568. atomic64_inc(&qm->debug.dfx.mb_err_cnt);
  569. return ret;
  570. }
  571. int hisi_qm_mb(struct hisi_qm *qm, u8 cmd, dma_addr_t dma_addr, u16 queue,
  572. bool op)
  573. {
  574. struct qm_mailbox mailbox;
  575. int ret;
  576. dev_dbg(&qm->pdev->dev, "QM mailbox request to q%u: %u-%llx\n",
  577. queue, cmd, (unsigned long long)dma_addr);
  578. qm_mb_pre_init(&mailbox, cmd, dma_addr, queue, op);
  579. mutex_lock(&qm->mailbox_lock);
  580. ret = qm_mb_nolock(qm, &mailbox);
  581. mutex_unlock(&qm->mailbox_lock);
  582. return ret;
  583. }
  584. EXPORT_SYMBOL_GPL(hisi_qm_mb);
  585. static void qm_db_v1(struct hisi_qm *qm, u16 qn, u8 cmd, u16 index, u8 priority)
  586. {
  587. u64 doorbell;
  588. doorbell = qn | ((u64)cmd << QM_DB_CMD_SHIFT_V1) |
  589. ((u64)index << QM_DB_INDEX_SHIFT_V1) |
  590. ((u64)priority << QM_DB_PRIORITY_SHIFT_V1);
  591. writeq(doorbell, qm->io_base + QM_DOORBELL_BASE_V1);
  592. }
  593. static void qm_db_v2(struct hisi_qm *qm, u16 qn, u8 cmd, u16 index, u8 priority)
  594. {
  595. void __iomem *io_base = qm->io_base;
  596. u16 randata = 0;
  597. u64 doorbell;
  598. if (cmd == QM_DOORBELL_CMD_SQ || cmd == QM_DOORBELL_CMD_CQ)
  599. io_base = qm->db_io_base + (u64)qn * qm->db_interval +
  600. QM_DOORBELL_SQ_CQ_BASE_V2;
  601. else
  602. io_base += QM_DOORBELL_EQ_AEQ_BASE_V2;
  603. doorbell = qn | ((u64)cmd << QM_DB_CMD_SHIFT_V2) |
  604. ((u64)randata << QM_DB_RAND_SHIFT_V2) |
  605. ((u64)index << QM_DB_INDEX_SHIFT_V2) |
  606. ((u64)priority << QM_DB_PRIORITY_SHIFT_V2);
  607. writeq(doorbell, io_base);
  608. }
  609. static void qm_db(struct hisi_qm *qm, u16 qn, u8 cmd, u16 index, u8 priority)
  610. {
  611. dev_dbg(&qm->pdev->dev, "QM doorbell request: qn=%u, cmd=%u, index=%u\n",
  612. qn, cmd, index);
  613. qm->ops->qm_db(qm, qn, cmd, index, priority);
  614. }
  615. static void qm_disable_clock_gate(struct hisi_qm *qm)
  616. {
  617. u32 val;
  618. /* if qm enables clock gating in Kunpeng930, qos will be inaccurate. */
  619. if (qm->ver < QM_HW_V3)
  620. return;
  621. val = readl(qm->io_base + QM_PM_CTRL);
  622. val |= QM_IDLE_DISABLE;
  623. writel(val, qm->io_base + QM_PM_CTRL);
  624. }
  625. static int qm_dev_mem_reset(struct hisi_qm *qm)
  626. {
  627. u32 val;
  628. writel(0x1, qm->io_base + QM_MEM_START_INIT);
  629. return readl_relaxed_poll_timeout(qm->io_base + QM_MEM_INIT_DONE, val,
  630. val & BIT(0), POLL_PERIOD,
  631. POLL_TIMEOUT);
  632. }
  633. /**
  634. * hisi_qm_get_hw_info() - Get device information.
  635. * @qm: The qm which want to get information.
  636. * @info_table: Array for storing device information.
  637. * @index: Index in info_table.
  638. * @is_read: Whether read from reg, 0: not support read from reg.
  639. *
  640. * This function returns device information the caller needs.
  641. */
  642. u32 hisi_qm_get_hw_info(struct hisi_qm *qm,
  643. const struct hisi_qm_cap_info *info_table,
  644. u32 index, bool is_read)
  645. {
  646. u32 val;
  647. switch (qm->ver) {
  648. case QM_HW_V1:
  649. return info_table[index].v1_val;
  650. case QM_HW_V2:
  651. return info_table[index].v2_val;
  652. default:
  653. if (!is_read)
  654. return info_table[index].v3_val;
  655. val = readl(qm->io_base + info_table[index].offset);
  656. return (val >> info_table[index].shift) & info_table[index].mask;
  657. }
  658. }
  659. EXPORT_SYMBOL_GPL(hisi_qm_get_hw_info);
  660. static void qm_get_xqc_depth(struct hisi_qm *qm, u16 *low_bits,
  661. u16 *high_bits, enum qm_basic_type type)
  662. {
  663. u32 depth;
  664. depth = hisi_qm_get_hw_info(qm, qm_basic_info, type, qm->cap_ver);
  665. *low_bits = depth & QM_XQ_DEPTH_MASK;
  666. *high_bits = (depth >> QM_XQ_DEPTH_SHIFT) & QM_XQ_DEPTH_MASK;
  667. }
  668. static u32 qm_get_irq_num(struct hisi_qm *qm)
  669. {
  670. if (qm->fun_type == QM_HW_PF)
  671. return hisi_qm_get_hw_info(qm, qm_basic_info, QM_PF_IRQ_NUM_CAP, qm->cap_ver);
  672. return hisi_qm_get_hw_info(qm, qm_basic_info, QM_VF_IRQ_NUM_CAP, qm->cap_ver);
  673. }
  674. static int qm_pm_get_sync(struct hisi_qm *qm)
  675. {
  676. struct device *dev = &qm->pdev->dev;
  677. int ret;
  678. if (!test_bit(QM_SUPPORT_RPM, &qm->caps))
  679. return 0;
  680. ret = pm_runtime_resume_and_get(dev);
  681. if (ret < 0) {
  682. dev_err(dev, "failed to get_sync(%d).\n", ret);
  683. return ret;
  684. }
  685. return 0;
  686. }
  687. static void qm_pm_put_sync(struct hisi_qm *qm)
  688. {
  689. struct device *dev = &qm->pdev->dev;
  690. if (!test_bit(QM_SUPPORT_RPM, &qm->caps))
  691. return;
  692. pm_runtime_mark_last_busy(dev);
  693. pm_runtime_put_autosuspend(dev);
  694. }
  695. static void qm_cq_head_update(struct hisi_qp *qp)
  696. {
  697. if (qp->qp_status.cq_head == qp->cq_depth - 1) {
  698. qp->qp_status.cqc_phase = !qp->qp_status.cqc_phase;
  699. qp->qp_status.cq_head = 0;
  700. } else {
  701. qp->qp_status.cq_head++;
  702. }
  703. }
  704. static void qm_poll_req_cb(struct hisi_qp *qp)
  705. {
  706. struct qm_cqe *cqe = qp->cqe + qp->qp_status.cq_head;
  707. struct hisi_qm *qm = qp->qm;
  708. while (QM_CQE_PHASE(cqe) == qp->qp_status.cqc_phase) {
  709. dma_rmb();
  710. qp->req_cb(qp, qp->sqe + qm->sqe_size *
  711. le16_to_cpu(cqe->sq_head));
  712. qm_cq_head_update(qp);
  713. cqe = qp->cqe + qp->qp_status.cq_head;
  714. qm_db(qm, qp->qp_id, QM_DOORBELL_CMD_CQ,
  715. qp->qp_status.cq_head, 0);
  716. atomic_dec(&qp->qp_status.used);
  717. cond_resched();
  718. }
  719. /* set c_flag */
  720. qm_db(qm, qp->qp_id, QM_DOORBELL_CMD_CQ, qp->qp_status.cq_head, 1);
  721. }
  722. static int qm_get_complete_eqe_num(struct hisi_qm_poll_data *poll_data)
  723. {
  724. struct hisi_qm *qm = poll_data->qm;
  725. struct qm_eqe *eqe = qm->eqe + qm->status.eq_head;
  726. u16 eq_depth = qm->eq_depth;
  727. int eqe_num = 0;
  728. u16 cqn;
  729. while (QM_EQE_PHASE(eqe) == qm->status.eqc_phase) {
  730. cqn = le32_to_cpu(eqe->dw0) & QM_EQE_CQN_MASK;
  731. poll_data->qp_finish_id[eqe_num] = cqn;
  732. eqe_num++;
  733. if (qm->status.eq_head == eq_depth - 1) {
  734. qm->status.eqc_phase = !qm->status.eqc_phase;
  735. eqe = qm->eqe;
  736. qm->status.eq_head = 0;
  737. } else {
  738. eqe++;
  739. qm->status.eq_head++;
  740. }
  741. if (eqe_num == (eq_depth >> 1) - 1)
  742. break;
  743. }
  744. qm_db(qm, 0, QM_DOORBELL_CMD_EQ, qm->status.eq_head, 0);
  745. return eqe_num;
  746. }
  747. static void qm_work_process(struct work_struct *work)
  748. {
  749. struct hisi_qm_poll_data *poll_data =
  750. container_of(work, struct hisi_qm_poll_data, work);
  751. struct hisi_qm *qm = poll_data->qm;
  752. struct hisi_qp *qp;
  753. int eqe_num, i;
  754. /* Get qp id of completed tasks and re-enable the interrupt. */
  755. eqe_num = qm_get_complete_eqe_num(poll_data);
  756. for (i = eqe_num - 1; i >= 0; i--) {
  757. qp = &qm->qp_array[poll_data->qp_finish_id[i]];
  758. if (unlikely(atomic_read(&qp->qp_status.flags) == QP_STOP))
  759. continue;
  760. if (qp->event_cb) {
  761. qp->event_cb(qp);
  762. continue;
  763. }
  764. if (likely(qp->req_cb))
  765. qm_poll_req_cb(qp);
  766. }
  767. }
  768. static bool do_qm_irq(struct hisi_qm *qm)
  769. {
  770. struct qm_eqe *eqe = qm->eqe + qm->status.eq_head;
  771. struct hisi_qm_poll_data *poll_data;
  772. u16 cqn;
  773. if (!readl(qm->io_base + QM_VF_EQ_INT_SOURCE))
  774. return false;
  775. if (QM_EQE_PHASE(eqe) == qm->status.eqc_phase) {
  776. cqn = le32_to_cpu(eqe->dw0) & QM_EQE_CQN_MASK;
  777. poll_data = &qm->poll_data[cqn];
  778. queue_work(qm->wq, &poll_data->work);
  779. return true;
  780. }
  781. return false;
  782. }
  783. static irqreturn_t qm_irq(int irq, void *data)
  784. {
  785. struct hisi_qm *qm = data;
  786. bool ret;
  787. ret = do_qm_irq(qm);
  788. if (ret)
  789. return IRQ_HANDLED;
  790. atomic64_inc(&qm->debug.dfx.err_irq_cnt);
  791. qm_db(qm, 0, QM_DOORBELL_CMD_EQ, qm->status.eq_head, 0);
  792. return IRQ_NONE;
  793. }
  794. static irqreturn_t qm_mb_cmd_irq(int irq, void *data)
  795. {
  796. struct hisi_qm *qm = data;
  797. u32 val;
  798. val = readl(qm->io_base + QM_IFC_INT_STATUS);
  799. val &= QM_IFC_INT_STATUS_MASK;
  800. if (!val)
  801. return IRQ_NONE;
  802. schedule_work(&qm->cmd_process);
  803. return IRQ_HANDLED;
  804. }
  805. static void qm_set_qp_disable(struct hisi_qp *qp, int offset)
  806. {
  807. u32 *addr;
  808. if (qp->is_in_kernel)
  809. return;
  810. addr = (u32 *)(qp->qdma.va + qp->qdma.size) - offset;
  811. *addr = 1;
  812. /* make sure setup is completed */
  813. smp_wmb();
  814. }
  815. static void qm_disable_qp(struct hisi_qm *qm, u32 qp_id)
  816. {
  817. struct hisi_qp *qp = &qm->qp_array[qp_id];
  818. qm_set_qp_disable(qp, QM_RESET_STOP_TX_OFFSET);
  819. hisi_qm_stop_qp(qp);
  820. qm_set_qp_disable(qp, QM_RESET_STOP_RX_OFFSET);
  821. }
  822. static void qm_reset_function(struct hisi_qm *qm)
  823. {
  824. struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(qm->pdev));
  825. struct device *dev = &qm->pdev->dev;
  826. int ret;
  827. if (qm_check_dev_error(pf_qm))
  828. return;
  829. ret = qm_reset_prepare_ready(qm);
  830. if (ret) {
  831. dev_err(dev, "reset function not ready\n");
  832. return;
  833. }
  834. ret = hisi_qm_stop(qm, QM_FLR);
  835. if (ret) {
  836. dev_err(dev, "failed to stop qm when reset function\n");
  837. goto clear_bit;
  838. }
  839. ret = hisi_qm_start(qm);
  840. if (ret)
  841. dev_err(dev, "failed to start qm when reset function\n");
  842. clear_bit:
  843. qm_reset_bit_clear(qm);
  844. }
  845. static irqreturn_t qm_aeq_thread(int irq, void *data)
  846. {
  847. struct hisi_qm *qm = data;
  848. struct qm_aeqe *aeqe = qm->aeqe + qm->status.aeq_head;
  849. u16 aeq_depth = qm->aeq_depth;
  850. u32 type, qp_id;
  851. while (QM_AEQE_PHASE(aeqe) == qm->status.aeqc_phase) {
  852. type = le32_to_cpu(aeqe->dw0) >> QM_AEQE_TYPE_SHIFT;
  853. qp_id = le32_to_cpu(aeqe->dw0) & QM_AEQE_CQN_MASK;
  854. switch (type) {
  855. case QM_EQ_OVERFLOW:
  856. dev_err(&qm->pdev->dev, "eq overflow, reset function\n");
  857. qm_reset_function(qm);
  858. return IRQ_HANDLED;
  859. case QM_CQ_OVERFLOW:
  860. dev_err(&qm->pdev->dev, "cq overflow, stop qp(%u)\n",
  861. qp_id);
  862. fallthrough;
  863. case QM_CQE_ERROR:
  864. qm_disable_qp(qm, qp_id);
  865. break;
  866. default:
  867. dev_err(&qm->pdev->dev, "unknown error type %u\n",
  868. type);
  869. break;
  870. }
  871. if (qm->status.aeq_head == aeq_depth - 1) {
  872. qm->status.aeqc_phase = !qm->status.aeqc_phase;
  873. aeqe = qm->aeqe;
  874. qm->status.aeq_head = 0;
  875. } else {
  876. aeqe++;
  877. qm->status.aeq_head++;
  878. }
  879. }
  880. qm_db(qm, 0, QM_DOORBELL_CMD_AEQ, qm->status.aeq_head, 0);
  881. return IRQ_HANDLED;
  882. }
  883. static irqreturn_t qm_aeq_irq(int irq, void *data)
  884. {
  885. struct hisi_qm *qm = data;
  886. atomic64_inc(&qm->debug.dfx.aeq_irq_cnt);
  887. if (!readl(qm->io_base + QM_VF_AEQ_INT_SOURCE))
  888. return IRQ_NONE;
  889. return IRQ_WAKE_THREAD;
  890. }
  891. static void qm_init_qp_status(struct hisi_qp *qp)
  892. {
  893. struct hisi_qp_status *qp_status = &qp->qp_status;
  894. qp_status->sq_tail = 0;
  895. qp_status->cq_head = 0;
  896. qp_status->cqc_phase = true;
  897. atomic_set(&qp_status->used, 0);
  898. }
  899. static void qm_init_prefetch(struct hisi_qm *qm)
  900. {
  901. struct device *dev = &qm->pdev->dev;
  902. u32 page_type = 0x0;
  903. if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps))
  904. return;
  905. switch (PAGE_SIZE) {
  906. case SZ_4K:
  907. page_type = 0x0;
  908. break;
  909. case SZ_16K:
  910. page_type = 0x1;
  911. break;
  912. case SZ_64K:
  913. page_type = 0x2;
  914. break;
  915. default:
  916. dev_err(dev, "system page size is not support: %lu, default set to 4KB",
  917. PAGE_SIZE);
  918. }
  919. writel(page_type, qm->io_base + QM_PAGE_SIZE);
  920. }
  921. /*
  922. * acc_shaper_para_calc() Get the IR value by the qos formula, the return value
  923. * is the expected qos calculated.
  924. * the formula:
  925. * IR = X Mbps if ir = 1 means IR = 100 Mbps, if ir = 10000 means = 10Gbps
  926. *
  927. * IR_b * (2 ^ IR_u) * 8000
  928. * IR(Mbps) = -------------------------
  929. * Tick * (2 ^ IR_s)
  930. */
  931. static u32 acc_shaper_para_calc(u64 cir_b, u64 cir_u, u64 cir_s)
  932. {
  933. return ((cir_b * QM_QOS_DIVISOR_CLK) * (1 << cir_u)) /
  934. (QM_QOS_TICK * (1 << cir_s));
  935. }
  936. static u32 acc_shaper_calc_cbs_s(u32 ir)
  937. {
  938. int table_size = ARRAY_SIZE(shaper_cbs_s);
  939. int i;
  940. for (i = 0; i < table_size; i++) {
  941. if (ir >= shaper_cbs_s[i].start && ir <= shaper_cbs_s[i].end)
  942. return shaper_cbs_s[i].val;
  943. }
  944. return QM_SHAPER_MIN_CBS_S;
  945. }
  946. static u32 acc_shaper_calc_cir_s(u32 ir)
  947. {
  948. int table_size = ARRAY_SIZE(shaper_cir_s);
  949. int i;
  950. for (i = 0; i < table_size; i++) {
  951. if (ir >= shaper_cir_s[i].start && ir <= shaper_cir_s[i].end)
  952. return shaper_cir_s[i].val;
  953. }
  954. return 0;
  955. }
  956. static int qm_get_shaper_para(u32 ir, struct qm_shaper_factor *factor)
  957. {
  958. u32 cir_b, cir_u, cir_s, ir_calc;
  959. u32 error_rate;
  960. factor->cbs_s = acc_shaper_calc_cbs_s(ir);
  961. cir_s = acc_shaper_calc_cir_s(ir);
  962. for (cir_b = QM_QOS_MIN_CIR_B; cir_b <= QM_QOS_MAX_CIR_B; cir_b++) {
  963. for (cir_u = 0; cir_u <= QM_QOS_MAX_CIR_U; cir_u++) {
  964. ir_calc = acc_shaper_para_calc(cir_b, cir_u, cir_s);
  965. error_rate = QM_QOS_EXPAND_RATE * (u32)abs(ir_calc - ir) / ir;
  966. if (error_rate <= QM_QOS_MIN_ERROR_RATE) {
  967. factor->cir_b = cir_b;
  968. factor->cir_u = cir_u;
  969. factor->cir_s = cir_s;
  970. return 0;
  971. }
  972. }
  973. }
  974. return -EINVAL;
  975. }
  976. static void qm_vft_data_cfg(struct hisi_qm *qm, enum vft_type type, u32 base,
  977. u32 number, struct qm_shaper_factor *factor)
  978. {
  979. u64 tmp = 0;
  980. if (number > 0) {
  981. switch (type) {
  982. case SQC_VFT:
  983. if (qm->ver == QM_HW_V1) {
  984. tmp = QM_SQC_VFT_BUF_SIZE |
  985. QM_SQC_VFT_SQC_SIZE |
  986. QM_SQC_VFT_INDEX_NUMBER |
  987. QM_SQC_VFT_VALID |
  988. (u64)base << QM_SQC_VFT_START_SQN_SHIFT;
  989. } else {
  990. tmp = (u64)base << QM_SQC_VFT_START_SQN_SHIFT |
  991. QM_SQC_VFT_VALID |
  992. (u64)(number - 1) << QM_SQC_VFT_SQN_SHIFT;
  993. }
  994. break;
  995. case CQC_VFT:
  996. if (qm->ver == QM_HW_V1) {
  997. tmp = QM_CQC_VFT_BUF_SIZE |
  998. QM_CQC_VFT_SQC_SIZE |
  999. QM_CQC_VFT_INDEX_NUMBER |
  1000. QM_CQC_VFT_VALID;
  1001. } else {
  1002. tmp = QM_CQC_VFT_VALID;
  1003. }
  1004. break;
  1005. case SHAPER_VFT:
  1006. if (factor) {
  1007. tmp = factor->cir_b |
  1008. (factor->cir_u << QM_SHAPER_FACTOR_CIR_U_SHIFT) |
  1009. (factor->cir_s << QM_SHAPER_FACTOR_CIR_S_SHIFT) |
  1010. (QM_SHAPER_CBS_B << QM_SHAPER_FACTOR_CBS_B_SHIFT) |
  1011. (factor->cbs_s << QM_SHAPER_FACTOR_CBS_S_SHIFT);
  1012. }
  1013. break;
  1014. }
  1015. }
  1016. writel(lower_32_bits(tmp), qm->io_base + QM_VFT_CFG_DATA_L);
  1017. writel(upper_32_bits(tmp), qm->io_base + QM_VFT_CFG_DATA_H);
  1018. }
  1019. static int qm_set_vft_common(struct hisi_qm *qm, enum vft_type type,
  1020. u32 fun_num, u32 base, u32 number)
  1021. {
  1022. struct qm_shaper_factor *factor = NULL;
  1023. unsigned int val;
  1024. int ret;
  1025. if (type == SHAPER_VFT && test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps))
  1026. factor = &qm->factor[fun_num];
  1027. ret = readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val,
  1028. val & BIT(0), POLL_PERIOD,
  1029. POLL_TIMEOUT);
  1030. if (ret)
  1031. return ret;
  1032. writel(0x0, qm->io_base + QM_VFT_CFG_OP_WR);
  1033. writel(type, qm->io_base + QM_VFT_CFG_TYPE);
  1034. if (type == SHAPER_VFT)
  1035. fun_num |= base << QM_SHAPER_VFT_OFFSET;
  1036. writel(fun_num, qm->io_base + QM_VFT_CFG);
  1037. qm_vft_data_cfg(qm, type, base, number, factor);
  1038. writel(0x0, qm->io_base + QM_VFT_CFG_RDY);
  1039. writel(0x1, qm->io_base + QM_VFT_CFG_OP_ENABLE);
  1040. return readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val,
  1041. val & BIT(0), POLL_PERIOD,
  1042. POLL_TIMEOUT);
  1043. }
  1044. static int qm_shaper_init_vft(struct hisi_qm *qm, u32 fun_num)
  1045. {
  1046. u32 qos = qm->factor[fun_num].func_qos;
  1047. int ret, i;
  1048. ret = qm_get_shaper_para(qos * QM_QOS_RATE, &qm->factor[fun_num]);
  1049. if (ret) {
  1050. dev_err(&qm->pdev->dev, "failed to calculate shaper parameter!\n");
  1051. return ret;
  1052. }
  1053. writel(qm->type_rate, qm->io_base + QM_SHAPER_CFG);
  1054. for (i = ALG_TYPE_0; i <= ALG_TYPE_1; i++) {
  1055. /* The base number of queue reuse for different alg type */
  1056. ret = qm_set_vft_common(qm, SHAPER_VFT, fun_num, i, 1);
  1057. if (ret)
  1058. return ret;
  1059. }
  1060. return 0;
  1061. }
  1062. /* The config should be conducted after qm_dev_mem_reset() */
  1063. static int qm_set_sqc_cqc_vft(struct hisi_qm *qm, u32 fun_num, u32 base,
  1064. u32 number)
  1065. {
  1066. int ret, i;
  1067. for (i = SQC_VFT; i <= CQC_VFT; i++) {
  1068. ret = qm_set_vft_common(qm, i, fun_num, base, number);
  1069. if (ret)
  1070. return ret;
  1071. }
  1072. /* init default shaper qos val */
  1073. if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps)) {
  1074. ret = qm_shaper_init_vft(qm, fun_num);
  1075. if (ret)
  1076. goto back_sqc_cqc;
  1077. }
  1078. return 0;
  1079. back_sqc_cqc:
  1080. for (i = SQC_VFT; i <= CQC_VFT; i++)
  1081. qm_set_vft_common(qm, i, fun_num, 0, 0);
  1082. return ret;
  1083. }
  1084. static int qm_get_vft_v2(struct hisi_qm *qm, u32 *base, u32 *number)
  1085. {
  1086. u64 sqc_vft;
  1087. int ret;
  1088. ret = hisi_qm_mb(qm, QM_MB_CMD_SQC_VFT_V2, 0, 0, 1);
  1089. if (ret)
  1090. return ret;
  1091. sqc_vft = readl(qm->io_base + QM_MB_CMD_DATA_ADDR_L) |
  1092. ((u64)readl(qm->io_base + QM_MB_CMD_DATA_ADDR_H) << 32);
  1093. *base = QM_SQC_VFT_BASE_MASK_V2 & (sqc_vft >> QM_SQC_VFT_BASE_SHIFT_V2);
  1094. *number = (QM_SQC_VFT_NUM_MASK_v2 &
  1095. (sqc_vft >> QM_SQC_VFT_NUM_SHIFT_V2)) + 1;
  1096. return 0;
  1097. }
  1098. void *hisi_qm_ctx_alloc(struct hisi_qm *qm, size_t ctx_size,
  1099. dma_addr_t *dma_addr)
  1100. {
  1101. struct device *dev = &qm->pdev->dev;
  1102. void *ctx_addr;
  1103. ctx_addr = kzalloc(ctx_size, GFP_KERNEL);
  1104. if (!ctx_addr)
  1105. return ERR_PTR(-ENOMEM);
  1106. *dma_addr = dma_map_single(dev, ctx_addr, ctx_size, DMA_FROM_DEVICE);
  1107. if (dma_mapping_error(dev, *dma_addr)) {
  1108. dev_err(dev, "DMA mapping error!\n");
  1109. kfree(ctx_addr);
  1110. return ERR_PTR(-ENOMEM);
  1111. }
  1112. return ctx_addr;
  1113. }
  1114. void hisi_qm_ctx_free(struct hisi_qm *qm, size_t ctx_size,
  1115. const void *ctx_addr, dma_addr_t *dma_addr)
  1116. {
  1117. struct device *dev = &qm->pdev->dev;
  1118. dma_unmap_single(dev, *dma_addr, ctx_size, DMA_FROM_DEVICE);
  1119. kfree(ctx_addr);
  1120. }
  1121. static int qm_dump_sqc_raw(struct hisi_qm *qm, dma_addr_t dma_addr, u16 qp_id)
  1122. {
  1123. return hisi_qm_mb(qm, QM_MB_CMD_SQC, dma_addr, qp_id, 1);
  1124. }
  1125. static int qm_dump_cqc_raw(struct hisi_qm *qm, dma_addr_t dma_addr, u16 qp_id)
  1126. {
  1127. return hisi_qm_mb(qm, QM_MB_CMD_CQC, dma_addr, qp_id, 1);
  1128. }
  1129. static void qm_hw_error_init_v1(struct hisi_qm *qm)
  1130. {
  1131. writel(QM_ABNORMAL_INT_MASK_VALUE, qm->io_base + QM_ABNORMAL_INT_MASK);
  1132. }
  1133. static void qm_hw_error_cfg(struct hisi_qm *qm)
  1134. {
  1135. struct hisi_qm_err_info *err_info = &qm->err_info;
  1136. qm->error_mask = err_info->nfe | err_info->ce | err_info->fe;
  1137. /* clear QM hw residual error source */
  1138. writel(qm->error_mask, qm->io_base + QM_ABNORMAL_INT_SOURCE);
  1139. /* configure error type */
  1140. writel(err_info->ce, qm->io_base + QM_RAS_CE_ENABLE);
  1141. writel(QM_RAS_CE_TIMES_PER_IRQ, qm->io_base + QM_RAS_CE_THRESHOLD);
  1142. writel(err_info->nfe, qm->io_base + QM_RAS_NFE_ENABLE);
  1143. writel(err_info->fe, qm->io_base + QM_RAS_FE_ENABLE);
  1144. }
  1145. static void qm_hw_error_init_v2(struct hisi_qm *qm)
  1146. {
  1147. u32 irq_unmask;
  1148. qm_hw_error_cfg(qm);
  1149. irq_unmask = ~qm->error_mask;
  1150. irq_unmask &= readl(qm->io_base + QM_ABNORMAL_INT_MASK);
  1151. writel(irq_unmask, qm->io_base + QM_ABNORMAL_INT_MASK);
  1152. }
  1153. static void qm_hw_error_uninit_v2(struct hisi_qm *qm)
  1154. {
  1155. u32 irq_mask = qm->error_mask;
  1156. irq_mask |= readl(qm->io_base + QM_ABNORMAL_INT_MASK);
  1157. writel(irq_mask, qm->io_base + QM_ABNORMAL_INT_MASK);
  1158. }
  1159. static void qm_hw_error_init_v3(struct hisi_qm *qm)
  1160. {
  1161. u32 irq_unmask;
  1162. qm_hw_error_cfg(qm);
  1163. /* enable close master ooo when hardware error happened */
  1164. writel(qm->err_info.qm_shutdown_mask, qm->io_base + QM_OOO_SHUTDOWN_SEL);
  1165. irq_unmask = ~qm->error_mask;
  1166. irq_unmask &= readl(qm->io_base + QM_ABNORMAL_INT_MASK);
  1167. writel(irq_unmask, qm->io_base + QM_ABNORMAL_INT_MASK);
  1168. }
  1169. static void qm_hw_error_uninit_v3(struct hisi_qm *qm)
  1170. {
  1171. u32 irq_mask = qm->error_mask;
  1172. irq_mask |= readl(qm->io_base + QM_ABNORMAL_INT_MASK);
  1173. writel(irq_mask, qm->io_base + QM_ABNORMAL_INT_MASK);
  1174. /* disable close master ooo when hardware error happened */
  1175. writel(0x0, qm->io_base + QM_OOO_SHUTDOWN_SEL);
  1176. }
  1177. static void qm_log_hw_error(struct hisi_qm *qm, u32 error_status)
  1178. {
  1179. const struct hisi_qm_hw_error *err;
  1180. struct device *dev = &qm->pdev->dev;
  1181. u32 reg_val, type, vf_num;
  1182. int i;
  1183. for (i = 0; i < ARRAY_SIZE(qm_hw_error); i++) {
  1184. err = &qm_hw_error[i];
  1185. if (!(err->int_msk & error_status))
  1186. continue;
  1187. dev_err(dev, "%s [error status=0x%x] found\n",
  1188. err->msg, err->int_msk);
  1189. if (err->int_msk & QM_DB_TIMEOUT) {
  1190. reg_val = readl(qm->io_base + QM_ABNORMAL_INF01);
  1191. type = (reg_val & QM_DB_TIMEOUT_TYPE) >>
  1192. QM_DB_TIMEOUT_TYPE_SHIFT;
  1193. vf_num = reg_val & QM_DB_TIMEOUT_VF;
  1194. dev_err(dev, "qm %s doorbell timeout in function %u\n",
  1195. qm_db_timeout[type], vf_num);
  1196. } else if (err->int_msk & QM_OF_FIFO_OF) {
  1197. reg_val = readl(qm->io_base + QM_ABNORMAL_INF00);
  1198. type = (reg_val & QM_FIFO_OVERFLOW_TYPE) >>
  1199. QM_FIFO_OVERFLOW_TYPE_SHIFT;
  1200. vf_num = reg_val & QM_FIFO_OVERFLOW_VF;
  1201. if (type < ARRAY_SIZE(qm_fifo_overflow))
  1202. dev_err(dev, "qm %s fifo overflow in function %u\n",
  1203. qm_fifo_overflow[type], vf_num);
  1204. else
  1205. dev_err(dev, "unknown error type\n");
  1206. }
  1207. }
  1208. }
  1209. static enum acc_err_result qm_hw_error_handle_v2(struct hisi_qm *qm)
  1210. {
  1211. u32 error_status, tmp;
  1212. /* read err sts */
  1213. tmp = readl(qm->io_base + QM_ABNORMAL_INT_STATUS);
  1214. error_status = qm->error_mask & tmp;
  1215. if (error_status) {
  1216. if (error_status & QM_ECC_MBIT)
  1217. qm->err_status.is_qm_ecc_mbit = true;
  1218. qm_log_hw_error(qm, error_status);
  1219. if (error_status & qm->err_info.qm_reset_mask)
  1220. return ACC_ERR_NEED_RESET;
  1221. writel(error_status, qm->io_base + QM_ABNORMAL_INT_SOURCE);
  1222. writel(qm->err_info.nfe, qm->io_base + QM_RAS_NFE_ENABLE);
  1223. }
  1224. return ACC_ERR_RECOVERED;
  1225. }
  1226. static int qm_get_mb_cmd(struct hisi_qm *qm, u64 *msg, u16 fun_num)
  1227. {
  1228. struct qm_mailbox mailbox;
  1229. int ret;
  1230. qm_mb_pre_init(&mailbox, QM_MB_CMD_DST, 0, fun_num, 0);
  1231. mutex_lock(&qm->mailbox_lock);
  1232. ret = qm_mb_nolock(qm, &mailbox);
  1233. if (ret)
  1234. goto err_unlock;
  1235. *msg = readl(qm->io_base + QM_MB_CMD_DATA_ADDR_L) |
  1236. ((u64)readl(qm->io_base + QM_MB_CMD_DATA_ADDR_H) << 32);
  1237. err_unlock:
  1238. mutex_unlock(&qm->mailbox_lock);
  1239. return ret;
  1240. }
  1241. static void qm_clear_cmd_interrupt(struct hisi_qm *qm, u64 vf_mask)
  1242. {
  1243. u32 val;
  1244. if (qm->fun_type == QM_HW_PF)
  1245. writeq(vf_mask, qm->io_base + QM_IFC_INT_SOURCE_P);
  1246. val = readl(qm->io_base + QM_IFC_INT_SOURCE_V);
  1247. val |= QM_IFC_INT_SOURCE_MASK;
  1248. writel(val, qm->io_base + QM_IFC_INT_SOURCE_V);
  1249. }
  1250. static void qm_handle_vf_msg(struct hisi_qm *qm, u32 vf_id)
  1251. {
  1252. struct device *dev = &qm->pdev->dev;
  1253. u32 cmd;
  1254. u64 msg;
  1255. int ret;
  1256. ret = qm_get_mb_cmd(qm, &msg, vf_id);
  1257. if (ret) {
  1258. dev_err(dev, "failed to get msg from VF(%u)!\n", vf_id);
  1259. return;
  1260. }
  1261. cmd = msg & QM_MB_CMD_DATA_MASK;
  1262. switch (cmd) {
  1263. case QM_VF_PREPARE_FAIL:
  1264. dev_err(dev, "failed to stop VF(%u)!\n", vf_id);
  1265. break;
  1266. case QM_VF_START_FAIL:
  1267. dev_err(dev, "failed to start VF(%u)!\n", vf_id);
  1268. break;
  1269. case QM_VF_PREPARE_DONE:
  1270. case QM_VF_START_DONE:
  1271. break;
  1272. default:
  1273. dev_err(dev, "unsupported cmd %u sent by VF(%u)!\n", cmd, vf_id);
  1274. break;
  1275. }
  1276. }
  1277. static int qm_wait_vf_prepare_finish(struct hisi_qm *qm)
  1278. {
  1279. struct device *dev = &qm->pdev->dev;
  1280. u32 vfs_num = qm->vfs_num;
  1281. int cnt = 0;
  1282. int ret = 0;
  1283. u64 val;
  1284. u32 i;
  1285. if (!qm->vfs_num || !test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
  1286. return 0;
  1287. while (true) {
  1288. val = readq(qm->io_base + QM_IFC_INT_SOURCE_P);
  1289. /* All VFs send command to PF, break */
  1290. if ((val & GENMASK(vfs_num, 1)) == GENMASK(vfs_num, 1))
  1291. break;
  1292. if (++cnt > QM_MAX_PF_WAIT_COUNT) {
  1293. ret = -EBUSY;
  1294. break;
  1295. }
  1296. msleep(QM_WAIT_DST_ACK);
  1297. }
  1298. /* PF check VFs msg */
  1299. for (i = 1; i <= vfs_num; i++) {
  1300. if (val & BIT(i))
  1301. qm_handle_vf_msg(qm, i);
  1302. else
  1303. dev_err(dev, "VF(%u) not ping PF!\n", i);
  1304. }
  1305. /* PF clear interrupt to ack VFs */
  1306. qm_clear_cmd_interrupt(qm, val);
  1307. return ret;
  1308. }
  1309. static void qm_trigger_vf_interrupt(struct hisi_qm *qm, u32 fun_num)
  1310. {
  1311. u32 val;
  1312. val = readl(qm->io_base + QM_IFC_INT_CFG);
  1313. val &= ~QM_IFC_SEND_ALL_VFS;
  1314. val |= fun_num;
  1315. writel(val, qm->io_base + QM_IFC_INT_CFG);
  1316. val = readl(qm->io_base + QM_IFC_INT_SET_P);
  1317. val |= QM_IFC_INT_SET_MASK;
  1318. writel(val, qm->io_base + QM_IFC_INT_SET_P);
  1319. }
  1320. static void qm_trigger_pf_interrupt(struct hisi_qm *qm)
  1321. {
  1322. u32 val;
  1323. val = readl(qm->io_base + QM_IFC_INT_SET_V);
  1324. val |= QM_IFC_INT_SET_MASK;
  1325. writel(val, qm->io_base + QM_IFC_INT_SET_V);
  1326. }
  1327. static int qm_ping_single_vf(struct hisi_qm *qm, u64 cmd, u32 fun_num)
  1328. {
  1329. struct device *dev = &qm->pdev->dev;
  1330. struct qm_mailbox mailbox;
  1331. int cnt = 0;
  1332. u64 val;
  1333. int ret;
  1334. qm_mb_pre_init(&mailbox, QM_MB_CMD_SRC, cmd, fun_num, 0);
  1335. mutex_lock(&qm->mailbox_lock);
  1336. ret = qm_mb_nolock(qm, &mailbox);
  1337. if (ret) {
  1338. dev_err(dev, "failed to send command to vf(%u)!\n", fun_num);
  1339. goto err_unlock;
  1340. }
  1341. qm_trigger_vf_interrupt(qm, fun_num);
  1342. while (true) {
  1343. msleep(QM_WAIT_DST_ACK);
  1344. val = readq(qm->io_base + QM_IFC_READY_STATUS);
  1345. /* if VF respond, PF notifies VF successfully. */
  1346. if (!(val & BIT(fun_num)))
  1347. goto err_unlock;
  1348. if (++cnt > QM_MAX_PF_WAIT_COUNT) {
  1349. dev_err(dev, "failed to get response from VF(%u)!\n", fun_num);
  1350. ret = -ETIMEDOUT;
  1351. break;
  1352. }
  1353. }
  1354. err_unlock:
  1355. mutex_unlock(&qm->mailbox_lock);
  1356. return ret;
  1357. }
  1358. static int qm_ping_all_vfs(struct hisi_qm *qm, u64 cmd)
  1359. {
  1360. struct device *dev = &qm->pdev->dev;
  1361. u32 vfs_num = qm->vfs_num;
  1362. struct qm_mailbox mailbox;
  1363. u64 val = 0;
  1364. int cnt = 0;
  1365. int ret;
  1366. u32 i;
  1367. qm_mb_pre_init(&mailbox, QM_MB_CMD_SRC, cmd, QM_MB_PING_ALL_VFS, 0);
  1368. mutex_lock(&qm->mailbox_lock);
  1369. /* PF sends command to all VFs by mailbox */
  1370. ret = qm_mb_nolock(qm, &mailbox);
  1371. if (ret) {
  1372. dev_err(dev, "failed to send command to VFs!\n");
  1373. mutex_unlock(&qm->mailbox_lock);
  1374. return ret;
  1375. }
  1376. qm_trigger_vf_interrupt(qm, QM_IFC_SEND_ALL_VFS);
  1377. while (true) {
  1378. msleep(QM_WAIT_DST_ACK);
  1379. val = readq(qm->io_base + QM_IFC_READY_STATUS);
  1380. /* If all VFs acked, PF notifies VFs successfully. */
  1381. if (!(val & GENMASK(vfs_num, 1))) {
  1382. mutex_unlock(&qm->mailbox_lock);
  1383. return 0;
  1384. }
  1385. if (++cnt > QM_MAX_PF_WAIT_COUNT)
  1386. break;
  1387. }
  1388. mutex_unlock(&qm->mailbox_lock);
  1389. /* Check which vf respond timeout. */
  1390. for (i = 1; i <= vfs_num; i++) {
  1391. if (val & BIT(i))
  1392. dev_err(dev, "failed to get response from VF(%u)!\n", i);
  1393. }
  1394. return -ETIMEDOUT;
  1395. }
  1396. static int qm_ping_pf(struct hisi_qm *qm, u64 cmd)
  1397. {
  1398. struct qm_mailbox mailbox;
  1399. int cnt = 0;
  1400. u32 val;
  1401. int ret;
  1402. qm_mb_pre_init(&mailbox, QM_MB_CMD_SRC, cmd, 0, 0);
  1403. mutex_lock(&qm->mailbox_lock);
  1404. ret = qm_mb_nolock(qm, &mailbox);
  1405. if (ret) {
  1406. dev_err(&qm->pdev->dev, "failed to send command to PF!\n");
  1407. goto unlock;
  1408. }
  1409. qm_trigger_pf_interrupt(qm);
  1410. /* Waiting for PF response */
  1411. while (true) {
  1412. msleep(QM_WAIT_DST_ACK);
  1413. val = readl(qm->io_base + QM_IFC_INT_SET_V);
  1414. if (!(val & QM_IFC_INT_STATUS_MASK))
  1415. break;
  1416. if (++cnt > QM_MAX_VF_WAIT_COUNT) {
  1417. ret = -ETIMEDOUT;
  1418. break;
  1419. }
  1420. }
  1421. unlock:
  1422. mutex_unlock(&qm->mailbox_lock);
  1423. return ret;
  1424. }
  1425. static int qm_stop_qp(struct hisi_qp *qp)
  1426. {
  1427. return hisi_qm_mb(qp->qm, QM_MB_CMD_STOP_QP, 0, qp->qp_id, 0);
  1428. }
  1429. static int qm_set_msi(struct hisi_qm *qm, bool set)
  1430. {
  1431. struct pci_dev *pdev = qm->pdev;
  1432. if (set) {
  1433. pci_write_config_dword(pdev, pdev->msi_cap + PCI_MSI_MASK_64,
  1434. 0);
  1435. } else {
  1436. pci_write_config_dword(pdev, pdev->msi_cap + PCI_MSI_MASK_64,
  1437. ACC_PEH_MSI_DISABLE);
  1438. if (qm->err_status.is_qm_ecc_mbit ||
  1439. qm->err_status.is_dev_ecc_mbit)
  1440. return 0;
  1441. mdelay(1);
  1442. if (readl(qm->io_base + QM_PEH_DFX_INFO0))
  1443. return -EFAULT;
  1444. }
  1445. return 0;
  1446. }
  1447. static void qm_wait_msi_finish(struct hisi_qm *qm)
  1448. {
  1449. struct pci_dev *pdev = qm->pdev;
  1450. u32 cmd = ~0;
  1451. int cnt = 0;
  1452. u32 val;
  1453. int ret;
  1454. while (true) {
  1455. pci_read_config_dword(pdev, pdev->msi_cap +
  1456. PCI_MSI_PENDING_64, &cmd);
  1457. if (!cmd)
  1458. break;
  1459. if (++cnt > MAX_WAIT_COUNTS) {
  1460. pci_warn(pdev, "failed to empty MSI PENDING!\n");
  1461. break;
  1462. }
  1463. udelay(1);
  1464. }
  1465. ret = readl_relaxed_poll_timeout(qm->io_base + QM_PEH_DFX_INFO0,
  1466. val, !(val & QM_PEH_DFX_MASK),
  1467. POLL_PERIOD, POLL_TIMEOUT);
  1468. if (ret)
  1469. pci_warn(pdev, "failed to empty PEH MSI!\n");
  1470. ret = readl_relaxed_poll_timeout(qm->io_base + QM_PEH_DFX_INFO1,
  1471. val, !(val & QM_PEH_MSI_FINISH_MASK),
  1472. POLL_PERIOD, POLL_TIMEOUT);
  1473. if (ret)
  1474. pci_warn(pdev, "failed to finish MSI operation!\n");
  1475. }
  1476. static int qm_set_msi_v3(struct hisi_qm *qm, bool set)
  1477. {
  1478. struct pci_dev *pdev = qm->pdev;
  1479. int ret = -ETIMEDOUT;
  1480. u32 cmd, i;
  1481. pci_read_config_dword(pdev, pdev->msi_cap, &cmd);
  1482. if (set)
  1483. cmd |= QM_MSI_CAP_ENABLE;
  1484. else
  1485. cmd &= ~QM_MSI_CAP_ENABLE;
  1486. pci_write_config_dword(pdev, pdev->msi_cap, cmd);
  1487. if (set) {
  1488. for (i = 0; i < MAX_WAIT_COUNTS; i++) {
  1489. pci_read_config_dword(pdev, pdev->msi_cap, &cmd);
  1490. if (cmd & QM_MSI_CAP_ENABLE)
  1491. return 0;
  1492. udelay(1);
  1493. }
  1494. } else {
  1495. udelay(WAIT_PERIOD_US_MIN);
  1496. qm_wait_msi_finish(qm);
  1497. ret = 0;
  1498. }
  1499. return ret;
  1500. }
  1501. static const struct hisi_qm_hw_ops qm_hw_ops_v1 = {
  1502. .qm_db = qm_db_v1,
  1503. .hw_error_init = qm_hw_error_init_v1,
  1504. .set_msi = qm_set_msi,
  1505. };
  1506. static const struct hisi_qm_hw_ops qm_hw_ops_v2 = {
  1507. .get_vft = qm_get_vft_v2,
  1508. .qm_db = qm_db_v2,
  1509. .hw_error_init = qm_hw_error_init_v2,
  1510. .hw_error_uninit = qm_hw_error_uninit_v2,
  1511. .hw_error_handle = qm_hw_error_handle_v2,
  1512. .set_msi = qm_set_msi,
  1513. };
  1514. static const struct hisi_qm_hw_ops qm_hw_ops_v3 = {
  1515. .get_vft = qm_get_vft_v2,
  1516. .qm_db = qm_db_v2,
  1517. .hw_error_init = qm_hw_error_init_v3,
  1518. .hw_error_uninit = qm_hw_error_uninit_v3,
  1519. .hw_error_handle = qm_hw_error_handle_v2,
  1520. .set_msi = qm_set_msi_v3,
  1521. };
  1522. static void *qm_get_avail_sqe(struct hisi_qp *qp)
  1523. {
  1524. struct hisi_qp_status *qp_status = &qp->qp_status;
  1525. u16 sq_tail = qp_status->sq_tail;
  1526. if (unlikely(atomic_read(&qp->qp_status.used) == qp->sq_depth - 1))
  1527. return NULL;
  1528. return qp->sqe + sq_tail * qp->qm->sqe_size;
  1529. }
  1530. static void hisi_qm_unset_hw_reset(struct hisi_qp *qp)
  1531. {
  1532. u64 *addr;
  1533. /* Use last 64 bits of DUS to reset status. */
  1534. addr = (u64 *)(qp->qdma.va + qp->qdma.size) - QM_RESET_STOP_TX_OFFSET;
  1535. *addr = 0;
  1536. }
  1537. static struct hisi_qp *qm_create_qp_nolock(struct hisi_qm *qm, u8 alg_type)
  1538. {
  1539. struct device *dev = &qm->pdev->dev;
  1540. struct hisi_qp *qp;
  1541. int qp_id;
  1542. if (!qm_qp_avail_state(qm, NULL, QP_INIT))
  1543. return ERR_PTR(-EPERM);
  1544. if (qm->qp_in_used == qm->qp_num) {
  1545. dev_info_ratelimited(dev, "All %u queues of QM are busy!\n",
  1546. qm->qp_num);
  1547. atomic64_inc(&qm->debug.dfx.create_qp_err_cnt);
  1548. return ERR_PTR(-EBUSY);
  1549. }
  1550. qp_id = idr_alloc_cyclic(&qm->qp_idr, NULL, 0, qm->qp_num, GFP_ATOMIC);
  1551. if (qp_id < 0) {
  1552. dev_info_ratelimited(dev, "All %u queues of QM are busy!\n",
  1553. qm->qp_num);
  1554. atomic64_inc(&qm->debug.dfx.create_qp_err_cnt);
  1555. return ERR_PTR(-EBUSY);
  1556. }
  1557. qp = &qm->qp_array[qp_id];
  1558. hisi_qm_unset_hw_reset(qp);
  1559. memset(qp->cqe, 0, sizeof(struct qm_cqe) * qp->cq_depth);
  1560. qp->event_cb = NULL;
  1561. qp->req_cb = NULL;
  1562. qp->qp_id = qp_id;
  1563. qp->alg_type = alg_type;
  1564. qp->is_in_kernel = true;
  1565. qm->qp_in_used++;
  1566. atomic_set(&qp->qp_status.flags, QP_INIT);
  1567. return qp;
  1568. }
  1569. /**
  1570. * hisi_qm_create_qp() - Create a queue pair from qm.
  1571. * @qm: The qm we create a qp from.
  1572. * @alg_type: Accelerator specific algorithm type in sqc.
  1573. *
  1574. * return created qp, -EBUSY if all qps in qm allocated, -ENOMEM if allocating
  1575. * qp memory fails.
  1576. */
  1577. static struct hisi_qp *hisi_qm_create_qp(struct hisi_qm *qm, u8 alg_type)
  1578. {
  1579. struct hisi_qp *qp;
  1580. int ret;
  1581. ret = qm_pm_get_sync(qm);
  1582. if (ret)
  1583. return ERR_PTR(ret);
  1584. down_write(&qm->qps_lock);
  1585. qp = qm_create_qp_nolock(qm, alg_type);
  1586. up_write(&qm->qps_lock);
  1587. if (IS_ERR(qp))
  1588. qm_pm_put_sync(qm);
  1589. return qp;
  1590. }
  1591. /**
  1592. * hisi_qm_release_qp() - Release a qp back to its qm.
  1593. * @qp: The qp we want to release.
  1594. *
  1595. * This function releases the resource of a qp.
  1596. */
  1597. static void hisi_qm_release_qp(struct hisi_qp *qp)
  1598. {
  1599. struct hisi_qm *qm = qp->qm;
  1600. down_write(&qm->qps_lock);
  1601. if (!qm_qp_avail_state(qm, qp, QP_CLOSE)) {
  1602. up_write(&qm->qps_lock);
  1603. return;
  1604. }
  1605. qm->qp_in_used--;
  1606. idr_remove(&qm->qp_idr, qp->qp_id);
  1607. up_write(&qm->qps_lock);
  1608. qm_pm_put_sync(qm);
  1609. }
  1610. static int qm_sq_ctx_cfg(struct hisi_qp *qp, int qp_id, u32 pasid)
  1611. {
  1612. struct hisi_qm *qm = qp->qm;
  1613. struct device *dev = &qm->pdev->dev;
  1614. enum qm_hw_ver ver = qm->ver;
  1615. struct qm_sqc *sqc;
  1616. dma_addr_t sqc_dma;
  1617. int ret;
  1618. sqc = kzalloc(sizeof(struct qm_sqc), GFP_KERNEL);
  1619. if (!sqc)
  1620. return -ENOMEM;
  1621. INIT_QC_COMMON(sqc, qp->sqe_dma, pasid);
  1622. if (ver == QM_HW_V1) {
  1623. sqc->dw3 = cpu_to_le32(QM_MK_SQC_DW3_V1(0, 0, 0, qm->sqe_size));
  1624. sqc->w8 = cpu_to_le16(qp->sq_depth - 1);
  1625. } else {
  1626. sqc->dw3 = cpu_to_le32(QM_MK_SQC_DW3_V2(qm->sqe_size, qp->sq_depth));
  1627. sqc->w8 = 0; /* rand_qc */
  1628. }
  1629. sqc->cq_num = cpu_to_le16(qp_id);
  1630. sqc->w13 = cpu_to_le16(QM_MK_SQC_W13(0, 1, qp->alg_type));
  1631. if (ver >= QM_HW_V3 && qm->use_sva && !qp->is_in_kernel)
  1632. sqc->w11 = cpu_to_le16(QM_QC_PASID_ENABLE <<
  1633. QM_QC_PASID_ENABLE_SHIFT);
  1634. sqc_dma = dma_map_single(dev, sqc, sizeof(struct qm_sqc),
  1635. DMA_TO_DEVICE);
  1636. if (dma_mapping_error(dev, sqc_dma)) {
  1637. kfree(sqc);
  1638. return -ENOMEM;
  1639. }
  1640. ret = hisi_qm_mb(qm, QM_MB_CMD_SQC, sqc_dma, qp_id, 0);
  1641. dma_unmap_single(dev, sqc_dma, sizeof(struct qm_sqc), DMA_TO_DEVICE);
  1642. kfree(sqc);
  1643. return ret;
  1644. }
  1645. static int qm_cq_ctx_cfg(struct hisi_qp *qp, int qp_id, u32 pasid)
  1646. {
  1647. struct hisi_qm *qm = qp->qm;
  1648. struct device *dev = &qm->pdev->dev;
  1649. enum qm_hw_ver ver = qm->ver;
  1650. struct qm_cqc *cqc;
  1651. dma_addr_t cqc_dma;
  1652. int ret;
  1653. cqc = kzalloc(sizeof(struct qm_cqc), GFP_KERNEL);
  1654. if (!cqc)
  1655. return -ENOMEM;
  1656. INIT_QC_COMMON(cqc, qp->cqe_dma, pasid);
  1657. if (ver == QM_HW_V1) {
  1658. cqc->dw3 = cpu_to_le32(QM_MK_CQC_DW3_V1(0, 0, 0,
  1659. QM_QC_CQE_SIZE));
  1660. cqc->w8 = cpu_to_le16(qp->cq_depth - 1);
  1661. } else {
  1662. cqc->dw3 = cpu_to_le32(QM_MK_CQC_DW3_V2(QM_QC_CQE_SIZE, qp->cq_depth));
  1663. cqc->w8 = 0; /* rand_qc */
  1664. }
  1665. cqc->dw6 = cpu_to_le32(1 << QM_CQ_PHASE_SHIFT | 1 << QM_CQ_FLAG_SHIFT);
  1666. if (ver >= QM_HW_V3 && qm->use_sva && !qp->is_in_kernel)
  1667. cqc->w11 = cpu_to_le16(QM_QC_PASID_ENABLE);
  1668. cqc_dma = dma_map_single(dev, cqc, sizeof(struct qm_cqc),
  1669. DMA_TO_DEVICE);
  1670. if (dma_mapping_error(dev, cqc_dma)) {
  1671. kfree(cqc);
  1672. return -ENOMEM;
  1673. }
  1674. ret = hisi_qm_mb(qm, QM_MB_CMD_CQC, cqc_dma, qp_id, 0);
  1675. dma_unmap_single(dev, cqc_dma, sizeof(struct qm_cqc), DMA_TO_DEVICE);
  1676. kfree(cqc);
  1677. return ret;
  1678. }
  1679. static int qm_qp_ctx_cfg(struct hisi_qp *qp, int qp_id, u32 pasid)
  1680. {
  1681. int ret;
  1682. qm_init_qp_status(qp);
  1683. ret = qm_sq_ctx_cfg(qp, qp_id, pasid);
  1684. if (ret)
  1685. return ret;
  1686. return qm_cq_ctx_cfg(qp, qp_id, pasid);
  1687. }
  1688. static int qm_start_qp_nolock(struct hisi_qp *qp, unsigned long arg)
  1689. {
  1690. struct hisi_qm *qm = qp->qm;
  1691. struct device *dev = &qm->pdev->dev;
  1692. int qp_id = qp->qp_id;
  1693. u32 pasid = arg;
  1694. int ret;
  1695. if (!qm_qp_avail_state(qm, qp, QP_START))
  1696. return -EPERM;
  1697. ret = qm_qp_ctx_cfg(qp, qp_id, pasid);
  1698. if (ret)
  1699. return ret;
  1700. atomic_set(&qp->qp_status.flags, QP_START);
  1701. dev_dbg(dev, "queue %d started\n", qp_id);
  1702. return 0;
  1703. }
  1704. /**
  1705. * hisi_qm_start_qp() - Start a qp into running.
  1706. * @qp: The qp we want to start to run.
  1707. * @arg: Accelerator specific argument.
  1708. *
  1709. * After this function, qp can receive request from user. Return 0 if
  1710. * successful, Return -EBUSY if failed.
  1711. */
  1712. int hisi_qm_start_qp(struct hisi_qp *qp, unsigned long arg)
  1713. {
  1714. struct hisi_qm *qm = qp->qm;
  1715. int ret;
  1716. down_write(&qm->qps_lock);
  1717. ret = qm_start_qp_nolock(qp, arg);
  1718. up_write(&qm->qps_lock);
  1719. return ret;
  1720. }
  1721. EXPORT_SYMBOL_GPL(hisi_qm_start_qp);
  1722. /**
  1723. * qp_stop_fail_cb() - call request cb.
  1724. * @qp: stopped failed qp.
  1725. *
  1726. * Callback function should be called whether task completed or not.
  1727. */
  1728. static void qp_stop_fail_cb(struct hisi_qp *qp)
  1729. {
  1730. int qp_used = atomic_read(&qp->qp_status.used);
  1731. u16 cur_tail = qp->qp_status.sq_tail;
  1732. u16 sq_depth = qp->sq_depth;
  1733. u16 cur_head = (cur_tail + sq_depth - qp_used) % sq_depth;
  1734. struct hisi_qm *qm = qp->qm;
  1735. u16 pos;
  1736. int i;
  1737. for (i = 0; i < qp_used; i++) {
  1738. pos = (i + cur_head) % sq_depth;
  1739. qp->req_cb(qp, qp->sqe + (u32)(qm->sqe_size * pos));
  1740. atomic_dec(&qp->qp_status.used);
  1741. }
  1742. }
  1743. /**
  1744. * qm_drain_qp() - Drain a qp.
  1745. * @qp: The qp we want to drain.
  1746. *
  1747. * Determine whether the queue is cleared by judging the tail pointers of
  1748. * sq and cq.
  1749. */
  1750. static int qm_drain_qp(struct hisi_qp *qp)
  1751. {
  1752. size_t size = sizeof(struct qm_sqc) + sizeof(struct qm_cqc);
  1753. struct hisi_qm *qm = qp->qm;
  1754. struct device *dev = &qm->pdev->dev;
  1755. struct qm_sqc *sqc;
  1756. struct qm_cqc *cqc;
  1757. dma_addr_t dma_addr;
  1758. int ret = 0, i = 0;
  1759. void *addr;
  1760. /* No need to judge if master OOO is blocked. */
  1761. if (qm_check_dev_error(qm))
  1762. return 0;
  1763. /* Kunpeng930 supports drain qp by device */
  1764. if (test_bit(QM_SUPPORT_STOP_QP, &qm->caps)) {
  1765. ret = qm_stop_qp(qp);
  1766. if (ret)
  1767. dev_err(dev, "Failed to stop qp(%u)!\n", qp->qp_id);
  1768. return ret;
  1769. }
  1770. addr = hisi_qm_ctx_alloc(qm, size, &dma_addr);
  1771. if (IS_ERR(addr)) {
  1772. dev_err(dev, "Failed to alloc ctx for sqc and cqc!\n");
  1773. return -ENOMEM;
  1774. }
  1775. while (++i) {
  1776. ret = qm_dump_sqc_raw(qm, dma_addr, qp->qp_id);
  1777. if (ret) {
  1778. dev_err_ratelimited(dev, "Failed to dump sqc!\n");
  1779. break;
  1780. }
  1781. sqc = addr;
  1782. ret = qm_dump_cqc_raw(qm, (dma_addr + sizeof(struct qm_sqc)),
  1783. qp->qp_id);
  1784. if (ret) {
  1785. dev_err_ratelimited(dev, "Failed to dump cqc!\n");
  1786. break;
  1787. }
  1788. cqc = addr + sizeof(struct qm_sqc);
  1789. if ((sqc->tail == cqc->tail) &&
  1790. (QM_SQ_TAIL_IDX(sqc) == QM_CQ_TAIL_IDX(cqc)))
  1791. break;
  1792. if (i == MAX_WAIT_COUNTS) {
  1793. dev_err(dev, "Fail to empty queue %u!\n", qp->qp_id);
  1794. ret = -EBUSY;
  1795. break;
  1796. }
  1797. usleep_range(WAIT_PERIOD_US_MIN, WAIT_PERIOD_US_MAX);
  1798. }
  1799. hisi_qm_ctx_free(qm, size, addr, &dma_addr);
  1800. return ret;
  1801. }
  1802. static int qm_stop_qp_nolock(struct hisi_qp *qp)
  1803. {
  1804. struct device *dev = &qp->qm->pdev->dev;
  1805. int ret;
  1806. /*
  1807. * It is allowed to stop and release qp when reset, If the qp is
  1808. * stopped when reset but still want to be released then, the
  1809. * is_resetting flag should be set negative so that this qp will not
  1810. * be restarted after reset.
  1811. */
  1812. if (atomic_read(&qp->qp_status.flags) == QP_STOP) {
  1813. qp->is_resetting = false;
  1814. return 0;
  1815. }
  1816. if (!qm_qp_avail_state(qp->qm, qp, QP_STOP))
  1817. return -EPERM;
  1818. atomic_set(&qp->qp_status.flags, QP_STOP);
  1819. ret = qm_drain_qp(qp);
  1820. if (ret)
  1821. dev_err(dev, "Failed to drain out data for stopping!\n");
  1822. flush_workqueue(qp->qm->wq);
  1823. if (unlikely(qp->is_resetting && atomic_read(&qp->qp_status.used)))
  1824. qp_stop_fail_cb(qp);
  1825. dev_dbg(dev, "stop queue %u!", qp->qp_id);
  1826. return 0;
  1827. }
  1828. /**
  1829. * hisi_qm_stop_qp() - Stop a qp in qm.
  1830. * @qp: The qp we want to stop.
  1831. *
  1832. * This function is reverse of hisi_qm_start_qp. Return 0 if successful.
  1833. */
  1834. int hisi_qm_stop_qp(struct hisi_qp *qp)
  1835. {
  1836. int ret;
  1837. down_write(&qp->qm->qps_lock);
  1838. ret = qm_stop_qp_nolock(qp);
  1839. up_write(&qp->qm->qps_lock);
  1840. return ret;
  1841. }
  1842. EXPORT_SYMBOL_GPL(hisi_qm_stop_qp);
  1843. /**
  1844. * hisi_qp_send() - Queue up a task in the hardware queue.
  1845. * @qp: The qp in which to put the message.
  1846. * @msg: The message.
  1847. *
  1848. * This function will return -EBUSY if qp is currently full, and -EAGAIN
  1849. * if qp related qm is resetting.
  1850. *
  1851. * Note: This function may run with qm_irq_thread and ACC reset at same time.
  1852. * It has no race with qm_irq_thread. However, during hisi_qp_send, ACC
  1853. * reset may happen, we have no lock here considering performance. This
  1854. * causes current qm_db sending fail or can not receive sended sqe. QM
  1855. * sync/async receive function should handle the error sqe. ACC reset
  1856. * done function should clear used sqe to 0.
  1857. */
  1858. int hisi_qp_send(struct hisi_qp *qp, const void *msg)
  1859. {
  1860. struct hisi_qp_status *qp_status = &qp->qp_status;
  1861. u16 sq_tail = qp_status->sq_tail;
  1862. u16 sq_tail_next = (sq_tail + 1) % qp->sq_depth;
  1863. void *sqe = qm_get_avail_sqe(qp);
  1864. if (unlikely(atomic_read(&qp->qp_status.flags) == QP_STOP ||
  1865. atomic_read(&qp->qm->status.flags) == QM_STOP ||
  1866. qp->is_resetting)) {
  1867. dev_info_ratelimited(&qp->qm->pdev->dev, "QP is stopped or resetting\n");
  1868. return -EAGAIN;
  1869. }
  1870. if (!sqe)
  1871. return -EBUSY;
  1872. memcpy(sqe, msg, qp->qm->sqe_size);
  1873. qm_db(qp->qm, qp->qp_id, QM_DOORBELL_CMD_SQ, sq_tail_next, 0);
  1874. atomic_inc(&qp->qp_status.used);
  1875. qp_status->sq_tail = sq_tail_next;
  1876. return 0;
  1877. }
  1878. EXPORT_SYMBOL_GPL(hisi_qp_send);
  1879. static void hisi_qm_cache_wb(struct hisi_qm *qm)
  1880. {
  1881. unsigned int val;
  1882. if (qm->ver == QM_HW_V1)
  1883. return;
  1884. writel(0x1, qm->io_base + QM_CACHE_WB_START);
  1885. if (readl_relaxed_poll_timeout(qm->io_base + QM_CACHE_WB_DONE,
  1886. val, val & BIT(0), POLL_PERIOD,
  1887. POLL_TIMEOUT))
  1888. dev_err(&qm->pdev->dev, "QM writeback sqc cache fail!\n");
  1889. }
  1890. static void qm_qp_event_notifier(struct hisi_qp *qp)
  1891. {
  1892. wake_up_interruptible(&qp->uacce_q->wait);
  1893. }
  1894. /* This function returns free number of qp in qm. */
  1895. static int hisi_qm_get_available_instances(struct uacce_device *uacce)
  1896. {
  1897. struct hisi_qm *qm = uacce->priv;
  1898. int ret;
  1899. down_read(&qm->qps_lock);
  1900. ret = qm->qp_num - qm->qp_in_used;
  1901. up_read(&qm->qps_lock);
  1902. return ret;
  1903. }
  1904. static void hisi_qm_set_hw_reset(struct hisi_qm *qm, int offset)
  1905. {
  1906. int i;
  1907. for (i = 0; i < qm->qp_num; i++)
  1908. qm_set_qp_disable(&qm->qp_array[i], offset);
  1909. }
  1910. static int hisi_qm_uacce_get_queue(struct uacce_device *uacce,
  1911. unsigned long arg,
  1912. struct uacce_queue *q)
  1913. {
  1914. struct hisi_qm *qm = uacce->priv;
  1915. struct hisi_qp *qp;
  1916. u8 alg_type = 0;
  1917. qp = hisi_qm_create_qp(qm, alg_type);
  1918. if (IS_ERR(qp))
  1919. return PTR_ERR(qp);
  1920. q->priv = qp;
  1921. q->uacce = uacce;
  1922. qp->uacce_q = q;
  1923. qp->event_cb = qm_qp_event_notifier;
  1924. qp->pasid = arg;
  1925. qp->is_in_kernel = false;
  1926. return 0;
  1927. }
  1928. static void hisi_qm_uacce_put_queue(struct uacce_queue *q)
  1929. {
  1930. struct hisi_qp *qp = q->priv;
  1931. hisi_qm_release_qp(qp);
  1932. }
  1933. /* map sq/cq/doorbell to user space */
  1934. static int hisi_qm_uacce_mmap(struct uacce_queue *q,
  1935. struct vm_area_struct *vma,
  1936. struct uacce_qfile_region *qfr)
  1937. {
  1938. struct hisi_qp *qp = q->priv;
  1939. struct hisi_qm *qm = qp->qm;
  1940. resource_size_t phys_base = qm->db_phys_base +
  1941. qp->qp_id * qm->db_interval;
  1942. size_t sz = vma->vm_end - vma->vm_start;
  1943. struct pci_dev *pdev = qm->pdev;
  1944. struct device *dev = &pdev->dev;
  1945. unsigned long vm_pgoff;
  1946. int ret;
  1947. switch (qfr->type) {
  1948. case UACCE_QFRT_MMIO:
  1949. if (qm->ver == QM_HW_V1) {
  1950. if (sz > PAGE_SIZE * QM_DOORBELL_PAGE_NR)
  1951. return -EINVAL;
  1952. } else if (!test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps)) {
  1953. if (sz > PAGE_SIZE * (QM_DOORBELL_PAGE_NR +
  1954. QM_DOORBELL_SQ_CQ_BASE_V2 / PAGE_SIZE))
  1955. return -EINVAL;
  1956. } else {
  1957. if (sz > qm->db_interval)
  1958. return -EINVAL;
  1959. }
  1960. vm_flags_set(vma, VM_IO);
  1961. return remap_pfn_range(vma, vma->vm_start,
  1962. phys_base >> PAGE_SHIFT,
  1963. sz, pgprot_noncached(vma->vm_page_prot));
  1964. case UACCE_QFRT_DUS:
  1965. if (sz != qp->qdma.size)
  1966. return -EINVAL;
  1967. /*
  1968. * dma_mmap_coherent() requires vm_pgoff as 0
  1969. * restore vm_pfoff to initial value for mmap()
  1970. */
  1971. vm_pgoff = vma->vm_pgoff;
  1972. vma->vm_pgoff = 0;
  1973. ret = dma_mmap_coherent(dev, vma, qp->qdma.va,
  1974. qp->qdma.dma, sz);
  1975. vma->vm_pgoff = vm_pgoff;
  1976. return ret;
  1977. default:
  1978. return -EINVAL;
  1979. }
  1980. }
  1981. static int hisi_qm_uacce_start_queue(struct uacce_queue *q)
  1982. {
  1983. struct hisi_qp *qp = q->priv;
  1984. return hisi_qm_start_qp(qp, qp->pasid);
  1985. }
  1986. static void hisi_qm_uacce_stop_queue(struct uacce_queue *q)
  1987. {
  1988. hisi_qm_stop_qp(q->priv);
  1989. }
  1990. static int hisi_qm_is_q_updated(struct uacce_queue *q)
  1991. {
  1992. struct hisi_qp *qp = q->priv;
  1993. struct qm_cqe *cqe = qp->cqe + qp->qp_status.cq_head;
  1994. int updated = 0;
  1995. while (QM_CQE_PHASE(cqe) == qp->qp_status.cqc_phase) {
  1996. /* make sure to read data from memory */
  1997. dma_rmb();
  1998. qm_cq_head_update(qp);
  1999. cqe = qp->cqe + qp->qp_status.cq_head;
  2000. updated = 1;
  2001. }
  2002. return updated;
  2003. }
  2004. static void qm_set_sqctype(struct uacce_queue *q, u16 type)
  2005. {
  2006. struct hisi_qm *qm = q->uacce->priv;
  2007. struct hisi_qp *qp = q->priv;
  2008. down_write(&qm->qps_lock);
  2009. qp->alg_type = type;
  2010. up_write(&qm->qps_lock);
  2011. }
  2012. static long hisi_qm_uacce_ioctl(struct uacce_queue *q, unsigned int cmd,
  2013. unsigned long arg)
  2014. {
  2015. struct hisi_qp *qp = q->priv;
  2016. struct hisi_qp_info qp_info;
  2017. struct hisi_qp_ctx qp_ctx;
  2018. if (cmd == UACCE_CMD_QM_SET_QP_CTX) {
  2019. if (copy_from_user(&qp_ctx, (void __user *)arg,
  2020. sizeof(struct hisi_qp_ctx)))
  2021. return -EFAULT;
  2022. if (qp_ctx.qc_type != 0 && qp_ctx.qc_type != 1)
  2023. return -EINVAL;
  2024. qm_set_sqctype(q, qp_ctx.qc_type);
  2025. qp_ctx.id = qp->qp_id;
  2026. if (copy_to_user((void __user *)arg, &qp_ctx,
  2027. sizeof(struct hisi_qp_ctx)))
  2028. return -EFAULT;
  2029. return 0;
  2030. } else if (cmd == UACCE_CMD_QM_SET_QP_INFO) {
  2031. if (copy_from_user(&qp_info, (void __user *)arg,
  2032. sizeof(struct hisi_qp_info)))
  2033. return -EFAULT;
  2034. qp_info.sqe_size = qp->qm->sqe_size;
  2035. qp_info.sq_depth = qp->sq_depth;
  2036. qp_info.cq_depth = qp->cq_depth;
  2037. if (copy_to_user((void __user *)arg, &qp_info,
  2038. sizeof(struct hisi_qp_info)))
  2039. return -EFAULT;
  2040. return 0;
  2041. }
  2042. return -EINVAL;
  2043. }
  2044. static const struct uacce_ops uacce_qm_ops = {
  2045. .get_available_instances = hisi_qm_get_available_instances,
  2046. .get_queue = hisi_qm_uacce_get_queue,
  2047. .put_queue = hisi_qm_uacce_put_queue,
  2048. .start_queue = hisi_qm_uacce_start_queue,
  2049. .stop_queue = hisi_qm_uacce_stop_queue,
  2050. .mmap = hisi_qm_uacce_mmap,
  2051. .ioctl = hisi_qm_uacce_ioctl,
  2052. .is_q_updated = hisi_qm_is_q_updated,
  2053. };
  2054. static int qm_alloc_uacce(struct hisi_qm *qm)
  2055. {
  2056. struct pci_dev *pdev = qm->pdev;
  2057. struct uacce_device *uacce;
  2058. unsigned long mmio_page_nr;
  2059. unsigned long dus_page_nr;
  2060. u16 sq_depth, cq_depth;
  2061. struct uacce_interface interface = {
  2062. .flags = UACCE_DEV_SVA,
  2063. .ops = &uacce_qm_ops,
  2064. };
  2065. int ret;
  2066. ret = strscpy(interface.name, dev_driver_string(&pdev->dev),
  2067. sizeof(interface.name));
  2068. if (ret < 0)
  2069. return -ENAMETOOLONG;
  2070. uacce = uacce_alloc(&pdev->dev, &interface);
  2071. if (IS_ERR(uacce))
  2072. return PTR_ERR(uacce);
  2073. if (uacce->flags & UACCE_DEV_SVA) {
  2074. qm->use_sva = true;
  2075. } else {
  2076. /* only consider sva case */
  2077. uacce_remove(uacce);
  2078. qm->uacce = NULL;
  2079. return -EINVAL;
  2080. }
  2081. uacce->is_vf = pdev->is_virtfn;
  2082. uacce->priv = qm;
  2083. if (qm->ver == QM_HW_V1)
  2084. uacce->api_ver = HISI_QM_API_VER_BASE;
  2085. else if (qm->ver == QM_HW_V2)
  2086. uacce->api_ver = HISI_QM_API_VER2_BASE;
  2087. else
  2088. uacce->api_ver = HISI_QM_API_VER3_BASE;
  2089. if (qm->ver == QM_HW_V1)
  2090. mmio_page_nr = QM_DOORBELL_PAGE_NR;
  2091. else if (!test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps))
  2092. mmio_page_nr = QM_DOORBELL_PAGE_NR +
  2093. QM_DOORBELL_SQ_CQ_BASE_V2 / PAGE_SIZE;
  2094. else
  2095. mmio_page_nr = qm->db_interval / PAGE_SIZE;
  2096. qm_get_xqc_depth(qm, &sq_depth, &cq_depth, QM_QP_DEPTH_CAP);
  2097. /* Add one more page for device or qp status */
  2098. dus_page_nr = (PAGE_SIZE - 1 + qm->sqe_size * sq_depth +
  2099. sizeof(struct qm_cqe) * cq_depth + PAGE_SIZE) >>
  2100. PAGE_SHIFT;
  2101. uacce->qf_pg_num[UACCE_QFRT_MMIO] = mmio_page_nr;
  2102. uacce->qf_pg_num[UACCE_QFRT_DUS] = dus_page_nr;
  2103. qm->uacce = uacce;
  2104. return 0;
  2105. }
  2106. /**
  2107. * qm_frozen() - Try to froze QM to cut continuous queue request. If
  2108. * there is user on the QM, return failure without doing anything.
  2109. * @qm: The qm needed to be fronzen.
  2110. *
  2111. * This function frozes QM, then we can do SRIOV disabling.
  2112. */
  2113. static int qm_frozen(struct hisi_qm *qm)
  2114. {
  2115. if (test_bit(QM_DRIVER_REMOVING, &qm->misc_ctl))
  2116. return 0;
  2117. down_write(&qm->qps_lock);
  2118. if (!qm->qp_in_used) {
  2119. qm->qp_in_used = qm->qp_num;
  2120. up_write(&qm->qps_lock);
  2121. set_bit(QM_DRIVER_REMOVING, &qm->misc_ctl);
  2122. return 0;
  2123. }
  2124. up_write(&qm->qps_lock);
  2125. return -EBUSY;
  2126. }
  2127. static int qm_try_frozen_vfs(struct pci_dev *pdev,
  2128. struct hisi_qm_list *qm_list)
  2129. {
  2130. struct hisi_qm *qm, *vf_qm;
  2131. struct pci_dev *dev;
  2132. int ret = 0;
  2133. if (!qm_list || !pdev)
  2134. return -EINVAL;
  2135. /* Try to frozen all the VFs as disable SRIOV */
  2136. mutex_lock(&qm_list->lock);
  2137. list_for_each_entry(qm, &qm_list->list, list) {
  2138. dev = qm->pdev;
  2139. if (dev == pdev)
  2140. continue;
  2141. if (pci_physfn(dev) == pdev) {
  2142. vf_qm = pci_get_drvdata(dev);
  2143. ret = qm_frozen(vf_qm);
  2144. if (ret)
  2145. goto frozen_fail;
  2146. }
  2147. }
  2148. frozen_fail:
  2149. mutex_unlock(&qm_list->lock);
  2150. return ret;
  2151. }
  2152. /**
  2153. * hisi_qm_wait_task_finish() - Wait until the task is finished
  2154. * when removing the driver.
  2155. * @qm: The qm needed to wait for the task to finish.
  2156. * @qm_list: The list of all available devices.
  2157. */
  2158. void hisi_qm_wait_task_finish(struct hisi_qm *qm, struct hisi_qm_list *qm_list)
  2159. {
  2160. while (qm_frozen(qm) ||
  2161. ((qm->fun_type == QM_HW_PF) &&
  2162. qm_try_frozen_vfs(qm->pdev, qm_list))) {
  2163. msleep(WAIT_PERIOD);
  2164. }
  2165. while (test_bit(QM_RST_SCHED, &qm->misc_ctl) ||
  2166. test_bit(QM_RESETTING, &qm->misc_ctl))
  2167. msleep(WAIT_PERIOD);
  2168. udelay(REMOVE_WAIT_DELAY);
  2169. }
  2170. EXPORT_SYMBOL_GPL(hisi_qm_wait_task_finish);
  2171. static void hisi_qp_memory_uninit(struct hisi_qm *qm, int num)
  2172. {
  2173. struct device *dev = &qm->pdev->dev;
  2174. struct qm_dma *qdma;
  2175. int i;
  2176. for (i = num - 1; i >= 0; i--) {
  2177. qdma = &qm->qp_array[i].qdma;
  2178. dma_free_coherent(dev, qdma->size, qdma->va, qdma->dma);
  2179. kfree(qm->poll_data[i].qp_finish_id);
  2180. }
  2181. kfree(qm->poll_data);
  2182. kfree(qm->qp_array);
  2183. }
  2184. static int hisi_qp_memory_init(struct hisi_qm *qm, size_t dma_size, int id,
  2185. u16 sq_depth, u16 cq_depth)
  2186. {
  2187. struct device *dev = &qm->pdev->dev;
  2188. size_t off = qm->sqe_size * sq_depth;
  2189. struct hisi_qp *qp;
  2190. int ret = -ENOMEM;
  2191. qm->poll_data[id].qp_finish_id = kcalloc(qm->qp_num, sizeof(u16),
  2192. GFP_KERNEL);
  2193. if (!qm->poll_data[id].qp_finish_id)
  2194. return -ENOMEM;
  2195. qp = &qm->qp_array[id];
  2196. qp->qdma.va = dma_alloc_coherent(dev, dma_size, &qp->qdma.dma,
  2197. GFP_KERNEL);
  2198. if (!qp->qdma.va)
  2199. goto err_free_qp_finish_id;
  2200. qp->sqe = qp->qdma.va;
  2201. qp->sqe_dma = qp->qdma.dma;
  2202. qp->cqe = qp->qdma.va + off;
  2203. qp->cqe_dma = qp->qdma.dma + off;
  2204. qp->qdma.size = dma_size;
  2205. qp->sq_depth = sq_depth;
  2206. qp->cq_depth = cq_depth;
  2207. qp->qm = qm;
  2208. qp->qp_id = id;
  2209. return 0;
  2210. err_free_qp_finish_id:
  2211. kfree(qm->poll_data[id].qp_finish_id);
  2212. return ret;
  2213. }
  2214. static void hisi_qm_pre_init(struct hisi_qm *qm)
  2215. {
  2216. struct pci_dev *pdev = qm->pdev;
  2217. if (qm->ver == QM_HW_V1)
  2218. qm->ops = &qm_hw_ops_v1;
  2219. else if (qm->ver == QM_HW_V2)
  2220. qm->ops = &qm_hw_ops_v2;
  2221. else
  2222. qm->ops = &qm_hw_ops_v3;
  2223. pci_set_drvdata(pdev, qm);
  2224. mutex_init(&qm->mailbox_lock);
  2225. init_rwsem(&qm->qps_lock);
  2226. qm->qp_in_used = 0;
  2227. if (test_bit(QM_SUPPORT_RPM, &qm->caps)) {
  2228. if (!acpi_device_power_manageable(ACPI_COMPANION(&pdev->dev)))
  2229. dev_info(&pdev->dev, "_PS0 and _PR0 are not defined");
  2230. }
  2231. }
  2232. static void qm_cmd_uninit(struct hisi_qm *qm)
  2233. {
  2234. u32 val;
  2235. if (!test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
  2236. return;
  2237. val = readl(qm->io_base + QM_IFC_INT_MASK);
  2238. val |= QM_IFC_INT_DISABLE;
  2239. writel(val, qm->io_base + QM_IFC_INT_MASK);
  2240. }
  2241. static void qm_cmd_init(struct hisi_qm *qm)
  2242. {
  2243. u32 val;
  2244. if (!test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
  2245. return;
  2246. /* Clear communication interrupt source */
  2247. qm_clear_cmd_interrupt(qm, QM_IFC_INT_SOURCE_CLR);
  2248. /* Enable pf to vf communication reg. */
  2249. val = readl(qm->io_base + QM_IFC_INT_MASK);
  2250. val &= ~QM_IFC_INT_DISABLE;
  2251. writel(val, qm->io_base + QM_IFC_INT_MASK);
  2252. }
  2253. static void qm_put_pci_res(struct hisi_qm *qm)
  2254. {
  2255. struct pci_dev *pdev = qm->pdev;
  2256. if (test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps))
  2257. iounmap(qm->db_io_base);
  2258. iounmap(qm->io_base);
  2259. pci_release_mem_regions(pdev);
  2260. }
  2261. static void hisi_qm_pci_uninit(struct hisi_qm *qm)
  2262. {
  2263. struct pci_dev *pdev = qm->pdev;
  2264. pci_free_irq_vectors(pdev);
  2265. qm_put_pci_res(qm);
  2266. pci_disable_device(pdev);
  2267. }
  2268. static void hisi_qm_set_state(struct hisi_qm *qm, u8 state)
  2269. {
  2270. if (qm->ver > QM_HW_V2 && qm->fun_type == QM_HW_VF)
  2271. writel(state, qm->io_base + QM_VF_STATE);
  2272. }
  2273. static void hisi_qm_unint_work(struct hisi_qm *qm)
  2274. {
  2275. destroy_workqueue(qm->wq);
  2276. }
  2277. static void hisi_qm_memory_uninit(struct hisi_qm *qm)
  2278. {
  2279. struct device *dev = &qm->pdev->dev;
  2280. hisi_qp_memory_uninit(qm, qm->qp_num);
  2281. if (qm->qdma.va) {
  2282. hisi_qm_cache_wb(qm);
  2283. dma_free_coherent(dev, qm->qdma.size,
  2284. qm->qdma.va, qm->qdma.dma);
  2285. }
  2286. idr_destroy(&qm->qp_idr);
  2287. if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps))
  2288. kfree(qm->factor);
  2289. }
  2290. /**
  2291. * hisi_qm_uninit() - Uninitialize qm.
  2292. * @qm: The qm needed uninit.
  2293. *
  2294. * This function uninits qm related device resources.
  2295. */
  2296. void hisi_qm_uninit(struct hisi_qm *qm)
  2297. {
  2298. qm_cmd_uninit(qm);
  2299. hisi_qm_unint_work(qm);
  2300. down_write(&qm->qps_lock);
  2301. if (!qm_avail_state(qm, QM_CLOSE)) {
  2302. up_write(&qm->qps_lock);
  2303. return;
  2304. }
  2305. hisi_qm_memory_uninit(qm);
  2306. hisi_qm_set_state(qm, QM_NOT_READY);
  2307. up_write(&qm->qps_lock);
  2308. qm_irqs_unregister(qm);
  2309. hisi_qm_pci_uninit(qm);
  2310. if (qm->use_sva) {
  2311. uacce_remove(qm->uacce);
  2312. qm->uacce = NULL;
  2313. }
  2314. }
  2315. EXPORT_SYMBOL_GPL(hisi_qm_uninit);
  2316. /**
  2317. * hisi_qm_get_vft() - Get vft from a qm.
  2318. * @qm: The qm we want to get its vft.
  2319. * @base: The base number of queue in vft.
  2320. * @number: The number of queues in vft.
  2321. *
  2322. * We can allocate multiple queues to a qm by configuring virtual function
  2323. * table. We get related configures by this function. Normally, we call this
  2324. * function in VF driver to get the queue information.
  2325. *
  2326. * qm hw v1 does not support this interface.
  2327. */
  2328. static int hisi_qm_get_vft(struct hisi_qm *qm, u32 *base, u32 *number)
  2329. {
  2330. if (!base || !number)
  2331. return -EINVAL;
  2332. if (!qm->ops->get_vft) {
  2333. dev_err(&qm->pdev->dev, "Don't support vft read!\n");
  2334. return -EINVAL;
  2335. }
  2336. return qm->ops->get_vft(qm, base, number);
  2337. }
  2338. /**
  2339. * hisi_qm_set_vft() - Set vft to a qm.
  2340. * @qm: The qm we want to set its vft.
  2341. * @fun_num: The function number.
  2342. * @base: The base number of queue in vft.
  2343. * @number: The number of queues in vft.
  2344. *
  2345. * This function is alway called in PF driver, it is used to assign queues
  2346. * among PF and VFs.
  2347. *
  2348. * Assign queues A~B to PF: hisi_qm_set_vft(qm, 0, A, B - A + 1)
  2349. * Assign queues A~B to VF: hisi_qm_set_vft(qm, 2, A, B - A + 1)
  2350. * (VF function number 0x2)
  2351. */
  2352. static int hisi_qm_set_vft(struct hisi_qm *qm, u32 fun_num, u32 base,
  2353. u32 number)
  2354. {
  2355. u32 max_q_num = qm->ctrl_qp_num;
  2356. if (base >= max_q_num || number > max_q_num ||
  2357. (base + number) > max_q_num)
  2358. return -EINVAL;
  2359. return qm_set_sqc_cqc_vft(qm, fun_num, base, number);
  2360. }
  2361. static void qm_init_eq_aeq_status(struct hisi_qm *qm)
  2362. {
  2363. struct hisi_qm_status *status = &qm->status;
  2364. status->eq_head = 0;
  2365. status->aeq_head = 0;
  2366. status->eqc_phase = true;
  2367. status->aeqc_phase = true;
  2368. }
  2369. static void qm_enable_eq_aeq_interrupts(struct hisi_qm *qm)
  2370. {
  2371. /* Clear eq/aeq interrupt source */
  2372. qm_db(qm, 0, QM_DOORBELL_CMD_AEQ, qm->status.aeq_head, 0);
  2373. qm_db(qm, 0, QM_DOORBELL_CMD_EQ, qm->status.eq_head, 0);
  2374. writel(0x0, qm->io_base + QM_VF_EQ_INT_MASK);
  2375. writel(0x0, qm->io_base + QM_VF_AEQ_INT_MASK);
  2376. }
  2377. static void qm_disable_eq_aeq_interrupts(struct hisi_qm *qm)
  2378. {
  2379. writel(0x1, qm->io_base + QM_VF_EQ_INT_MASK);
  2380. writel(0x1, qm->io_base + QM_VF_AEQ_INT_MASK);
  2381. }
  2382. static int qm_eq_ctx_cfg(struct hisi_qm *qm)
  2383. {
  2384. struct device *dev = &qm->pdev->dev;
  2385. struct qm_eqc *eqc;
  2386. dma_addr_t eqc_dma;
  2387. int ret;
  2388. eqc = kzalloc(sizeof(struct qm_eqc), GFP_KERNEL);
  2389. if (!eqc)
  2390. return -ENOMEM;
  2391. eqc->base_l = cpu_to_le32(lower_32_bits(qm->eqe_dma));
  2392. eqc->base_h = cpu_to_le32(upper_32_bits(qm->eqe_dma));
  2393. if (qm->ver == QM_HW_V1)
  2394. eqc->dw3 = cpu_to_le32(QM_EQE_AEQE_SIZE);
  2395. eqc->dw6 = cpu_to_le32(((u32)qm->eq_depth - 1) | (1 << QM_EQC_PHASE_SHIFT));
  2396. eqc_dma = dma_map_single(dev, eqc, sizeof(struct qm_eqc),
  2397. DMA_TO_DEVICE);
  2398. if (dma_mapping_error(dev, eqc_dma)) {
  2399. kfree(eqc);
  2400. return -ENOMEM;
  2401. }
  2402. ret = hisi_qm_mb(qm, QM_MB_CMD_EQC, eqc_dma, 0, 0);
  2403. dma_unmap_single(dev, eqc_dma, sizeof(struct qm_eqc), DMA_TO_DEVICE);
  2404. kfree(eqc);
  2405. return ret;
  2406. }
  2407. static int qm_aeq_ctx_cfg(struct hisi_qm *qm)
  2408. {
  2409. struct device *dev = &qm->pdev->dev;
  2410. struct qm_aeqc *aeqc;
  2411. dma_addr_t aeqc_dma;
  2412. int ret;
  2413. aeqc = kzalloc(sizeof(struct qm_aeqc), GFP_KERNEL);
  2414. if (!aeqc)
  2415. return -ENOMEM;
  2416. aeqc->base_l = cpu_to_le32(lower_32_bits(qm->aeqe_dma));
  2417. aeqc->base_h = cpu_to_le32(upper_32_bits(qm->aeqe_dma));
  2418. aeqc->dw6 = cpu_to_le32(((u32)qm->aeq_depth - 1) | (1 << QM_EQC_PHASE_SHIFT));
  2419. aeqc_dma = dma_map_single(dev, aeqc, sizeof(struct qm_aeqc),
  2420. DMA_TO_DEVICE);
  2421. if (dma_mapping_error(dev, aeqc_dma)) {
  2422. kfree(aeqc);
  2423. return -ENOMEM;
  2424. }
  2425. ret = hisi_qm_mb(qm, QM_MB_CMD_AEQC, aeqc_dma, 0, 0);
  2426. dma_unmap_single(dev, aeqc_dma, sizeof(struct qm_aeqc), DMA_TO_DEVICE);
  2427. kfree(aeqc);
  2428. return ret;
  2429. }
  2430. static int qm_eq_aeq_ctx_cfg(struct hisi_qm *qm)
  2431. {
  2432. struct device *dev = &qm->pdev->dev;
  2433. int ret;
  2434. qm_init_eq_aeq_status(qm);
  2435. ret = qm_eq_ctx_cfg(qm);
  2436. if (ret) {
  2437. dev_err(dev, "Set eqc failed!\n");
  2438. return ret;
  2439. }
  2440. return qm_aeq_ctx_cfg(qm);
  2441. }
  2442. static int __hisi_qm_start(struct hisi_qm *qm)
  2443. {
  2444. int ret;
  2445. WARN_ON(!qm->qdma.va);
  2446. if (qm->fun_type == QM_HW_PF) {
  2447. ret = hisi_qm_set_vft(qm, 0, qm->qp_base, qm->qp_num);
  2448. if (ret)
  2449. return ret;
  2450. }
  2451. ret = qm_eq_aeq_ctx_cfg(qm);
  2452. if (ret)
  2453. return ret;
  2454. ret = hisi_qm_mb(qm, QM_MB_CMD_SQC_BT, qm->sqc_dma, 0, 0);
  2455. if (ret)
  2456. return ret;
  2457. ret = hisi_qm_mb(qm, QM_MB_CMD_CQC_BT, qm->cqc_dma, 0, 0);
  2458. if (ret)
  2459. return ret;
  2460. qm_init_prefetch(qm);
  2461. qm_enable_eq_aeq_interrupts(qm);
  2462. return 0;
  2463. }
  2464. /**
  2465. * hisi_qm_start() - start qm
  2466. * @qm: The qm to be started.
  2467. *
  2468. * This function starts a qm, then we can allocate qp from this qm.
  2469. */
  2470. int hisi_qm_start(struct hisi_qm *qm)
  2471. {
  2472. struct device *dev = &qm->pdev->dev;
  2473. int ret = 0;
  2474. down_write(&qm->qps_lock);
  2475. if (!qm_avail_state(qm, QM_START)) {
  2476. up_write(&qm->qps_lock);
  2477. return -EPERM;
  2478. }
  2479. dev_dbg(dev, "qm start with %u queue pairs\n", qm->qp_num);
  2480. if (!qm->qp_num) {
  2481. dev_err(dev, "qp_num should not be 0\n");
  2482. ret = -EINVAL;
  2483. goto err_unlock;
  2484. }
  2485. ret = __hisi_qm_start(qm);
  2486. if (!ret)
  2487. atomic_set(&qm->status.flags, QM_START);
  2488. hisi_qm_set_state(qm, QM_READY);
  2489. err_unlock:
  2490. up_write(&qm->qps_lock);
  2491. return ret;
  2492. }
  2493. EXPORT_SYMBOL_GPL(hisi_qm_start);
  2494. static int qm_restart(struct hisi_qm *qm)
  2495. {
  2496. struct device *dev = &qm->pdev->dev;
  2497. struct hisi_qp *qp;
  2498. int ret, i;
  2499. ret = hisi_qm_start(qm);
  2500. if (ret < 0)
  2501. return ret;
  2502. down_write(&qm->qps_lock);
  2503. for (i = 0; i < qm->qp_num; i++) {
  2504. qp = &qm->qp_array[i];
  2505. if (atomic_read(&qp->qp_status.flags) == QP_STOP &&
  2506. qp->is_resetting == true) {
  2507. ret = qm_start_qp_nolock(qp, 0);
  2508. if (ret < 0) {
  2509. dev_err(dev, "Failed to start qp%d!\n", i);
  2510. up_write(&qm->qps_lock);
  2511. return ret;
  2512. }
  2513. qp->is_resetting = false;
  2514. }
  2515. }
  2516. up_write(&qm->qps_lock);
  2517. return 0;
  2518. }
  2519. /* Stop started qps in reset flow */
  2520. static int qm_stop_started_qp(struct hisi_qm *qm)
  2521. {
  2522. struct device *dev = &qm->pdev->dev;
  2523. struct hisi_qp *qp;
  2524. int i, ret;
  2525. for (i = 0; i < qm->qp_num; i++) {
  2526. qp = &qm->qp_array[i];
  2527. if (qp && atomic_read(&qp->qp_status.flags) == QP_START) {
  2528. qp->is_resetting = true;
  2529. ret = qm_stop_qp_nolock(qp);
  2530. if (ret < 0) {
  2531. dev_err(dev, "Failed to stop qp%d!\n", i);
  2532. return ret;
  2533. }
  2534. }
  2535. }
  2536. return 0;
  2537. }
  2538. /**
  2539. * qm_clear_queues() - Clear all queues memory in a qm.
  2540. * @qm: The qm in which the queues will be cleared.
  2541. *
  2542. * This function clears all queues memory in a qm. Reset of accelerator can
  2543. * use this to clear queues.
  2544. */
  2545. static void qm_clear_queues(struct hisi_qm *qm)
  2546. {
  2547. struct hisi_qp *qp;
  2548. int i;
  2549. for (i = 0; i < qm->qp_num; i++) {
  2550. qp = &qm->qp_array[i];
  2551. if (qp->is_in_kernel && qp->is_resetting)
  2552. memset(qp->qdma.va, 0, qp->qdma.size);
  2553. }
  2554. memset(qm->qdma.va, 0, qm->qdma.size);
  2555. }
  2556. /**
  2557. * hisi_qm_stop() - Stop a qm.
  2558. * @qm: The qm which will be stopped.
  2559. * @r: The reason to stop qm.
  2560. *
  2561. * This function stops qm and its qps, then qm can not accept request.
  2562. * Related resources are not released at this state, we can use hisi_qm_start
  2563. * to let qm start again.
  2564. */
  2565. int hisi_qm_stop(struct hisi_qm *qm, enum qm_stop_reason r)
  2566. {
  2567. struct device *dev = &qm->pdev->dev;
  2568. int ret = 0;
  2569. down_write(&qm->qps_lock);
  2570. qm->status.stop_reason = r;
  2571. if (!qm_avail_state(qm, QM_STOP)) {
  2572. ret = -EPERM;
  2573. goto err_unlock;
  2574. }
  2575. if (qm->status.stop_reason == QM_SOFT_RESET ||
  2576. qm->status.stop_reason == QM_FLR) {
  2577. hisi_qm_set_hw_reset(qm, QM_RESET_STOP_TX_OFFSET);
  2578. ret = qm_stop_started_qp(qm);
  2579. if (ret < 0) {
  2580. dev_err(dev, "Failed to stop started qp!\n");
  2581. goto err_unlock;
  2582. }
  2583. hisi_qm_set_hw_reset(qm, QM_RESET_STOP_RX_OFFSET);
  2584. }
  2585. qm_disable_eq_aeq_interrupts(qm);
  2586. if (qm->fun_type == QM_HW_PF) {
  2587. ret = hisi_qm_set_vft(qm, 0, 0, 0);
  2588. if (ret < 0) {
  2589. dev_err(dev, "Failed to set vft!\n");
  2590. ret = -EBUSY;
  2591. goto err_unlock;
  2592. }
  2593. }
  2594. qm_clear_queues(qm);
  2595. atomic_set(&qm->status.flags, QM_STOP);
  2596. err_unlock:
  2597. up_write(&qm->qps_lock);
  2598. return ret;
  2599. }
  2600. EXPORT_SYMBOL_GPL(hisi_qm_stop);
  2601. static void qm_hw_error_init(struct hisi_qm *qm)
  2602. {
  2603. if (!qm->ops->hw_error_init) {
  2604. dev_err(&qm->pdev->dev, "QM doesn't support hw error handling!\n");
  2605. return;
  2606. }
  2607. qm->ops->hw_error_init(qm);
  2608. }
  2609. static void qm_hw_error_uninit(struct hisi_qm *qm)
  2610. {
  2611. if (!qm->ops->hw_error_uninit) {
  2612. dev_err(&qm->pdev->dev, "Unexpected QM hw error uninit!\n");
  2613. return;
  2614. }
  2615. qm->ops->hw_error_uninit(qm);
  2616. }
  2617. static enum acc_err_result qm_hw_error_handle(struct hisi_qm *qm)
  2618. {
  2619. if (!qm->ops->hw_error_handle) {
  2620. dev_err(&qm->pdev->dev, "QM doesn't support hw error report!\n");
  2621. return ACC_ERR_NONE;
  2622. }
  2623. return qm->ops->hw_error_handle(qm);
  2624. }
  2625. /**
  2626. * hisi_qm_dev_err_init() - Initialize device error configuration.
  2627. * @qm: The qm for which we want to do error initialization.
  2628. *
  2629. * Initialize QM and device error related configuration.
  2630. */
  2631. void hisi_qm_dev_err_init(struct hisi_qm *qm)
  2632. {
  2633. if (qm->fun_type == QM_HW_VF)
  2634. return;
  2635. qm_hw_error_init(qm);
  2636. if (!qm->err_ini->hw_err_enable) {
  2637. dev_err(&qm->pdev->dev, "Device doesn't support hw error init!\n");
  2638. return;
  2639. }
  2640. qm->err_ini->hw_err_enable(qm);
  2641. }
  2642. EXPORT_SYMBOL_GPL(hisi_qm_dev_err_init);
  2643. /**
  2644. * hisi_qm_dev_err_uninit() - Uninitialize device error configuration.
  2645. * @qm: The qm for which we want to do error uninitialization.
  2646. *
  2647. * Uninitialize QM and device error related configuration.
  2648. */
  2649. void hisi_qm_dev_err_uninit(struct hisi_qm *qm)
  2650. {
  2651. if (qm->fun_type == QM_HW_VF)
  2652. return;
  2653. qm_hw_error_uninit(qm);
  2654. if (!qm->err_ini->hw_err_disable) {
  2655. dev_err(&qm->pdev->dev, "Unexpected device hw error uninit!\n");
  2656. return;
  2657. }
  2658. qm->err_ini->hw_err_disable(qm);
  2659. }
  2660. EXPORT_SYMBOL_GPL(hisi_qm_dev_err_uninit);
  2661. /**
  2662. * hisi_qm_free_qps() - free multiple queue pairs.
  2663. * @qps: The queue pairs need to be freed.
  2664. * @qp_num: The num of queue pairs.
  2665. */
  2666. void hisi_qm_free_qps(struct hisi_qp **qps, int qp_num)
  2667. {
  2668. int i;
  2669. if (!qps || qp_num <= 0)
  2670. return;
  2671. for (i = qp_num - 1; i >= 0; i--)
  2672. hisi_qm_release_qp(qps[i]);
  2673. }
  2674. EXPORT_SYMBOL_GPL(hisi_qm_free_qps);
  2675. static void free_list(struct list_head *head)
  2676. {
  2677. struct hisi_qm_resource *res, *tmp;
  2678. list_for_each_entry_safe(res, tmp, head, list) {
  2679. list_del(&res->list);
  2680. kfree(res);
  2681. }
  2682. }
  2683. static int hisi_qm_sort_devices(int node, struct list_head *head,
  2684. struct hisi_qm_list *qm_list)
  2685. {
  2686. struct hisi_qm_resource *res, *tmp;
  2687. struct hisi_qm *qm;
  2688. struct list_head *n;
  2689. struct device *dev;
  2690. int dev_node = 0;
  2691. list_for_each_entry(qm, &qm_list->list, list) {
  2692. dev = &qm->pdev->dev;
  2693. if (IS_ENABLED(CONFIG_NUMA)) {
  2694. dev_node = dev_to_node(dev);
  2695. if (dev_node < 0)
  2696. dev_node = 0;
  2697. }
  2698. res = kzalloc(sizeof(*res), GFP_KERNEL);
  2699. if (!res)
  2700. return -ENOMEM;
  2701. res->qm = qm;
  2702. res->distance = node_distance(dev_node, node);
  2703. n = head;
  2704. list_for_each_entry(tmp, head, list) {
  2705. if (res->distance < tmp->distance) {
  2706. n = &tmp->list;
  2707. break;
  2708. }
  2709. }
  2710. list_add_tail(&res->list, n);
  2711. }
  2712. return 0;
  2713. }
  2714. /**
  2715. * hisi_qm_alloc_qps_node() - Create multiple queue pairs.
  2716. * @qm_list: The list of all available devices.
  2717. * @qp_num: The number of queue pairs need created.
  2718. * @alg_type: The algorithm type.
  2719. * @node: The numa node.
  2720. * @qps: The queue pairs need created.
  2721. *
  2722. * This function will sort all available device according to numa distance.
  2723. * Then try to create all queue pairs from one device, if all devices do
  2724. * not meet the requirements will return error.
  2725. */
  2726. int hisi_qm_alloc_qps_node(struct hisi_qm_list *qm_list, int qp_num,
  2727. u8 alg_type, int node, struct hisi_qp **qps)
  2728. {
  2729. struct hisi_qm_resource *tmp;
  2730. int ret = -ENODEV;
  2731. LIST_HEAD(head);
  2732. int i;
  2733. if (!qps || !qm_list || qp_num <= 0)
  2734. return -EINVAL;
  2735. mutex_lock(&qm_list->lock);
  2736. if (hisi_qm_sort_devices(node, &head, qm_list)) {
  2737. mutex_unlock(&qm_list->lock);
  2738. goto err;
  2739. }
  2740. list_for_each_entry(tmp, &head, list) {
  2741. for (i = 0; i < qp_num; i++) {
  2742. qps[i] = hisi_qm_create_qp(tmp->qm, alg_type);
  2743. if (IS_ERR(qps[i])) {
  2744. hisi_qm_free_qps(qps, i);
  2745. break;
  2746. }
  2747. }
  2748. if (i == qp_num) {
  2749. ret = 0;
  2750. break;
  2751. }
  2752. }
  2753. mutex_unlock(&qm_list->lock);
  2754. if (ret)
  2755. pr_info("Failed to create qps, node[%d], alg[%u], qp[%d]!\n",
  2756. node, alg_type, qp_num);
  2757. err:
  2758. free_list(&head);
  2759. return ret;
  2760. }
  2761. EXPORT_SYMBOL_GPL(hisi_qm_alloc_qps_node);
  2762. static int qm_vf_q_assign(struct hisi_qm *qm, u32 num_vfs)
  2763. {
  2764. u32 remain_q_num, vfs_q_num, act_q_num, q_num, i, j;
  2765. u32 max_qp_num = qm->max_qp_num;
  2766. u32 q_base = qm->qp_num;
  2767. int ret;
  2768. if (!num_vfs)
  2769. return -EINVAL;
  2770. vfs_q_num = qm->ctrl_qp_num - qm->qp_num;
  2771. /* If vfs_q_num is less than num_vfs, return error. */
  2772. if (vfs_q_num < num_vfs)
  2773. return -EINVAL;
  2774. q_num = vfs_q_num / num_vfs;
  2775. remain_q_num = vfs_q_num % num_vfs;
  2776. for (i = num_vfs; i > 0; i--) {
  2777. /*
  2778. * if q_num + remain_q_num > max_qp_num in last vf, divide the
  2779. * remaining queues equally.
  2780. */
  2781. if (i == num_vfs && q_num + remain_q_num <= max_qp_num) {
  2782. act_q_num = q_num + remain_q_num;
  2783. remain_q_num = 0;
  2784. } else if (remain_q_num > 0) {
  2785. act_q_num = q_num + 1;
  2786. remain_q_num--;
  2787. } else {
  2788. act_q_num = q_num;
  2789. }
  2790. act_q_num = min_t(int, act_q_num, max_qp_num);
  2791. ret = hisi_qm_set_vft(qm, i, q_base, act_q_num);
  2792. if (ret) {
  2793. for (j = num_vfs; j > i; j--)
  2794. hisi_qm_set_vft(qm, j, 0, 0);
  2795. return ret;
  2796. }
  2797. q_base += act_q_num;
  2798. }
  2799. return 0;
  2800. }
  2801. static int qm_clear_vft_config(struct hisi_qm *qm)
  2802. {
  2803. int ret;
  2804. u32 i;
  2805. for (i = 1; i <= qm->vfs_num; i++) {
  2806. ret = hisi_qm_set_vft(qm, i, 0, 0);
  2807. if (ret)
  2808. return ret;
  2809. }
  2810. qm->vfs_num = 0;
  2811. return 0;
  2812. }
  2813. static int qm_func_shaper_enable(struct hisi_qm *qm, u32 fun_index, u32 qos)
  2814. {
  2815. struct device *dev = &qm->pdev->dev;
  2816. u32 ir = qos * QM_QOS_RATE;
  2817. int ret, total_vfs, i;
  2818. total_vfs = pci_sriov_get_totalvfs(qm->pdev);
  2819. if (fun_index > total_vfs)
  2820. return -EINVAL;
  2821. qm->factor[fun_index].func_qos = qos;
  2822. ret = qm_get_shaper_para(ir, &qm->factor[fun_index]);
  2823. if (ret) {
  2824. dev_err(dev, "failed to calculate shaper parameter!\n");
  2825. return -EINVAL;
  2826. }
  2827. for (i = ALG_TYPE_0; i <= ALG_TYPE_1; i++) {
  2828. /* The base number of queue reuse for different alg type */
  2829. ret = qm_set_vft_common(qm, SHAPER_VFT, fun_index, i, 1);
  2830. if (ret) {
  2831. dev_err(dev, "type: %d, failed to set shaper vft!\n", i);
  2832. return -EINVAL;
  2833. }
  2834. }
  2835. return 0;
  2836. }
  2837. static u32 qm_get_shaper_vft_qos(struct hisi_qm *qm, u32 fun_index)
  2838. {
  2839. u64 cir_u = 0, cir_b = 0, cir_s = 0;
  2840. u64 shaper_vft, ir_calc, ir;
  2841. unsigned int val;
  2842. u32 error_rate;
  2843. int ret;
  2844. ret = readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val,
  2845. val & BIT(0), POLL_PERIOD,
  2846. POLL_TIMEOUT);
  2847. if (ret)
  2848. return 0;
  2849. writel(0x1, qm->io_base + QM_VFT_CFG_OP_WR);
  2850. writel(SHAPER_VFT, qm->io_base + QM_VFT_CFG_TYPE);
  2851. writel(fun_index, qm->io_base + QM_VFT_CFG);
  2852. writel(0x0, qm->io_base + QM_VFT_CFG_RDY);
  2853. writel(0x1, qm->io_base + QM_VFT_CFG_OP_ENABLE);
  2854. ret = readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val,
  2855. val & BIT(0), POLL_PERIOD,
  2856. POLL_TIMEOUT);
  2857. if (ret)
  2858. return 0;
  2859. shaper_vft = readl(qm->io_base + QM_VFT_CFG_DATA_L) |
  2860. ((u64)readl(qm->io_base + QM_VFT_CFG_DATA_H) << 32);
  2861. cir_b = shaper_vft & QM_SHAPER_CIR_B_MASK;
  2862. cir_u = shaper_vft & QM_SHAPER_CIR_U_MASK;
  2863. cir_u = cir_u >> QM_SHAPER_FACTOR_CIR_U_SHIFT;
  2864. cir_s = shaper_vft & QM_SHAPER_CIR_S_MASK;
  2865. cir_s = cir_s >> QM_SHAPER_FACTOR_CIR_S_SHIFT;
  2866. ir_calc = acc_shaper_para_calc(cir_b, cir_u, cir_s);
  2867. ir = qm->factor[fun_index].func_qos * QM_QOS_RATE;
  2868. error_rate = QM_QOS_EXPAND_RATE * (u32)abs(ir_calc - ir) / ir;
  2869. if (error_rate > QM_QOS_MIN_ERROR_RATE) {
  2870. pci_err(qm->pdev, "error_rate: %u, get function qos is error!\n", error_rate);
  2871. return 0;
  2872. }
  2873. return ir;
  2874. }
  2875. static void qm_vf_get_qos(struct hisi_qm *qm, u32 fun_num)
  2876. {
  2877. struct device *dev = &qm->pdev->dev;
  2878. u64 mb_cmd;
  2879. u32 qos;
  2880. int ret;
  2881. qos = qm_get_shaper_vft_qos(qm, fun_num);
  2882. if (!qos) {
  2883. dev_err(dev, "function(%u) failed to get qos by PF!\n", fun_num);
  2884. return;
  2885. }
  2886. mb_cmd = QM_PF_SET_QOS | (u64)qos << QM_MB_CMD_DATA_SHIFT;
  2887. ret = qm_ping_single_vf(qm, mb_cmd, fun_num);
  2888. if (ret)
  2889. dev_err(dev, "failed to send cmd to VF(%u)!\n", fun_num);
  2890. }
  2891. static int qm_vf_read_qos(struct hisi_qm *qm)
  2892. {
  2893. int cnt = 0;
  2894. int ret = -EINVAL;
  2895. /* reset mailbox qos val */
  2896. qm->mb_qos = 0;
  2897. /* vf ping pf to get function qos */
  2898. ret = qm_ping_pf(qm, QM_VF_GET_QOS);
  2899. if (ret) {
  2900. pci_err(qm->pdev, "failed to send cmd to PF to get qos!\n");
  2901. return ret;
  2902. }
  2903. while (true) {
  2904. msleep(QM_WAIT_DST_ACK);
  2905. if (qm->mb_qos)
  2906. break;
  2907. if (++cnt > QM_MAX_VF_WAIT_COUNT) {
  2908. pci_err(qm->pdev, "PF ping VF timeout!\n");
  2909. return -ETIMEDOUT;
  2910. }
  2911. }
  2912. return ret;
  2913. }
  2914. static ssize_t qm_algqos_read(struct file *filp, char __user *buf,
  2915. size_t count, loff_t *pos)
  2916. {
  2917. struct hisi_qm *qm = filp->private_data;
  2918. char tbuf[QM_DBG_READ_LEN];
  2919. u32 qos_val, ir;
  2920. int ret;
  2921. ret = hisi_qm_get_dfx_access(qm);
  2922. if (ret)
  2923. return ret;
  2924. /* Mailbox and reset cannot be operated at the same time */
  2925. if (test_and_set_bit(QM_RESETTING, &qm->misc_ctl)) {
  2926. pci_err(qm->pdev, "dev resetting, read alg qos failed!\n");
  2927. ret = -EAGAIN;
  2928. goto err_put_dfx_access;
  2929. }
  2930. if (qm->fun_type == QM_HW_PF) {
  2931. ir = qm_get_shaper_vft_qos(qm, 0);
  2932. } else {
  2933. ret = qm_vf_read_qos(qm);
  2934. if (ret)
  2935. goto err_get_status;
  2936. ir = qm->mb_qos;
  2937. }
  2938. qos_val = ir / QM_QOS_RATE;
  2939. ret = scnprintf(tbuf, QM_DBG_READ_LEN, "%u\n", qos_val);
  2940. ret = simple_read_from_buffer(buf, count, pos, tbuf, ret);
  2941. err_get_status:
  2942. clear_bit(QM_RESETTING, &qm->misc_ctl);
  2943. err_put_dfx_access:
  2944. hisi_qm_put_dfx_access(qm);
  2945. return ret;
  2946. }
  2947. static ssize_t qm_qos_value_init(const char *buf, unsigned long *val)
  2948. {
  2949. int buflen = strlen(buf);
  2950. int ret, i;
  2951. for (i = 0; i < buflen; i++) {
  2952. if (!isdigit(buf[i]))
  2953. return -EINVAL;
  2954. }
  2955. ret = sscanf(buf, "%lu", val);
  2956. if (ret != QM_QOS_VAL_NUM)
  2957. return -EINVAL;
  2958. return 0;
  2959. }
  2960. static ssize_t qm_get_qos_value(struct hisi_qm *qm, const char *buf,
  2961. unsigned long *val,
  2962. unsigned int *fun_index)
  2963. {
  2964. char tbuf_bdf[QM_DBG_READ_LEN] = {0};
  2965. char val_buf[QM_DBG_READ_LEN] = {0};
  2966. u32 tmp1, device, function;
  2967. int ret, bus;
  2968. ret = sscanf(buf, "%s %s", tbuf_bdf, val_buf);
  2969. if (ret != QM_QOS_PARAM_NUM)
  2970. return -EINVAL;
  2971. ret = qm_qos_value_init(val_buf, val);
  2972. if (ret || *val == 0 || *val > QM_QOS_MAX_VAL) {
  2973. pci_err(qm->pdev, "input qos value is error, please set 1~1000!\n");
  2974. return -EINVAL;
  2975. }
  2976. ret = sscanf(tbuf_bdf, "%u:%x:%u.%u", &tmp1, &bus, &device, &function);
  2977. if (ret != QM_QOS_BDF_PARAM_NUM) {
  2978. pci_err(qm->pdev, "input pci bdf value is error!\n");
  2979. return -EINVAL;
  2980. }
  2981. *fun_index = PCI_DEVFN(device, function);
  2982. return 0;
  2983. }
  2984. static ssize_t qm_algqos_write(struct file *filp, const char __user *buf,
  2985. size_t count, loff_t *pos)
  2986. {
  2987. struct hisi_qm *qm = filp->private_data;
  2988. char tbuf[QM_DBG_READ_LEN];
  2989. unsigned int fun_index;
  2990. unsigned long val;
  2991. int len, ret;
  2992. if (qm->fun_type == QM_HW_VF)
  2993. return -EINVAL;
  2994. if (*pos != 0)
  2995. return 0;
  2996. if (count >= QM_DBG_READ_LEN)
  2997. return -ENOSPC;
  2998. len = simple_write_to_buffer(tbuf, QM_DBG_READ_LEN - 1, pos, buf, count);
  2999. if (len < 0)
  3000. return len;
  3001. tbuf[len] = '\0';
  3002. ret = qm_get_qos_value(qm, tbuf, &val, &fun_index);
  3003. if (ret)
  3004. return ret;
  3005. /* Mailbox and reset cannot be operated at the same time */
  3006. if (test_and_set_bit(QM_RESETTING, &qm->misc_ctl)) {
  3007. pci_err(qm->pdev, "dev resetting, write alg qos failed!\n");
  3008. return -EAGAIN;
  3009. }
  3010. ret = qm_pm_get_sync(qm);
  3011. if (ret) {
  3012. ret = -EINVAL;
  3013. goto err_get_status;
  3014. }
  3015. ret = qm_func_shaper_enable(qm, fun_index, val);
  3016. if (ret) {
  3017. pci_err(qm->pdev, "failed to enable function shaper!\n");
  3018. ret = -EINVAL;
  3019. goto err_put_sync;
  3020. }
  3021. pci_info(qm->pdev, "the qos value of function%u is set to %lu.\n",
  3022. fun_index, val);
  3023. ret = count;
  3024. err_put_sync:
  3025. qm_pm_put_sync(qm);
  3026. err_get_status:
  3027. clear_bit(QM_RESETTING, &qm->misc_ctl);
  3028. return ret;
  3029. }
  3030. static const struct file_operations qm_algqos_fops = {
  3031. .owner = THIS_MODULE,
  3032. .open = simple_open,
  3033. .read = qm_algqos_read,
  3034. .write = qm_algqos_write,
  3035. };
  3036. /**
  3037. * hisi_qm_set_algqos_init() - Initialize function qos debugfs files.
  3038. * @qm: The qm for which we want to add debugfs files.
  3039. *
  3040. * Create function qos debugfs files, VF ping PF to get function qos.
  3041. */
  3042. void hisi_qm_set_algqos_init(struct hisi_qm *qm)
  3043. {
  3044. if (qm->fun_type == QM_HW_PF)
  3045. debugfs_create_file("alg_qos", 0644, qm->debug.debug_root,
  3046. qm, &qm_algqos_fops);
  3047. else if (test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
  3048. debugfs_create_file("alg_qos", 0444, qm->debug.debug_root,
  3049. qm, &qm_algqos_fops);
  3050. }
  3051. static void hisi_qm_init_vf_qos(struct hisi_qm *qm, int total_func)
  3052. {
  3053. int i;
  3054. for (i = 1; i <= total_func; i++)
  3055. qm->factor[i].func_qos = QM_QOS_MAX_VAL;
  3056. }
  3057. /**
  3058. * hisi_qm_sriov_enable() - enable virtual functions
  3059. * @pdev: the PCIe device
  3060. * @max_vfs: the number of virtual functions to enable
  3061. *
  3062. * Returns the number of enabled VFs. If there are VFs enabled already or
  3063. * max_vfs is more than the total number of device can be enabled, returns
  3064. * failure.
  3065. */
  3066. int hisi_qm_sriov_enable(struct pci_dev *pdev, int max_vfs)
  3067. {
  3068. struct hisi_qm *qm = pci_get_drvdata(pdev);
  3069. int pre_existing_vfs, num_vfs, total_vfs, ret;
  3070. ret = qm_pm_get_sync(qm);
  3071. if (ret)
  3072. return ret;
  3073. total_vfs = pci_sriov_get_totalvfs(pdev);
  3074. pre_existing_vfs = pci_num_vf(pdev);
  3075. if (pre_existing_vfs) {
  3076. pci_err(pdev, "%d VFs already enabled. Please disable pre-enabled VFs!\n",
  3077. pre_existing_vfs);
  3078. goto err_put_sync;
  3079. }
  3080. if (max_vfs > total_vfs) {
  3081. pci_err(pdev, "%d VFs is more than total VFs %d!\n", max_vfs, total_vfs);
  3082. ret = -ERANGE;
  3083. goto err_put_sync;
  3084. }
  3085. num_vfs = max_vfs;
  3086. if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps))
  3087. hisi_qm_init_vf_qos(qm, num_vfs);
  3088. ret = qm_vf_q_assign(qm, num_vfs);
  3089. if (ret) {
  3090. pci_err(pdev, "Can't assign queues for VF!\n");
  3091. goto err_put_sync;
  3092. }
  3093. qm->vfs_num = num_vfs;
  3094. ret = pci_enable_sriov(pdev, num_vfs);
  3095. if (ret) {
  3096. pci_err(pdev, "Can't enable VF!\n");
  3097. qm_clear_vft_config(qm);
  3098. goto err_put_sync;
  3099. }
  3100. pci_info(pdev, "VF enabled, vfs_num(=%d)!\n", num_vfs);
  3101. return num_vfs;
  3102. err_put_sync:
  3103. qm_pm_put_sync(qm);
  3104. return ret;
  3105. }
  3106. EXPORT_SYMBOL_GPL(hisi_qm_sriov_enable);
  3107. /**
  3108. * hisi_qm_sriov_disable - disable virtual functions
  3109. * @pdev: the PCI device.
  3110. * @is_frozen: true when all the VFs are frozen.
  3111. *
  3112. * Return failure if there are VFs assigned already or VF is in used.
  3113. */
  3114. int hisi_qm_sriov_disable(struct pci_dev *pdev, bool is_frozen)
  3115. {
  3116. struct hisi_qm *qm = pci_get_drvdata(pdev);
  3117. int ret;
  3118. if (pci_vfs_assigned(pdev)) {
  3119. pci_err(pdev, "Failed to disable VFs as VFs are assigned!\n");
  3120. return -EPERM;
  3121. }
  3122. /* While VF is in used, SRIOV cannot be disabled. */
  3123. if (!is_frozen && qm_try_frozen_vfs(pdev, qm->qm_list)) {
  3124. pci_err(pdev, "Task is using its VF!\n");
  3125. return -EBUSY;
  3126. }
  3127. pci_disable_sriov(pdev);
  3128. ret = qm_clear_vft_config(qm);
  3129. if (ret)
  3130. return ret;
  3131. qm_pm_put_sync(qm);
  3132. return 0;
  3133. }
  3134. EXPORT_SYMBOL_GPL(hisi_qm_sriov_disable);
  3135. /**
  3136. * hisi_qm_sriov_configure - configure the number of VFs
  3137. * @pdev: The PCI device
  3138. * @num_vfs: The number of VFs need enabled
  3139. *
  3140. * Enable SR-IOV according to num_vfs, 0 means disable.
  3141. */
  3142. int hisi_qm_sriov_configure(struct pci_dev *pdev, int num_vfs)
  3143. {
  3144. if (num_vfs == 0)
  3145. return hisi_qm_sriov_disable(pdev, false);
  3146. else
  3147. return hisi_qm_sriov_enable(pdev, num_vfs);
  3148. }
  3149. EXPORT_SYMBOL_GPL(hisi_qm_sriov_configure);
  3150. static enum acc_err_result qm_dev_err_handle(struct hisi_qm *qm)
  3151. {
  3152. u32 err_sts;
  3153. if (!qm->err_ini->get_dev_hw_err_status) {
  3154. dev_err(&qm->pdev->dev, "Device doesn't support get hw error status!\n");
  3155. return ACC_ERR_NONE;
  3156. }
  3157. /* get device hardware error status */
  3158. err_sts = qm->err_ini->get_dev_hw_err_status(qm);
  3159. if (err_sts) {
  3160. if (err_sts & qm->err_info.ecc_2bits_mask)
  3161. qm->err_status.is_dev_ecc_mbit = true;
  3162. if (qm->err_ini->log_dev_hw_err)
  3163. qm->err_ini->log_dev_hw_err(qm, err_sts);
  3164. if (err_sts & qm->err_info.dev_reset_mask)
  3165. return ACC_ERR_NEED_RESET;
  3166. if (qm->err_ini->clear_dev_hw_err_status)
  3167. qm->err_ini->clear_dev_hw_err_status(qm, err_sts);
  3168. }
  3169. return ACC_ERR_RECOVERED;
  3170. }
  3171. static enum acc_err_result qm_process_dev_error(struct hisi_qm *qm)
  3172. {
  3173. enum acc_err_result qm_ret, dev_ret;
  3174. /* log qm error */
  3175. qm_ret = qm_hw_error_handle(qm);
  3176. /* log device error */
  3177. dev_ret = qm_dev_err_handle(qm);
  3178. return (qm_ret == ACC_ERR_NEED_RESET ||
  3179. dev_ret == ACC_ERR_NEED_RESET) ?
  3180. ACC_ERR_NEED_RESET : ACC_ERR_RECOVERED;
  3181. }
  3182. /**
  3183. * hisi_qm_dev_err_detected() - Get device and qm error status then log it.
  3184. * @pdev: The PCI device which need report error.
  3185. * @state: The connectivity between CPU and device.
  3186. *
  3187. * We register this function into PCIe AER handlers, It will report device or
  3188. * qm hardware error status when error occur.
  3189. */
  3190. pci_ers_result_t hisi_qm_dev_err_detected(struct pci_dev *pdev,
  3191. pci_channel_state_t state)
  3192. {
  3193. struct hisi_qm *qm = pci_get_drvdata(pdev);
  3194. enum acc_err_result ret;
  3195. if (pdev->is_virtfn)
  3196. return PCI_ERS_RESULT_NONE;
  3197. pci_info(pdev, "PCI error detected, state(=%u)!!\n", state);
  3198. if (state == pci_channel_io_perm_failure)
  3199. return PCI_ERS_RESULT_DISCONNECT;
  3200. ret = qm_process_dev_error(qm);
  3201. if (ret == ACC_ERR_NEED_RESET)
  3202. return PCI_ERS_RESULT_NEED_RESET;
  3203. return PCI_ERS_RESULT_RECOVERED;
  3204. }
  3205. EXPORT_SYMBOL_GPL(hisi_qm_dev_err_detected);
  3206. static int qm_check_req_recv(struct hisi_qm *qm)
  3207. {
  3208. struct pci_dev *pdev = qm->pdev;
  3209. int ret;
  3210. u32 val;
  3211. if (qm->ver >= QM_HW_V3)
  3212. return 0;
  3213. writel(ACC_VENDOR_ID_VALUE, qm->io_base + QM_PEH_VENDOR_ID);
  3214. ret = readl_relaxed_poll_timeout(qm->io_base + QM_PEH_VENDOR_ID, val,
  3215. (val == ACC_VENDOR_ID_VALUE),
  3216. POLL_PERIOD, POLL_TIMEOUT);
  3217. if (ret) {
  3218. dev_err(&pdev->dev, "Fails to read QM reg!\n");
  3219. return ret;
  3220. }
  3221. writel(PCI_VENDOR_ID_HUAWEI, qm->io_base + QM_PEH_VENDOR_ID);
  3222. ret = readl_relaxed_poll_timeout(qm->io_base + QM_PEH_VENDOR_ID, val,
  3223. (val == PCI_VENDOR_ID_HUAWEI),
  3224. POLL_PERIOD, POLL_TIMEOUT);
  3225. if (ret)
  3226. dev_err(&pdev->dev, "Fails to read QM reg in the second time!\n");
  3227. return ret;
  3228. }
  3229. static int qm_set_pf_mse(struct hisi_qm *qm, bool set)
  3230. {
  3231. struct pci_dev *pdev = qm->pdev;
  3232. u16 cmd;
  3233. int i;
  3234. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  3235. if (set)
  3236. cmd |= PCI_COMMAND_MEMORY;
  3237. else
  3238. cmd &= ~PCI_COMMAND_MEMORY;
  3239. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  3240. for (i = 0; i < MAX_WAIT_COUNTS; i++) {
  3241. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  3242. if (set == ((cmd & PCI_COMMAND_MEMORY) >> 1))
  3243. return 0;
  3244. udelay(1);
  3245. }
  3246. return -ETIMEDOUT;
  3247. }
  3248. static int qm_set_vf_mse(struct hisi_qm *qm, bool set)
  3249. {
  3250. struct pci_dev *pdev = qm->pdev;
  3251. u16 sriov_ctrl;
  3252. int pos;
  3253. int i;
  3254. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
  3255. pci_read_config_word(pdev, pos + PCI_SRIOV_CTRL, &sriov_ctrl);
  3256. if (set)
  3257. sriov_ctrl |= PCI_SRIOV_CTRL_MSE;
  3258. else
  3259. sriov_ctrl &= ~PCI_SRIOV_CTRL_MSE;
  3260. pci_write_config_word(pdev, pos + PCI_SRIOV_CTRL, sriov_ctrl);
  3261. for (i = 0; i < MAX_WAIT_COUNTS; i++) {
  3262. pci_read_config_word(pdev, pos + PCI_SRIOV_CTRL, &sriov_ctrl);
  3263. if (set == (sriov_ctrl & PCI_SRIOV_CTRL_MSE) >>
  3264. ACC_PEH_SRIOV_CTRL_VF_MSE_SHIFT)
  3265. return 0;
  3266. udelay(1);
  3267. }
  3268. return -ETIMEDOUT;
  3269. }
  3270. static int qm_vf_reset_prepare(struct hisi_qm *qm,
  3271. enum qm_stop_reason stop_reason)
  3272. {
  3273. struct hisi_qm_list *qm_list = qm->qm_list;
  3274. struct pci_dev *pdev = qm->pdev;
  3275. struct pci_dev *virtfn;
  3276. struct hisi_qm *vf_qm;
  3277. int ret = 0;
  3278. mutex_lock(&qm_list->lock);
  3279. list_for_each_entry(vf_qm, &qm_list->list, list) {
  3280. virtfn = vf_qm->pdev;
  3281. if (virtfn == pdev)
  3282. continue;
  3283. if (pci_physfn(virtfn) == pdev) {
  3284. /* save VFs PCIE BAR configuration */
  3285. pci_save_state(virtfn);
  3286. ret = hisi_qm_stop(vf_qm, stop_reason);
  3287. if (ret)
  3288. goto stop_fail;
  3289. }
  3290. }
  3291. stop_fail:
  3292. mutex_unlock(&qm_list->lock);
  3293. return ret;
  3294. }
  3295. static int qm_try_stop_vfs(struct hisi_qm *qm, u64 cmd,
  3296. enum qm_stop_reason stop_reason)
  3297. {
  3298. struct pci_dev *pdev = qm->pdev;
  3299. int ret;
  3300. if (!qm->vfs_num)
  3301. return 0;
  3302. /* Kunpeng930 supports to notify VFs to stop before PF reset */
  3303. if (test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps)) {
  3304. ret = qm_ping_all_vfs(qm, cmd);
  3305. if (ret)
  3306. pci_err(pdev, "failed to send cmd to all VFs before PF reset!\n");
  3307. } else {
  3308. ret = qm_vf_reset_prepare(qm, stop_reason);
  3309. if (ret)
  3310. pci_err(pdev, "failed to prepare reset, ret = %d.\n", ret);
  3311. }
  3312. return ret;
  3313. }
  3314. static int qm_controller_reset_prepare(struct hisi_qm *qm)
  3315. {
  3316. struct pci_dev *pdev = qm->pdev;
  3317. int ret;
  3318. ret = qm_reset_prepare_ready(qm);
  3319. if (ret) {
  3320. pci_err(pdev, "Controller reset not ready!\n");
  3321. return ret;
  3322. }
  3323. /* PF obtains the information of VF by querying the register. */
  3324. qm_cmd_uninit(qm);
  3325. /* Whether VFs stop successfully, soft reset will continue. */
  3326. ret = qm_try_stop_vfs(qm, QM_PF_SRST_PREPARE, QM_SOFT_RESET);
  3327. if (ret)
  3328. pci_err(pdev, "failed to stop vfs by pf in soft reset.\n");
  3329. ret = hisi_qm_stop(qm, QM_SOFT_RESET);
  3330. if (ret) {
  3331. pci_err(pdev, "Fails to stop QM!\n");
  3332. qm_reset_bit_clear(qm);
  3333. return ret;
  3334. }
  3335. ret = qm_wait_vf_prepare_finish(qm);
  3336. if (ret)
  3337. pci_err(pdev, "failed to stop by vfs in soft reset!\n");
  3338. clear_bit(QM_RST_SCHED, &qm->misc_ctl);
  3339. return 0;
  3340. }
  3341. static void qm_dev_ecc_mbit_handle(struct hisi_qm *qm)
  3342. {
  3343. u32 nfe_enb = 0;
  3344. /* Kunpeng930 hardware automatically close master ooo when NFE occurs */
  3345. if (qm->ver >= QM_HW_V3)
  3346. return;
  3347. if (!qm->err_status.is_dev_ecc_mbit &&
  3348. qm->err_status.is_qm_ecc_mbit &&
  3349. qm->err_ini->close_axi_master_ooo) {
  3350. qm->err_ini->close_axi_master_ooo(qm);
  3351. } else if (qm->err_status.is_dev_ecc_mbit &&
  3352. !qm->err_status.is_qm_ecc_mbit &&
  3353. !qm->err_ini->close_axi_master_ooo) {
  3354. nfe_enb = readl(qm->io_base + QM_RAS_NFE_ENABLE);
  3355. writel(nfe_enb & QM_RAS_NFE_MBIT_DISABLE,
  3356. qm->io_base + QM_RAS_NFE_ENABLE);
  3357. writel(QM_ECC_MBIT, qm->io_base + QM_ABNORMAL_INT_SET);
  3358. }
  3359. }
  3360. static int qm_soft_reset(struct hisi_qm *qm)
  3361. {
  3362. struct pci_dev *pdev = qm->pdev;
  3363. int ret;
  3364. u32 val;
  3365. /* Ensure all doorbells and mailboxes received by QM */
  3366. ret = qm_check_req_recv(qm);
  3367. if (ret)
  3368. return ret;
  3369. if (qm->vfs_num) {
  3370. ret = qm_set_vf_mse(qm, false);
  3371. if (ret) {
  3372. pci_err(pdev, "Fails to disable vf MSE bit.\n");
  3373. return ret;
  3374. }
  3375. }
  3376. ret = qm->ops->set_msi(qm, false);
  3377. if (ret) {
  3378. pci_err(pdev, "Fails to disable PEH MSI bit.\n");
  3379. return ret;
  3380. }
  3381. qm_dev_ecc_mbit_handle(qm);
  3382. /* OOO register set and check */
  3383. writel(ACC_MASTER_GLOBAL_CTRL_SHUTDOWN,
  3384. qm->io_base + ACC_MASTER_GLOBAL_CTRL);
  3385. /* If bus lock, reset chip */
  3386. ret = readl_relaxed_poll_timeout(qm->io_base + ACC_MASTER_TRANS_RETURN,
  3387. val,
  3388. (val == ACC_MASTER_TRANS_RETURN_RW),
  3389. POLL_PERIOD, POLL_TIMEOUT);
  3390. if (ret) {
  3391. pci_emerg(pdev, "Bus lock! Please reset system.\n");
  3392. return ret;
  3393. }
  3394. if (qm->err_ini->close_sva_prefetch)
  3395. qm->err_ini->close_sva_prefetch(qm);
  3396. ret = qm_set_pf_mse(qm, false);
  3397. if (ret) {
  3398. pci_err(pdev, "Fails to disable pf MSE bit.\n");
  3399. return ret;
  3400. }
  3401. /* The reset related sub-control registers are not in PCI BAR */
  3402. if (ACPI_HANDLE(&pdev->dev)) {
  3403. unsigned long long value = 0;
  3404. acpi_status s;
  3405. s = acpi_evaluate_integer(ACPI_HANDLE(&pdev->dev),
  3406. qm->err_info.acpi_rst,
  3407. NULL, &value);
  3408. if (ACPI_FAILURE(s)) {
  3409. pci_err(pdev, "NO controller reset method!\n");
  3410. return -EIO;
  3411. }
  3412. if (value) {
  3413. pci_err(pdev, "Reset step %llu failed!\n", value);
  3414. return -EIO;
  3415. }
  3416. } else {
  3417. pci_err(pdev, "No reset method!\n");
  3418. return -EINVAL;
  3419. }
  3420. return 0;
  3421. }
  3422. static int qm_vf_reset_done(struct hisi_qm *qm)
  3423. {
  3424. struct hisi_qm_list *qm_list = qm->qm_list;
  3425. struct pci_dev *pdev = qm->pdev;
  3426. struct pci_dev *virtfn;
  3427. struct hisi_qm *vf_qm;
  3428. int ret = 0;
  3429. mutex_lock(&qm_list->lock);
  3430. list_for_each_entry(vf_qm, &qm_list->list, list) {
  3431. virtfn = vf_qm->pdev;
  3432. if (virtfn == pdev)
  3433. continue;
  3434. if (pci_physfn(virtfn) == pdev) {
  3435. /* enable VFs PCIE BAR configuration */
  3436. pci_restore_state(virtfn);
  3437. ret = qm_restart(vf_qm);
  3438. if (ret)
  3439. goto restart_fail;
  3440. }
  3441. }
  3442. restart_fail:
  3443. mutex_unlock(&qm_list->lock);
  3444. return ret;
  3445. }
  3446. static int qm_try_start_vfs(struct hisi_qm *qm, enum qm_mb_cmd cmd)
  3447. {
  3448. struct pci_dev *pdev = qm->pdev;
  3449. int ret;
  3450. if (!qm->vfs_num)
  3451. return 0;
  3452. ret = qm_vf_q_assign(qm, qm->vfs_num);
  3453. if (ret) {
  3454. pci_err(pdev, "failed to assign VFs, ret = %d.\n", ret);
  3455. return ret;
  3456. }
  3457. /* Kunpeng930 supports to notify VFs to start after PF reset. */
  3458. if (test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps)) {
  3459. ret = qm_ping_all_vfs(qm, cmd);
  3460. if (ret)
  3461. pci_warn(pdev, "failed to send cmd to all VFs after PF reset!\n");
  3462. } else {
  3463. ret = qm_vf_reset_done(qm);
  3464. if (ret)
  3465. pci_warn(pdev, "failed to start vfs, ret = %d.\n", ret);
  3466. }
  3467. return ret;
  3468. }
  3469. static int qm_dev_hw_init(struct hisi_qm *qm)
  3470. {
  3471. return qm->err_ini->hw_init(qm);
  3472. }
  3473. static void qm_restart_prepare(struct hisi_qm *qm)
  3474. {
  3475. u32 value;
  3476. if (qm->err_ini->open_sva_prefetch)
  3477. qm->err_ini->open_sva_prefetch(qm);
  3478. if (qm->ver >= QM_HW_V3)
  3479. return;
  3480. if (!qm->err_status.is_qm_ecc_mbit &&
  3481. !qm->err_status.is_dev_ecc_mbit)
  3482. return;
  3483. /* temporarily close the OOO port used for PEH to write out MSI */
  3484. value = readl(qm->io_base + ACC_AM_CFG_PORT_WR_EN);
  3485. writel(value & ~qm->err_info.msi_wr_port,
  3486. qm->io_base + ACC_AM_CFG_PORT_WR_EN);
  3487. /* clear dev ecc 2bit error source if having */
  3488. value = qm_get_dev_err_status(qm) & qm->err_info.ecc_2bits_mask;
  3489. if (value && qm->err_ini->clear_dev_hw_err_status)
  3490. qm->err_ini->clear_dev_hw_err_status(qm, value);
  3491. /* clear QM ecc mbit error source */
  3492. writel(QM_ECC_MBIT, qm->io_base + QM_ABNORMAL_INT_SOURCE);
  3493. /* clear AM Reorder Buffer ecc mbit source */
  3494. writel(ACC_ROB_ECC_ERR_MULTPL, qm->io_base + ACC_AM_ROB_ECC_INT_STS);
  3495. }
  3496. static void qm_restart_done(struct hisi_qm *qm)
  3497. {
  3498. u32 value;
  3499. if (qm->ver >= QM_HW_V3)
  3500. goto clear_flags;
  3501. if (!qm->err_status.is_qm_ecc_mbit &&
  3502. !qm->err_status.is_dev_ecc_mbit)
  3503. return;
  3504. /* open the OOO port for PEH to write out MSI */
  3505. value = readl(qm->io_base + ACC_AM_CFG_PORT_WR_EN);
  3506. value |= qm->err_info.msi_wr_port;
  3507. writel(value, qm->io_base + ACC_AM_CFG_PORT_WR_EN);
  3508. clear_flags:
  3509. qm->err_status.is_qm_ecc_mbit = false;
  3510. qm->err_status.is_dev_ecc_mbit = false;
  3511. }
  3512. static int qm_controller_reset_done(struct hisi_qm *qm)
  3513. {
  3514. struct pci_dev *pdev = qm->pdev;
  3515. int ret;
  3516. ret = qm->ops->set_msi(qm, true);
  3517. if (ret) {
  3518. pci_err(pdev, "Fails to enable PEH MSI bit!\n");
  3519. return ret;
  3520. }
  3521. ret = qm_set_pf_mse(qm, true);
  3522. if (ret) {
  3523. pci_err(pdev, "Fails to enable pf MSE bit!\n");
  3524. return ret;
  3525. }
  3526. if (qm->vfs_num) {
  3527. ret = qm_set_vf_mse(qm, true);
  3528. if (ret) {
  3529. pci_err(pdev, "Fails to enable vf MSE bit!\n");
  3530. return ret;
  3531. }
  3532. }
  3533. ret = qm_dev_hw_init(qm);
  3534. if (ret) {
  3535. pci_err(pdev, "Failed to init device\n");
  3536. return ret;
  3537. }
  3538. qm_restart_prepare(qm);
  3539. hisi_qm_dev_err_init(qm);
  3540. if (qm->err_ini->open_axi_master_ooo)
  3541. qm->err_ini->open_axi_master_ooo(qm);
  3542. ret = qm_dev_mem_reset(qm);
  3543. if (ret) {
  3544. pci_err(pdev, "failed to reset device memory\n");
  3545. return ret;
  3546. }
  3547. ret = qm_restart(qm);
  3548. if (ret) {
  3549. pci_err(pdev, "Failed to start QM!\n");
  3550. return ret;
  3551. }
  3552. ret = qm_try_start_vfs(qm, QM_PF_RESET_DONE);
  3553. if (ret)
  3554. pci_err(pdev, "failed to start vfs by pf in soft reset.\n");
  3555. ret = qm_wait_vf_prepare_finish(qm);
  3556. if (ret)
  3557. pci_err(pdev, "failed to start by vfs in soft reset!\n");
  3558. qm_cmd_init(qm);
  3559. qm_restart_done(qm);
  3560. qm_reset_bit_clear(qm);
  3561. return 0;
  3562. }
  3563. static int qm_controller_reset(struct hisi_qm *qm)
  3564. {
  3565. struct pci_dev *pdev = qm->pdev;
  3566. int ret;
  3567. pci_info(pdev, "Controller resetting...\n");
  3568. ret = qm_controller_reset_prepare(qm);
  3569. if (ret) {
  3570. hisi_qm_set_hw_reset(qm, QM_RESET_STOP_TX_OFFSET);
  3571. hisi_qm_set_hw_reset(qm, QM_RESET_STOP_RX_OFFSET);
  3572. clear_bit(QM_RST_SCHED, &qm->misc_ctl);
  3573. return ret;
  3574. }
  3575. hisi_qm_show_last_dfx_regs(qm);
  3576. if (qm->err_ini->show_last_dfx_regs)
  3577. qm->err_ini->show_last_dfx_regs(qm);
  3578. ret = qm_soft_reset(qm);
  3579. if (ret) {
  3580. pci_err(pdev, "Controller reset failed (%d)\n", ret);
  3581. qm_reset_bit_clear(qm);
  3582. return ret;
  3583. }
  3584. ret = qm_controller_reset_done(qm);
  3585. if (ret) {
  3586. qm_reset_bit_clear(qm);
  3587. return ret;
  3588. }
  3589. pci_info(pdev, "Controller reset complete\n");
  3590. return 0;
  3591. }
  3592. /**
  3593. * hisi_qm_dev_slot_reset() - slot reset
  3594. * @pdev: the PCIe device
  3595. *
  3596. * This function offers QM relate PCIe device reset interface. Drivers which
  3597. * use QM can use this function as slot_reset in its struct pci_error_handlers.
  3598. */
  3599. pci_ers_result_t hisi_qm_dev_slot_reset(struct pci_dev *pdev)
  3600. {
  3601. struct hisi_qm *qm = pci_get_drvdata(pdev);
  3602. int ret;
  3603. if (pdev->is_virtfn)
  3604. return PCI_ERS_RESULT_RECOVERED;
  3605. /* reset pcie device controller */
  3606. ret = qm_controller_reset(qm);
  3607. if (ret) {
  3608. pci_err(pdev, "Controller reset failed (%d)\n", ret);
  3609. return PCI_ERS_RESULT_DISCONNECT;
  3610. }
  3611. return PCI_ERS_RESULT_RECOVERED;
  3612. }
  3613. EXPORT_SYMBOL_GPL(hisi_qm_dev_slot_reset);
  3614. void hisi_qm_reset_prepare(struct pci_dev *pdev)
  3615. {
  3616. struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(pdev));
  3617. struct hisi_qm *qm = pci_get_drvdata(pdev);
  3618. u32 delay = 0;
  3619. int ret;
  3620. hisi_qm_dev_err_uninit(pf_qm);
  3621. /*
  3622. * Check whether there is an ECC mbit error, If it occurs, need to
  3623. * wait for soft reset to fix it.
  3624. */
  3625. while (qm_check_dev_error(pf_qm)) {
  3626. msleep(++delay);
  3627. if (delay > QM_RESET_WAIT_TIMEOUT)
  3628. return;
  3629. }
  3630. ret = qm_reset_prepare_ready(qm);
  3631. if (ret) {
  3632. pci_err(pdev, "FLR not ready!\n");
  3633. return;
  3634. }
  3635. /* PF obtains the information of VF by querying the register. */
  3636. if (qm->fun_type == QM_HW_PF)
  3637. qm_cmd_uninit(qm);
  3638. ret = qm_try_stop_vfs(qm, QM_PF_FLR_PREPARE, QM_FLR);
  3639. if (ret)
  3640. pci_err(pdev, "failed to stop vfs by pf in FLR.\n");
  3641. ret = hisi_qm_stop(qm, QM_FLR);
  3642. if (ret) {
  3643. pci_err(pdev, "Failed to stop QM, ret = %d.\n", ret);
  3644. hisi_qm_set_hw_reset(qm, QM_RESET_STOP_TX_OFFSET);
  3645. hisi_qm_set_hw_reset(qm, QM_RESET_STOP_RX_OFFSET);
  3646. return;
  3647. }
  3648. ret = qm_wait_vf_prepare_finish(qm);
  3649. if (ret)
  3650. pci_err(pdev, "failed to stop by vfs in FLR!\n");
  3651. pci_info(pdev, "FLR resetting...\n");
  3652. }
  3653. EXPORT_SYMBOL_GPL(hisi_qm_reset_prepare);
  3654. static bool qm_flr_reset_complete(struct pci_dev *pdev)
  3655. {
  3656. struct pci_dev *pf_pdev = pci_physfn(pdev);
  3657. struct hisi_qm *qm = pci_get_drvdata(pf_pdev);
  3658. u32 id;
  3659. pci_read_config_dword(qm->pdev, PCI_COMMAND, &id);
  3660. if (id == QM_PCI_COMMAND_INVALID) {
  3661. pci_err(pdev, "Device can not be used!\n");
  3662. return false;
  3663. }
  3664. return true;
  3665. }
  3666. void hisi_qm_reset_done(struct pci_dev *pdev)
  3667. {
  3668. struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(pdev));
  3669. struct hisi_qm *qm = pci_get_drvdata(pdev);
  3670. int ret;
  3671. if (qm->fun_type == QM_HW_PF) {
  3672. ret = qm_dev_hw_init(qm);
  3673. if (ret) {
  3674. pci_err(pdev, "Failed to init PF, ret = %d.\n", ret);
  3675. goto flr_done;
  3676. }
  3677. }
  3678. hisi_qm_dev_err_init(pf_qm);
  3679. ret = qm_restart(qm);
  3680. if (ret) {
  3681. pci_err(pdev, "Failed to start QM, ret = %d.\n", ret);
  3682. goto flr_done;
  3683. }
  3684. ret = qm_try_start_vfs(qm, QM_PF_RESET_DONE);
  3685. if (ret)
  3686. pci_err(pdev, "failed to start vfs by pf in FLR.\n");
  3687. ret = qm_wait_vf_prepare_finish(qm);
  3688. if (ret)
  3689. pci_err(pdev, "failed to start by vfs in FLR!\n");
  3690. flr_done:
  3691. if (qm->fun_type == QM_HW_PF)
  3692. qm_cmd_init(qm);
  3693. if (qm_flr_reset_complete(pdev))
  3694. pci_info(pdev, "FLR reset complete\n");
  3695. qm_reset_bit_clear(qm);
  3696. }
  3697. EXPORT_SYMBOL_GPL(hisi_qm_reset_done);
  3698. static irqreturn_t qm_abnormal_irq(int irq, void *data)
  3699. {
  3700. struct hisi_qm *qm = data;
  3701. enum acc_err_result ret;
  3702. atomic64_inc(&qm->debug.dfx.abnormal_irq_cnt);
  3703. ret = qm_process_dev_error(qm);
  3704. if (ret == ACC_ERR_NEED_RESET &&
  3705. !test_bit(QM_DRIVER_REMOVING, &qm->misc_ctl) &&
  3706. !test_and_set_bit(QM_RST_SCHED, &qm->misc_ctl))
  3707. schedule_work(&qm->rst_work);
  3708. return IRQ_HANDLED;
  3709. }
  3710. /**
  3711. * hisi_qm_dev_shutdown() - Shutdown device.
  3712. * @pdev: The device will be shutdown.
  3713. *
  3714. * This function will stop qm when OS shutdown or rebooting.
  3715. */
  3716. void hisi_qm_dev_shutdown(struct pci_dev *pdev)
  3717. {
  3718. struct hisi_qm *qm = pci_get_drvdata(pdev);
  3719. int ret;
  3720. ret = hisi_qm_stop(qm, QM_NORMAL);
  3721. if (ret)
  3722. dev_err(&pdev->dev, "Fail to stop qm in shutdown!\n");
  3723. }
  3724. EXPORT_SYMBOL_GPL(hisi_qm_dev_shutdown);
  3725. static void hisi_qm_controller_reset(struct work_struct *rst_work)
  3726. {
  3727. struct hisi_qm *qm = container_of(rst_work, struct hisi_qm, rst_work);
  3728. int ret;
  3729. ret = qm_pm_get_sync(qm);
  3730. if (ret) {
  3731. clear_bit(QM_RST_SCHED, &qm->misc_ctl);
  3732. return;
  3733. }
  3734. /* reset pcie device controller */
  3735. ret = qm_controller_reset(qm);
  3736. if (ret)
  3737. dev_err(&qm->pdev->dev, "controller reset failed (%d)\n", ret);
  3738. qm_pm_put_sync(qm);
  3739. }
  3740. static void qm_pf_reset_vf_prepare(struct hisi_qm *qm,
  3741. enum qm_stop_reason stop_reason)
  3742. {
  3743. enum qm_mb_cmd cmd = QM_VF_PREPARE_DONE;
  3744. struct pci_dev *pdev = qm->pdev;
  3745. int ret;
  3746. ret = qm_reset_prepare_ready(qm);
  3747. if (ret) {
  3748. dev_err(&pdev->dev, "reset prepare not ready!\n");
  3749. atomic_set(&qm->status.flags, QM_STOP);
  3750. cmd = QM_VF_PREPARE_FAIL;
  3751. goto err_prepare;
  3752. }
  3753. ret = hisi_qm_stop(qm, stop_reason);
  3754. if (ret) {
  3755. dev_err(&pdev->dev, "failed to stop QM, ret = %d.\n", ret);
  3756. atomic_set(&qm->status.flags, QM_STOP);
  3757. cmd = QM_VF_PREPARE_FAIL;
  3758. goto err_prepare;
  3759. } else {
  3760. goto out;
  3761. }
  3762. err_prepare:
  3763. hisi_qm_set_hw_reset(qm, QM_RESET_STOP_TX_OFFSET);
  3764. hisi_qm_set_hw_reset(qm, QM_RESET_STOP_RX_OFFSET);
  3765. out:
  3766. pci_save_state(pdev);
  3767. ret = qm_ping_pf(qm, cmd);
  3768. if (ret)
  3769. dev_warn(&pdev->dev, "PF responds timeout in reset prepare!\n");
  3770. }
  3771. static void qm_pf_reset_vf_done(struct hisi_qm *qm)
  3772. {
  3773. enum qm_mb_cmd cmd = QM_VF_START_DONE;
  3774. struct pci_dev *pdev = qm->pdev;
  3775. int ret;
  3776. pci_restore_state(pdev);
  3777. ret = hisi_qm_start(qm);
  3778. if (ret) {
  3779. dev_err(&pdev->dev, "failed to start QM, ret = %d.\n", ret);
  3780. cmd = QM_VF_START_FAIL;
  3781. }
  3782. qm_cmd_init(qm);
  3783. ret = qm_ping_pf(qm, cmd);
  3784. if (ret)
  3785. dev_warn(&pdev->dev, "PF responds timeout in reset done!\n");
  3786. qm_reset_bit_clear(qm);
  3787. }
  3788. static int qm_wait_pf_reset_finish(struct hisi_qm *qm)
  3789. {
  3790. struct device *dev = &qm->pdev->dev;
  3791. u32 val, cmd;
  3792. u64 msg;
  3793. int ret;
  3794. /* Wait for reset to finish */
  3795. ret = readl_relaxed_poll_timeout(qm->io_base + QM_IFC_INT_SOURCE_V, val,
  3796. val == BIT(0), QM_VF_RESET_WAIT_US,
  3797. QM_VF_RESET_WAIT_TIMEOUT_US);
  3798. /* hardware completion status should be available by this time */
  3799. if (ret) {
  3800. dev_err(dev, "couldn't get reset done status from PF, timeout!\n");
  3801. return -ETIMEDOUT;
  3802. }
  3803. /*
  3804. * Whether message is got successfully,
  3805. * VF needs to ack PF by clearing the interrupt.
  3806. */
  3807. ret = qm_get_mb_cmd(qm, &msg, 0);
  3808. qm_clear_cmd_interrupt(qm, 0);
  3809. if (ret) {
  3810. dev_err(dev, "failed to get msg from PF in reset done!\n");
  3811. return ret;
  3812. }
  3813. cmd = msg & QM_MB_CMD_DATA_MASK;
  3814. if (cmd != QM_PF_RESET_DONE) {
  3815. dev_err(dev, "the cmd(%u) is not reset done!\n", cmd);
  3816. ret = -EINVAL;
  3817. }
  3818. return ret;
  3819. }
  3820. static void qm_pf_reset_vf_process(struct hisi_qm *qm,
  3821. enum qm_stop_reason stop_reason)
  3822. {
  3823. struct device *dev = &qm->pdev->dev;
  3824. int ret;
  3825. dev_info(dev, "device reset start...\n");
  3826. /* The message is obtained by querying the register during resetting */
  3827. qm_cmd_uninit(qm);
  3828. qm_pf_reset_vf_prepare(qm, stop_reason);
  3829. ret = qm_wait_pf_reset_finish(qm);
  3830. if (ret)
  3831. goto err_get_status;
  3832. qm_pf_reset_vf_done(qm);
  3833. dev_info(dev, "device reset done.\n");
  3834. return;
  3835. err_get_status:
  3836. qm_cmd_init(qm);
  3837. qm_reset_bit_clear(qm);
  3838. }
  3839. static void qm_handle_cmd_msg(struct hisi_qm *qm, u32 fun_num)
  3840. {
  3841. struct device *dev = &qm->pdev->dev;
  3842. u64 msg;
  3843. u32 cmd;
  3844. int ret;
  3845. /*
  3846. * Get the msg from source by sending mailbox. Whether message is got
  3847. * successfully, destination needs to ack source by clearing the interrupt.
  3848. */
  3849. ret = qm_get_mb_cmd(qm, &msg, fun_num);
  3850. qm_clear_cmd_interrupt(qm, BIT(fun_num));
  3851. if (ret) {
  3852. dev_err(dev, "failed to get msg from source!\n");
  3853. return;
  3854. }
  3855. cmd = msg & QM_MB_CMD_DATA_MASK;
  3856. switch (cmd) {
  3857. case QM_PF_FLR_PREPARE:
  3858. qm_pf_reset_vf_process(qm, QM_FLR);
  3859. break;
  3860. case QM_PF_SRST_PREPARE:
  3861. qm_pf_reset_vf_process(qm, QM_SOFT_RESET);
  3862. break;
  3863. case QM_VF_GET_QOS:
  3864. qm_vf_get_qos(qm, fun_num);
  3865. break;
  3866. case QM_PF_SET_QOS:
  3867. qm->mb_qos = msg >> QM_MB_CMD_DATA_SHIFT;
  3868. break;
  3869. default:
  3870. dev_err(dev, "unsupported cmd %u sent by function(%u)!\n", cmd, fun_num);
  3871. break;
  3872. }
  3873. }
  3874. static void qm_cmd_process(struct work_struct *cmd_process)
  3875. {
  3876. struct hisi_qm *qm = container_of(cmd_process,
  3877. struct hisi_qm, cmd_process);
  3878. u32 vfs_num = qm->vfs_num;
  3879. u64 val;
  3880. u32 i;
  3881. if (qm->fun_type == QM_HW_PF) {
  3882. val = readq(qm->io_base + QM_IFC_INT_SOURCE_P);
  3883. if (!val)
  3884. return;
  3885. for (i = 1; i <= vfs_num; i++) {
  3886. if (val & BIT(i))
  3887. qm_handle_cmd_msg(qm, i);
  3888. }
  3889. return;
  3890. }
  3891. qm_handle_cmd_msg(qm, 0);
  3892. }
  3893. /**
  3894. * hisi_qm_alg_register() - Register alg to crypto and add qm to qm_list.
  3895. * @qm: The qm needs add.
  3896. * @qm_list: The qm list.
  3897. *
  3898. * This function adds qm to qm list, and will register algorithm to
  3899. * crypto when the qm list is empty.
  3900. */
  3901. int hisi_qm_alg_register(struct hisi_qm *qm, struct hisi_qm_list *qm_list)
  3902. {
  3903. struct device *dev = &qm->pdev->dev;
  3904. int flag = 0;
  3905. int ret = 0;
  3906. mutex_lock(&qm_list->lock);
  3907. if (list_empty(&qm_list->list))
  3908. flag = 1;
  3909. list_add_tail(&qm->list, &qm_list->list);
  3910. mutex_unlock(&qm_list->lock);
  3911. if (qm->ver <= QM_HW_V2 && qm->use_sva) {
  3912. dev_info(dev, "HW V2 not both use uacce sva mode and hardware crypto algs.\n");
  3913. return 0;
  3914. }
  3915. if (flag) {
  3916. ret = qm_list->register_to_crypto(qm);
  3917. if (ret) {
  3918. mutex_lock(&qm_list->lock);
  3919. list_del(&qm->list);
  3920. mutex_unlock(&qm_list->lock);
  3921. }
  3922. }
  3923. return ret;
  3924. }
  3925. EXPORT_SYMBOL_GPL(hisi_qm_alg_register);
  3926. /**
  3927. * hisi_qm_alg_unregister() - Unregister alg from crypto and delete qm from
  3928. * qm list.
  3929. * @qm: The qm needs delete.
  3930. * @qm_list: The qm list.
  3931. *
  3932. * This function deletes qm from qm list, and will unregister algorithm
  3933. * from crypto when the qm list is empty.
  3934. */
  3935. void hisi_qm_alg_unregister(struct hisi_qm *qm, struct hisi_qm_list *qm_list)
  3936. {
  3937. mutex_lock(&qm_list->lock);
  3938. list_del(&qm->list);
  3939. mutex_unlock(&qm_list->lock);
  3940. if (qm->ver <= QM_HW_V2 && qm->use_sva)
  3941. return;
  3942. if (list_empty(&qm_list->list))
  3943. qm_list->unregister_from_crypto(qm);
  3944. }
  3945. EXPORT_SYMBOL_GPL(hisi_qm_alg_unregister);
  3946. static void qm_unregister_abnormal_irq(struct hisi_qm *qm)
  3947. {
  3948. struct pci_dev *pdev = qm->pdev;
  3949. u32 irq_vector, val;
  3950. if (qm->fun_type == QM_HW_VF)
  3951. return;
  3952. val = hisi_qm_get_hw_info(qm, qm_basic_info, QM_ABN_IRQ_TYPE_CAP, qm->cap_ver);
  3953. if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_ABN_IRQ_TYPE_MASK))
  3954. return;
  3955. irq_vector = val & QM_IRQ_VECTOR_MASK;
  3956. free_irq(pci_irq_vector(pdev, irq_vector), qm);
  3957. }
  3958. static int qm_register_abnormal_irq(struct hisi_qm *qm)
  3959. {
  3960. struct pci_dev *pdev = qm->pdev;
  3961. u32 irq_vector, val;
  3962. int ret;
  3963. if (qm->fun_type == QM_HW_VF)
  3964. return 0;
  3965. val = hisi_qm_get_hw_info(qm, qm_basic_info, QM_ABN_IRQ_TYPE_CAP, qm->cap_ver);
  3966. if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_ABN_IRQ_TYPE_MASK))
  3967. return 0;
  3968. irq_vector = val & QM_IRQ_VECTOR_MASK;
  3969. ret = request_irq(pci_irq_vector(pdev, irq_vector), qm_abnormal_irq, 0, qm->dev_name, qm);
  3970. if (ret)
  3971. dev_err(&qm->pdev->dev, "failed to request abnormal irq, ret = %d", ret);
  3972. return ret;
  3973. }
  3974. static void qm_unregister_mb_cmd_irq(struct hisi_qm *qm)
  3975. {
  3976. struct pci_dev *pdev = qm->pdev;
  3977. u32 irq_vector, val;
  3978. val = hisi_qm_get_hw_info(qm, qm_basic_info, QM_PF2VF_IRQ_TYPE_CAP, qm->cap_ver);
  3979. if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
  3980. return;
  3981. irq_vector = val & QM_IRQ_VECTOR_MASK;
  3982. free_irq(pci_irq_vector(pdev, irq_vector), qm);
  3983. }
  3984. static int qm_register_mb_cmd_irq(struct hisi_qm *qm)
  3985. {
  3986. struct pci_dev *pdev = qm->pdev;
  3987. u32 irq_vector, val;
  3988. int ret;
  3989. val = hisi_qm_get_hw_info(qm, qm_basic_info, QM_PF2VF_IRQ_TYPE_CAP, qm->cap_ver);
  3990. if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
  3991. return 0;
  3992. irq_vector = val & QM_IRQ_VECTOR_MASK;
  3993. ret = request_irq(pci_irq_vector(pdev, irq_vector), qm_mb_cmd_irq, 0, qm->dev_name, qm);
  3994. if (ret)
  3995. dev_err(&pdev->dev, "failed to request function communication irq, ret = %d", ret);
  3996. return ret;
  3997. }
  3998. static void qm_unregister_aeq_irq(struct hisi_qm *qm)
  3999. {
  4000. struct pci_dev *pdev = qm->pdev;
  4001. u32 irq_vector, val;
  4002. val = hisi_qm_get_hw_info(qm, qm_basic_info, QM_AEQ_IRQ_TYPE_CAP, qm->cap_ver);
  4003. if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
  4004. return;
  4005. irq_vector = val & QM_IRQ_VECTOR_MASK;
  4006. free_irq(pci_irq_vector(pdev, irq_vector), qm);
  4007. }
  4008. static int qm_register_aeq_irq(struct hisi_qm *qm)
  4009. {
  4010. struct pci_dev *pdev = qm->pdev;
  4011. u32 irq_vector, val;
  4012. int ret;
  4013. val = hisi_qm_get_hw_info(qm, qm_basic_info, QM_AEQ_IRQ_TYPE_CAP, qm->cap_ver);
  4014. if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
  4015. return 0;
  4016. irq_vector = val & QM_IRQ_VECTOR_MASK;
  4017. ret = request_threaded_irq(pci_irq_vector(pdev, irq_vector), qm_aeq_irq,
  4018. qm_aeq_thread, 0, qm->dev_name, qm);
  4019. if (ret)
  4020. dev_err(&pdev->dev, "failed to request eq irq, ret = %d", ret);
  4021. return ret;
  4022. }
  4023. static void qm_unregister_eq_irq(struct hisi_qm *qm)
  4024. {
  4025. struct pci_dev *pdev = qm->pdev;
  4026. u32 irq_vector, val;
  4027. val = hisi_qm_get_hw_info(qm, qm_basic_info, QM_EQ_IRQ_TYPE_CAP, qm->cap_ver);
  4028. if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
  4029. return;
  4030. irq_vector = val & QM_IRQ_VECTOR_MASK;
  4031. free_irq(pci_irq_vector(pdev, irq_vector), qm);
  4032. }
  4033. static int qm_register_eq_irq(struct hisi_qm *qm)
  4034. {
  4035. struct pci_dev *pdev = qm->pdev;
  4036. u32 irq_vector, val;
  4037. int ret;
  4038. val = hisi_qm_get_hw_info(qm, qm_basic_info, QM_EQ_IRQ_TYPE_CAP, qm->cap_ver);
  4039. if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
  4040. return 0;
  4041. irq_vector = val & QM_IRQ_VECTOR_MASK;
  4042. ret = request_irq(pci_irq_vector(pdev, irq_vector), qm_irq, 0, qm->dev_name, qm);
  4043. if (ret)
  4044. dev_err(&pdev->dev, "failed to request eq irq, ret = %d", ret);
  4045. return ret;
  4046. }
  4047. static void qm_irqs_unregister(struct hisi_qm *qm)
  4048. {
  4049. qm_unregister_mb_cmd_irq(qm);
  4050. qm_unregister_abnormal_irq(qm);
  4051. qm_unregister_aeq_irq(qm);
  4052. qm_unregister_eq_irq(qm);
  4053. }
  4054. static int qm_irqs_register(struct hisi_qm *qm)
  4055. {
  4056. int ret;
  4057. ret = qm_register_eq_irq(qm);
  4058. if (ret)
  4059. return ret;
  4060. ret = qm_register_aeq_irq(qm);
  4061. if (ret)
  4062. goto free_eq_irq;
  4063. ret = qm_register_abnormal_irq(qm);
  4064. if (ret)
  4065. goto free_aeq_irq;
  4066. ret = qm_register_mb_cmd_irq(qm);
  4067. if (ret)
  4068. goto free_abnormal_irq;
  4069. return 0;
  4070. free_abnormal_irq:
  4071. qm_unregister_abnormal_irq(qm);
  4072. free_aeq_irq:
  4073. qm_unregister_aeq_irq(qm);
  4074. free_eq_irq:
  4075. qm_unregister_eq_irq(qm);
  4076. return ret;
  4077. }
  4078. static int qm_get_qp_num(struct hisi_qm *qm)
  4079. {
  4080. struct device *dev = &qm->pdev->dev;
  4081. bool is_db_isolation;
  4082. /* VF's qp_num assigned by PF in v2, and VF can get qp_num by vft. */
  4083. if (qm->fun_type == QM_HW_VF) {
  4084. if (qm->ver != QM_HW_V1)
  4085. /* v2 starts to support get vft by mailbox */
  4086. return hisi_qm_get_vft(qm, &qm->qp_base, &qm->qp_num);
  4087. return 0;
  4088. }
  4089. is_db_isolation = test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps);
  4090. qm->ctrl_qp_num = hisi_qm_get_hw_info(qm, qm_basic_info, QM_TOTAL_QP_NUM_CAP, true);
  4091. qm->max_qp_num = hisi_qm_get_hw_info(qm, qm_basic_info,
  4092. QM_FUNC_MAX_QP_CAP, is_db_isolation);
  4093. if (qm->qp_num <= qm->max_qp_num)
  4094. return 0;
  4095. if (test_bit(QM_MODULE_PARAM, &qm->misc_ctl)) {
  4096. /* Check whether the set qp number is valid */
  4097. dev_err(dev, "qp num(%u) is more than max qp num(%u)!\n",
  4098. qm->qp_num, qm->max_qp_num);
  4099. return -EINVAL;
  4100. }
  4101. dev_info(dev, "Default qp num(%u) is too big, reset it to Function's max qp num(%u)!\n",
  4102. qm->qp_num, qm->max_qp_num);
  4103. qm->qp_num = qm->max_qp_num;
  4104. qm->debug.curr_qm_qp_num = qm->qp_num;
  4105. return 0;
  4106. }
  4107. static void qm_get_hw_caps(struct hisi_qm *qm)
  4108. {
  4109. const struct hisi_qm_cap_info *cap_info = qm->fun_type == QM_HW_PF ?
  4110. qm_cap_info_pf : qm_cap_info_vf;
  4111. u32 size = qm->fun_type == QM_HW_PF ? ARRAY_SIZE(qm_cap_info_pf) :
  4112. ARRAY_SIZE(qm_cap_info_vf);
  4113. u32 val, i;
  4114. /* Doorbell isolate register is a independent register. */
  4115. val = hisi_qm_get_hw_info(qm, qm_cap_info_comm, QM_SUPPORT_DB_ISOLATION, true);
  4116. if (val)
  4117. set_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps);
  4118. if (qm->ver >= QM_HW_V3) {
  4119. val = readl(qm->io_base + QM_FUNC_CAPS_REG);
  4120. qm->cap_ver = val & QM_CAPBILITY_VERSION;
  4121. }
  4122. /* Get PF/VF common capbility */
  4123. for (i = 1; i < ARRAY_SIZE(qm_cap_info_comm); i++) {
  4124. val = hisi_qm_get_hw_info(qm, qm_cap_info_comm, i, qm->cap_ver);
  4125. if (val)
  4126. set_bit(qm_cap_info_comm[i].type, &qm->caps);
  4127. }
  4128. /* Get PF/VF different capbility */
  4129. for (i = 0; i < size; i++) {
  4130. val = hisi_qm_get_hw_info(qm, cap_info, i, qm->cap_ver);
  4131. if (val)
  4132. set_bit(cap_info[i].type, &qm->caps);
  4133. }
  4134. }
  4135. static int qm_get_pci_res(struct hisi_qm *qm)
  4136. {
  4137. struct pci_dev *pdev = qm->pdev;
  4138. struct device *dev = &pdev->dev;
  4139. int ret;
  4140. ret = pci_request_mem_regions(pdev, qm->dev_name);
  4141. if (ret < 0) {
  4142. dev_err(dev, "Failed to request mem regions!\n");
  4143. return ret;
  4144. }
  4145. qm->phys_base = pci_resource_start(pdev, PCI_BAR_2);
  4146. qm->io_base = ioremap(qm->phys_base, pci_resource_len(pdev, PCI_BAR_2));
  4147. if (!qm->io_base) {
  4148. ret = -EIO;
  4149. goto err_request_mem_regions;
  4150. }
  4151. qm_get_hw_caps(qm);
  4152. if (test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps)) {
  4153. qm->db_interval = QM_QP_DB_INTERVAL;
  4154. qm->db_phys_base = pci_resource_start(pdev, PCI_BAR_4);
  4155. qm->db_io_base = ioremap(qm->db_phys_base,
  4156. pci_resource_len(pdev, PCI_BAR_4));
  4157. if (!qm->db_io_base) {
  4158. ret = -EIO;
  4159. goto err_ioremap;
  4160. }
  4161. } else {
  4162. qm->db_phys_base = qm->phys_base;
  4163. qm->db_io_base = qm->io_base;
  4164. qm->db_interval = 0;
  4165. }
  4166. ret = qm_get_qp_num(qm);
  4167. if (ret)
  4168. goto err_db_ioremap;
  4169. return 0;
  4170. err_db_ioremap:
  4171. if (test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps))
  4172. iounmap(qm->db_io_base);
  4173. err_ioremap:
  4174. iounmap(qm->io_base);
  4175. err_request_mem_regions:
  4176. pci_release_mem_regions(pdev);
  4177. return ret;
  4178. }
  4179. static int hisi_qm_pci_init(struct hisi_qm *qm)
  4180. {
  4181. struct pci_dev *pdev = qm->pdev;
  4182. struct device *dev = &pdev->dev;
  4183. unsigned int num_vec;
  4184. int ret;
  4185. ret = pci_enable_device_mem(pdev);
  4186. if (ret < 0) {
  4187. dev_err(dev, "Failed to enable device mem!\n");
  4188. return ret;
  4189. }
  4190. ret = qm_get_pci_res(qm);
  4191. if (ret)
  4192. goto err_disable_pcidev;
  4193. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
  4194. if (ret < 0)
  4195. goto err_get_pci_res;
  4196. pci_set_master(pdev);
  4197. num_vec = qm_get_irq_num(qm);
  4198. ret = pci_alloc_irq_vectors(pdev, num_vec, num_vec, PCI_IRQ_MSI);
  4199. if (ret < 0) {
  4200. dev_err(dev, "Failed to enable MSI vectors!\n");
  4201. goto err_get_pci_res;
  4202. }
  4203. return 0;
  4204. err_get_pci_res:
  4205. qm_put_pci_res(qm);
  4206. err_disable_pcidev:
  4207. pci_disable_device(pdev);
  4208. return ret;
  4209. }
  4210. static int hisi_qm_init_work(struct hisi_qm *qm)
  4211. {
  4212. int i;
  4213. for (i = 0; i < qm->qp_num; i++)
  4214. INIT_WORK(&qm->poll_data[i].work, qm_work_process);
  4215. if (qm->fun_type == QM_HW_PF)
  4216. INIT_WORK(&qm->rst_work, hisi_qm_controller_reset);
  4217. if (qm->ver > QM_HW_V2)
  4218. INIT_WORK(&qm->cmd_process, qm_cmd_process);
  4219. qm->wq = alloc_workqueue("%s", WQ_HIGHPRI | WQ_MEM_RECLAIM |
  4220. WQ_UNBOUND, num_online_cpus(),
  4221. pci_name(qm->pdev));
  4222. if (!qm->wq) {
  4223. pci_err(qm->pdev, "failed to alloc workqueue!\n");
  4224. return -ENOMEM;
  4225. }
  4226. return 0;
  4227. }
  4228. static int hisi_qp_alloc_memory(struct hisi_qm *qm)
  4229. {
  4230. struct device *dev = &qm->pdev->dev;
  4231. u16 sq_depth, cq_depth;
  4232. size_t qp_dma_size;
  4233. int i, ret;
  4234. qm->qp_array = kcalloc(qm->qp_num, sizeof(struct hisi_qp), GFP_KERNEL);
  4235. if (!qm->qp_array)
  4236. return -ENOMEM;
  4237. qm->poll_data = kcalloc(qm->qp_num, sizeof(struct hisi_qm_poll_data), GFP_KERNEL);
  4238. if (!qm->poll_data) {
  4239. kfree(qm->qp_array);
  4240. return -ENOMEM;
  4241. }
  4242. qm_get_xqc_depth(qm, &sq_depth, &cq_depth, QM_QP_DEPTH_CAP);
  4243. /* one more page for device or qp statuses */
  4244. qp_dma_size = qm->sqe_size * sq_depth + sizeof(struct qm_cqe) * cq_depth;
  4245. qp_dma_size = PAGE_ALIGN(qp_dma_size) + PAGE_SIZE;
  4246. for (i = 0; i < qm->qp_num; i++) {
  4247. qm->poll_data[i].qm = qm;
  4248. ret = hisi_qp_memory_init(qm, qp_dma_size, i, sq_depth, cq_depth);
  4249. if (ret)
  4250. goto err_init_qp_mem;
  4251. dev_dbg(dev, "allocate qp dma buf size=%zx)\n", qp_dma_size);
  4252. }
  4253. return 0;
  4254. err_init_qp_mem:
  4255. hisi_qp_memory_uninit(qm, i);
  4256. return ret;
  4257. }
  4258. static int hisi_qm_memory_init(struct hisi_qm *qm)
  4259. {
  4260. struct device *dev = &qm->pdev->dev;
  4261. int ret, total_func;
  4262. size_t off = 0;
  4263. if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps)) {
  4264. total_func = pci_sriov_get_totalvfs(qm->pdev) + 1;
  4265. qm->factor = kcalloc(total_func, sizeof(struct qm_shaper_factor), GFP_KERNEL);
  4266. if (!qm->factor)
  4267. return -ENOMEM;
  4268. /* Only the PF value needs to be initialized */
  4269. qm->factor[0].func_qos = QM_QOS_MAX_VAL;
  4270. }
  4271. #define QM_INIT_BUF(qm, type, num) do { \
  4272. (qm)->type = ((qm)->qdma.va + (off)); \
  4273. (qm)->type##_dma = (qm)->qdma.dma + (off); \
  4274. off += QMC_ALIGN(sizeof(struct qm_##type) * (num)); \
  4275. } while (0)
  4276. idr_init(&qm->qp_idr);
  4277. qm_get_xqc_depth(qm, &qm->eq_depth, &qm->aeq_depth, QM_XEQ_DEPTH_CAP);
  4278. qm->qdma.size = QMC_ALIGN(sizeof(struct qm_eqe) * qm->eq_depth) +
  4279. QMC_ALIGN(sizeof(struct qm_aeqe) * qm->aeq_depth) +
  4280. QMC_ALIGN(sizeof(struct qm_sqc) * qm->qp_num) +
  4281. QMC_ALIGN(sizeof(struct qm_cqc) * qm->qp_num);
  4282. qm->qdma.va = dma_alloc_coherent(dev, qm->qdma.size, &qm->qdma.dma,
  4283. GFP_ATOMIC);
  4284. dev_dbg(dev, "allocate qm dma buf size=%zx)\n", qm->qdma.size);
  4285. if (!qm->qdma.va) {
  4286. ret = -ENOMEM;
  4287. goto err_destroy_idr;
  4288. }
  4289. QM_INIT_BUF(qm, eqe, qm->eq_depth);
  4290. QM_INIT_BUF(qm, aeqe, qm->aeq_depth);
  4291. QM_INIT_BUF(qm, sqc, qm->qp_num);
  4292. QM_INIT_BUF(qm, cqc, qm->qp_num);
  4293. ret = hisi_qp_alloc_memory(qm);
  4294. if (ret)
  4295. goto err_alloc_qp_array;
  4296. return 0;
  4297. err_alloc_qp_array:
  4298. dma_free_coherent(dev, qm->qdma.size, qm->qdma.va, qm->qdma.dma);
  4299. err_destroy_idr:
  4300. idr_destroy(&qm->qp_idr);
  4301. if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps))
  4302. kfree(qm->factor);
  4303. return ret;
  4304. }
  4305. /**
  4306. * hisi_qm_init() - Initialize configures about qm.
  4307. * @qm: The qm needing init.
  4308. *
  4309. * This function init qm, then we can call hisi_qm_start to put qm into work.
  4310. */
  4311. int hisi_qm_init(struct hisi_qm *qm)
  4312. {
  4313. struct pci_dev *pdev = qm->pdev;
  4314. struct device *dev = &pdev->dev;
  4315. int ret;
  4316. hisi_qm_pre_init(qm);
  4317. ret = hisi_qm_pci_init(qm);
  4318. if (ret)
  4319. return ret;
  4320. ret = qm_irqs_register(qm);
  4321. if (ret)
  4322. goto err_pci_init;
  4323. if (qm->fun_type == QM_HW_PF) {
  4324. qm_disable_clock_gate(qm);
  4325. ret = qm_dev_mem_reset(qm);
  4326. if (ret) {
  4327. dev_err(dev, "failed to reset device memory\n");
  4328. goto err_irq_register;
  4329. }
  4330. }
  4331. if (qm->mode == UACCE_MODE_SVA) {
  4332. ret = qm_alloc_uacce(qm);
  4333. if (ret < 0)
  4334. dev_warn(dev, "fail to alloc uacce (%d)\n", ret);
  4335. }
  4336. ret = hisi_qm_memory_init(qm);
  4337. if (ret)
  4338. goto err_alloc_uacce;
  4339. ret = hisi_qm_init_work(qm);
  4340. if (ret)
  4341. goto err_free_qm_memory;
  4342. qm_cmd_init(qm);
  4343. atomic_set(&qm->status.flags, QM_INIT);
  4344. return 0;
  4345. err_free_qm_memory:
  4346. hisi_qm_memory_uninit(qm);
  4347. err_alloc_uacce:
  4348. if (qm->use_sva) {
  4349. uacce_remove(qm->uacce);
  4350. qm->uacce = NULL;
  4351. }
  4352. err_irq_register:
  4353. qm_irqs_unregister(qm);
  4354. err_pci_init:
  4355. hisi_qm_pci_uninit(qm);
  4356. return ret;
  4357. }
  4358. EXPORT_SYMBOL_GPL(hisi_qm_init);
  4359. /**
  4360. * hisi_qm_get_dfx_access() - Try to get dfx access.
  4361. * @qm: pointer to accelerator device.
  4362. *
  4363. * Try to get dfx access, then user can get message.
  4364. *
  4365. * If device is in suspended, return failure, otherwise
  4366. * bump up the runtime PM usage counter.
  4367. */
  4368. int hisi_qm_get_dfx_access(struct hisi_qm *qm)
  4369. {
  4370. struct device *dev = &qm->pdev->dev;
  4371. if (pm_runtime_suspended(dev)) {
  4372. dev_info(dev, "can not read/write - device in suspended.\n");
  4373. return -EAGAIN;
  4374. }
  4375. return qm_pm_get_sync(qm);
  4376. }
  4377. EXPORT_SYMBOL_GPL(hisi_qm_get_dfx_access);
  4378. /**
  4379. * hisi_qm_put_dfx_access() - Put dfx access.
  4380. * @qm: pointer to accelerator device.
  4381. *
  4382. * Put dfx access, drop runtime PM usage counter.
  4383. */
  4384. void hisi_qm_put_dfx_access(struct hisi_qm *qm)
  4385. {
  4386. qm_pm_put_sync(qm);
  4387. }
  4388. EXPORT_SYMBOL_GPL(hisi_qm_put_dfx_access);
  4389. /**
  4390. * hisi_qm_pm_init() - Initialize qm runtime PM.
  4391. * @qm: pointer to accelerator device.
  4392. *
  4393. * Function that initialize qm runtime PM.
  4394. */
  4395. void hisi_qm_pm_init(struct hisi_qm *qm)
  4396. {
  4397. struct device *dev = &qm->pdev->dev;
  4398. if (!test_bit(QM_SUPPORT_RPM, &qm->caps))
  4399. return;
  4400. pm_runtime_set_autosuspend_delay(dev, QM_AUTOSUSPEND_DELAY);
  4401. pm_runtime_use_autosuspend(dev);
  4402. pm_runtime_put_noidle(dev);
  4403. }
  4404. EXPORT_SYMBOL_GPL(hisi_qm_pm_init);
  4405. /**
  4406. * hisi_qm_pm_uninit() - Uninitialize qm runtime PM.
  4407. * @qm: pointer to accelerator device.
  4408. *
  4409. * Function that uninitialize qm runtime PM.
  4410. */
  4411. void hisi_qm_pm_uninit(struct hisi_qm *qm)
  4412. {
  4413. struct device *dev = &qm->pdev->dev;
  4414. if (!test_bit(QM_SUPPORT_RPM, &qm->caps))
  4415. return;
  4416. pm_runtime_get_noresume(dev);
  4417. pm_runtime_dont_use_autosuspend(dev);
  4418. }
  4419. EXPORT_SYMBOL_GPL(hisi_qm_pm_uninit);
  4420. static int qm_prepare_for_suspend(struct hisi_qm *qm)
  4421. {
  4422. struct pci_dev *pdev = qm->pdev;
  4423. int ret;
  4424. u32 val;
  4425. ret = qm->ops->set_msi(qm, false);
  4426. if (ret) {
  4427. pci_err(pdev, "failed to disable MSI before suspending!\n");
  4428. return ret;
  4429. }
  4430. /* shutdown OOO register */
  4431. writel(ACC_MASTER_GLOBAL_CTRL_SHUTDOWN,
  4432. qm->io_base + ACC_MASTER_GLOBAL_CTRL);
  4433. ret = readl_relaxed_poll_timeout(qm->io_base + ACC_MASTER_TRANS_RETURN,
  4434. val,
  4435. (val == ACC_MASTER_TRANS_RETURN_RW),
  4436. POLL_PERIOD, POLL_TIMEOUT);
  4437. if (ret) {
  4438. pci_emerg(pdev, "Bus lock! Please reset system.\n");
  4439. return ret;
  4440. }
  4441. ret = qm_set_pf_mse(qm, false);
  4442. if (ret)
  4443. pci_err(pdev, "failed to disable MSE before suspending!\n");
  4444. return ret;
  4445. }
  4446. static int qm_rebuild_for_resume(struct hisi_qm *qm)
  4447. {
  4448. struct pci_dev *pdev = qm->pdev;
  4449. int ret;
  4450. ret = qm_set_pf_mse(qm, true);
  4451. if (ret) {
  4452. pci_err(pdev, "failed to enable MSE after resuming!\n");
  4453. return ret;
  4454. }
  4455. ret = qm->ops->set_msi(qm, true);
  4456. if (ret) {
  4457. pci_err(pdev, "failed to enable MSI after resuming!\n");
  4458. return ret;
  4459. }
  4460. ret = qm_dev_hw_init(qm);
  4461. if (ret) {
  4462. pci_err(pdev, "failed to init device after resuming\n");
  4463. return ret;
  4464. }
  4465. qm_cmd_init(qm);
  4466. hisi_qm_dev_err_init(qm);
  4467. qm_disable_clock_gate(qm);
  4468. ret = qm_dev_mem_reset(qm);
  4469. if (ret)
  4470. pci_err(pdev, "failed to reset device memory\n");
  4471. return ret;
  4472. }
  4473. /**
  4474. * hisi_qm_suspend() - Runtime suspend of given device.
  4475. * @dev: device to suspend.
  4476. *
  4477. * Function that suspend the device.
  4478. */
  4479. int hisi_qm_suspend(struct device *dev)
  4480. {
  4481. struct pci_dev *pdev = to_pci_dev(dev);
  4482. struct hisi_qm *qm = pci_get_drvdata(pdev);
  4483. int ret;
  4484. pci_info(pdev, "entering suspended state\n");
  4485. ret = hisi_qm_stop(qm, QM_NORMAL);
  4486. if (ret) {
  4487. pci_err(pdev, "failed to stop qm(%d)\n", ret);
  4488. return ret;
  4489. }
  4490. ret = qm_prepare_for_suspend(qm);
  4491. if (ret)
  4492. pci_err(pdev, "failed to prepare suspended(%d)\n", ret);
  4493. return ret;
  4494. }
  4495. EXPORT_SYMBOL_GPL(hisi_qm_suspend);
  4496. /**
  4497. * hisi_qm_resume() - Runtime resume of given device.
  4498. * @dev: device to resume.
  4499. *
  4500. * Function that resume the device.
  4501. */
  4502. int hisi_qm_resume(struct device *dev)
  4503. {
  4504. struct pci_dev *pdev = to_pci_dev(dev);
  4505. struct hisi_qm *qm = pci_get_drvdata(pdev);
  4506. int ret;
  4507. pci_info(pdev, "resuming from suspend state\n");
  4508. ret = qm_rebuild_for_resume(qm);
  4509. if (ret) {
  4510. pci_err(pdev, "failed to rebuild resume(%d)\n", ret);
  4511. return ret;
  4512. }
  4513. ret = hisi_qm_start(qm);
  4514. if (ret)
  4515. pci_err(pdev, "failed to start qm(%d)\n", ret);
  4516. return ret;
  4517. }
  4518. EXPORT_SYMBOL_GPL(hisi_qm_resume);
  4519. MODULE_LICENSE("GPL v2");
  4520. MODULE_AUTHOR("Zhou Wang <[email protected]>");
  4521. MODULE_DESCRIPTION("HiSilicon Accelerator queue manager driver");