nitrox_isr.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/pci.h>
  3. #include <linux/printk.h>
  4. #include <linux/slab.h>
  5. #include "nitrox_dev.h"
  6. #include "nitrox_csr.h"
  7. #include "nitrox_common.h"
  8. #include "nitrox_hal.h"
  9. #include "nitrox_isr.h"
  10. #include "nitrox_mbx.h"
  11. /*
  12. * One vector for each type of ring
  13. * - NPS packet ring, AQMQ ring and ZQMQ ring
  14. */
  15. #define NR_RING_VECTORS 3
  16. #define NR_NON_RING_VECTORS 1
  17. /* base entry for packet ring/port */
  18. #define PKT_RING_MSIX_BASE 0
  19. #define NON_RING_MSIX_BASE 192
  20. /**
  21. * nps_pkt_slc_isr - IRQ handler for NPS solicit port
  22. * @irq: irq number
  23. * @data: argument
  24. */
  25. static irqreturn_t nps_pkt_slc_isr(int irq, void *data)
  26. {
  27. struct nitrox_q_vector *qvec = data;
  28. union nps_pkt_slc_cnts slc_cnts;
  29. struct nitrox_cmdq *cmdq = qvec->cmdq;
  30. slc_cnts.value = readq(cmdq->compl_cnt_csr_addr);
  31. /* New packet on SLC output port */
  32. if (slc_cnts.s.slc_int)
  33. tasklet_hi_schedule(&qvec->resp_tasklet);
  34. return IRQ_HANDLED;
  35. }
  36. static void clear_nps_core_err_intr(struct nitrox_device *ndev)
  37. {
  38. u64 value;
  39. /* Write 1 to clear */
  40. value = nitrox_read_csr(ndev, NPS_CORE_INT);
  41. nitrox_write_csr(ndev, NPS_CORE_INT, value);
  42. dev_err_ratelimited(DEV(ndev), "NSP_CORE_INT 0x%016llx\n", value);
  43. }
  44. static void clear_nps_pkt_err_intr(struct nitrox_device *ndev)
  45. {
  46. union nps_pkt_int pkt_int;
  47. unsigned long value, offset;
  48. int i;
  49. pkt_int.value = nitrox_read_csr(ndev, NPS_PKT_INT);
  50. dev_err_ratelimited(DEV(ndev), "NPS_PKT_INT 0x%016llx\n",
  51. pkt_int.value);
  52. if (pkt_int.s.slc_err) {
  53. offset = NPS_PKT_SLC_ERR_TYPE;
  54. value = nitrox_read_csr(ndev, offset);
  55. nitrox_write_csr(ndev, offset, value);
  56. dev_err_ratelimited(DEV(ndev),
  57. "NPS_PKT_SLC_ERR_TYPE 0x%016lx\n", value);
  58. offset = NPS_PKT_SLC_RERR_LO;
  59. value = nitrox_read_csr(ndev, offset);
  60. nitrox_write_csr(ndev, offset, value);
  61. /* enable the solicit ports */
  62. for_each_set_bit(i, &value, BITS_PER_LONG)
  63. enable_pkt_solicit_port(ndev, i);
  64. dev_err_ratelimited(DEV(ndev),
  65. "NPS_PKT_SLC_RERR_LO 0x%016lx\n", value);
  66. offset = NPS_PKT_SLC_RERR_HI;
  67. value = nitrox_read_csr(ndev, offset);
  68. nitrox_write_csr(ndev, offset, value);
  69. dev_err_ratelimited(DEV(ndev),
  70. "NPS_PKT_SLC_RERR_HI 0x%016lx\n", value);
  71. }
  72. if (pkt_int.s.in_err) {
  73. offset = NPS_PKT_IN_ERR_TYPE;
  74. value = nitrox_read_csr(ndev, offset);
  75. nitrox_write_csr(ndev, offset, value);
  76. dev_err_ratelimited(DEV(ndev),
  77. "NPS_PKT_IN_ERR_TYPE 0x%016lx\n", value);
  78. offset = NPS_PKT_IN_RERR_LO;
  79. value = nitrox_read_csr(ndev, offset);
  80. nitrox_write_csr(ndev, offset, value);
  81. /* enable the input ring */
  82. for_each_set_bit(i, &value, BITS_PER_LONG)
  83. enable_pkt_input_ring(ndev, i);
  84. dev_err_ratelimited(DEV(ndev),
  85. "NPS_PKT_IN_RERR_LO 0x%016lx\n", value);
  86. offset = NPS_PKT_IN_RERR_HI;
  87. value = nitrox_read_csr(ndev, offset);
  88. nitrox_write_csr(ndev, offset, value);
  89. dev_err_ratelimited(DEV(ndev),
  90. "NPS_PKT_IN_RERR_HI 0x%016lx\n", value);
  91. }
  92. }
  93. static void clear_pom_err_intr(struct nitrox_device *ndev)
  94. {
  95. u64 value;
  96. value = nitrox_read_csr(ndev, POM_INT);
  97. nitrox_write_csr(ndev, POM_INT, value);
  98. dev_err_ratelimited(DEV(ndev), "POM_INT 0x%016llx\n", value);
  99. }
  100. static void clear_pem_err_intr(struct nitrox_device *ndev)
  101. {
  102. u64 value;
  103. value = nitrox_read_csr(ndev, PEM0_INT);
  104. nitrox_write_csr(ndev, PEM0_INT, value);
  105. dev_err_ratelimited(DEV(ndev), "PEM(0)_INT 0x%016llx\n", value);
  106. }
  107. static void clear_lbc_err_intr(struct nitrox_device *ndev)
  108. {
  109. union lbc_int lbc_int;
  110. u64 value, offset;
  111. int i;
  112. lbc_int.value = nitrox_read_csr(ndev, LBC_INT);
  113. dev_err_ratelimited(DEV(ndev), "LBC_INT 0x%016llx\n", lbc_int.value);
  114. if (lbc_int.s.dma_rd_err) {
  115. for (i = 0; i < NR_CLUSTERS; i++) {
  116. offset = EFL_CORE_VF_ERR_INT0X(i);
  117. value = nitrox_read_csr(ndev, offset);
  118. nitrox_write_csr(ndev, offset, value);
  119. offset = EFL_CORE_VF_ERR_INT1X(i);
  120. value = nitrox_read_csr(ndev, offset);
  121. nitrox_write_csr(ndev, offset, value);
  122. }
  123. }
  124. if (lbc_int.s.cam_soft_err) {
  125. dev_err_ratelimited(DEV(ndev), "CAM_SOFT_ERR, invalidating LBC\n");
  126. invalidate_lbc(ndev);
  127. }
  128. if (lbc_int.s.pref_dat_len_mismatch_err) {
  129. offset = LBC_PLM_VF1_64_INT;
  130. value = nitrox_read_csr(ndev, offset);
  131. nitrox_write_csr(ndev, offset, value);
  132. offset = LBC_PLM_VF65_128_INT;
  133. value = nitrox_read_csr(ndev, offset);
  134. nitrox_write_csr(ndev, offset, value);
  135. }
  136. if (lbc_int.s.rd_dat_len_mismatch_err) {
  137. offset = LBC_ELM_VF1_64_INT;
  138. value = nitrox_read_csr(ndev, offset);
  139. nitrox_write_csr(ndev, offset, value);
  140. offset = LBC_ELM_VF65_128_INT;
  141. value = nitrox_read_csr(ndev, offset);
  142. nitrox_write_csr(ndev, offset, value);
  143. }
  144. nitrox_write_csr(ndev, LBC_INT, lbc_int.value);
  145. }
  146. static void clear_efl_err_intr(struct nitrox_device *ndev)
  147. {
  148. int i;
  149. for (i = 0; i < NR_CLUSTERS; i++) {
  150. union efl_core_int core_int;
  151. u64 value, offset;
  152. offset = EFL_CORE_INTX(i);
  153. core_int.value = nitrox_read_csr(ndev, offset);
  154. nitrox_write_csr(ndev, offset, core_int.value);
  155. dev_err_ratelimited(DEV(ndev), "ELF_CORE(%d)_INT 0x%016llx\n",
  156. i, core_int.value);
  157. if (core_int.s.se_err) {
  158. offset = EFL_CORE_SE_ERR_INTX(i);
  159. value = nitrox_read_csr(ndev, offset);
  160. nitrox_write_csr(ndev, offset, value);
  161. }
  162. }
  163. }
  164. static void clear_bmi_err_intr(struct nitrox_device *ndev)
  165. {
  166. u64 value;
  167. value = nitrox_read_csr(ndev, BMI_INT);
  168. nitrox_write_csr(ndev, BMI_INT, value);
  169. dev_err_ratelimited(DEV(ndev), "BMI_INT 0x%016llx\n", value);
  170. }
  171. static void nps_core_int_tasklet(unsigned long data)
  172. {
  173. struct nitrox_q_vector *qvec = (void *)(uintptr_t)(data);
  174. struct nitrox_device *ndev = qvec->ndev;
  175. /* if pf mode do queue recovery */
  176. if (ndev->mode == __NDEV_MODE_PF) {
  177. } else {
  178. /**
  179. * if VF(s) enabled communicate the error information
  180. * to VF(s)
  181. */
  182. }
  183. }
  184. /*
  185. * nps_core_int_isr - interrupt handler for NITROX errors and
  186. * mailbox communication
  187. */
  188. static irqreturn_t nps_core_int_isr(int irq, void *data)
  189. {
  190. struct nitrox_q_vector *qvec = data;
  191. struct nitrox_device *ndev = qvec->ndev;
  192. union nps_core_int_active core_int;
  193. core_int.value = nitrox_read_csr(ndev, NPS_CORE_INT_ACTIVE);
  194. if (core_int.s.nps_core)
  195. clear_nps_core_err_intr(ndev);
  196. if (core_int.s.nps_pkt)
  197. clear_nps_pkt_err_intr(ndev);
  198. if (core_int.s.pom)
  199. clear_pom_err_intr(ndev);
  200. if (core_int.s.pem)
  201. clear_pem_err_intr(ndev);
  202. if (core_int.s.lbc)
  203. clear_lbc_err_intr(ndev);
  204. if (core_int.s.efl)
  205. clear_efl_err_intr(ndev);
  206. if (core_int.s.bmi)
  207. clear_bmi_err_intr(ndev);
  208. /* Mailbox interrupt */
  209. if (core_int.s.mbox)
  210. nitrox_pf2vf_mbox_handler(ndev);
  211. /* If more work callback the ISR, set resend */
  212. core_int.s.resend = 1;
  213. nitrox_write_csr(ndev, NPS_CORE_INT_ACTIVE, core_int.value);
  214. return IRQ_HANDLED;
  215. }
  216. void nitrox_unregister_interrupts(struct nitrox_device *ndev)
  217. {
  218. struct pci_dev *pdev = ndev->pdev;
  219. int i;
  220. for (i = 0; i < ndev->num_vecs; i++) {
  221. struct nitrox_q_vector *qvec;
  222. int vec;
  223. qvec = ndev->qvec + i;
  224. if (!qvec->valid)
  225. continue;
  226. /* get the vector number */
  227. vec = pci_irq_vector(pdev, i);
  228. irq_set_affinity_hint(vec, NULL);
  229. free_irq(vec, qvec);
  230. tasklet_disable(&qvec->resp_tasklet);
  231. tasklet_kill(&qvec->resp_tasklet);
  232. qvec->valid = false;
  233. }
  234. kfree(ndev->qvec);
  235. ndev->qvec = NULL;
  236. pci_free_irq_vectors(pdev);
  237. }
  238. int nitrox_register_interrupts(struct nitrox_device *ndev)
  239. {
  240. struct pci_dev *pdev = ndev->pdev;
  241. struct nitrox_q_vector *qvec;
  242. int nr_vecs, vec, cpu;
  243. int ret, i;
  244. /*
  245. * PF MSI-X vectors
  246. *
  247. * Entry 0: NPS PKT ring 0
  248. * Entry 1: AQMQ ring 0
  249. * Entry 2: ZQM ring 0
  250. * Entry 3: NPS PKT ring 1
  251. * Entry 4: AQMQ ring 1
  252. * Entry 5: ZQM ring 1
  253. * ....
  254. * Entry 192: NPS_CORE_INT_ACTIVE
  255. */
  256. nr_vecs = pci_msix_vec_count(pdev);
  257. if (nr_vecs < 0) {
  258. dev_err(DEV(ndev), "Error in getting vec count %d\n", nr_vecs);
  259. return nr_vecs;
  260. }
  261. /* Enable MSI-X */
  262. ret = pci_alloc_irq_vectors(pdev, nr_vecs, nr_vecs, PCI_IRQ_MSIX);
  263. if (ret < 0) {
  264. dev_err(DEV(ndev), "msix vectors %d alloc failed\n", nr_vecs);
  265. return ret;
  266. }
  267. ndev->num_vecs = nr_vecs;
  268. ndev->qvec = kcalloc(nr_vecs, sizeof(*qvec), GFP_KERNEL);
  269. if (!ndev->qvec) {
  270. pci_free_irq_vectors(pdev);
  271. return -ENOMEM;
  272. }
  273. /* request irqs for packet rings/ports */
  274. for (i = PKT_RING_MSIX_BASE; i < (nr_vecs - 1); i += NR_RING_VECTORS) {
  275. qvec = &ndev->qvec[i];
  276. qvec->ring = i / NR_RING_VECTORS;
  277. if (qvec->ring >= ndev->nr_queues)
  278. break;
  279. qvec->cmdq = &ndev->pkt_inq[qvec->ring];
  280. snprintf(qvec->name, IRQ_NAMESZ, "nitrox-pkt%d", qvec->ring);
  281. /* get the vector number */
  282. vec = pci_irq_vector(pdev, i);
  283. ret = request_irq(vec, nps_pkt_slc_isr, 0, qvec->name, qvec);
  284. if (ret) {
  285. dev_err(DEV(ndev), "irq failed for pkt ring/port%d\n",
  286. qvec->ring);
  287. goto irq_fail;
  288. }
  289. cpu = qvec->ring % num_online_cpus();
  290. irq_set_affinity_hint(vec, get_cpu_mask(cpu));
  291. tasklet_init(&qvec->resp_tasklet, pkt_slc_resp_tasklet,
  292. (unsigned long)qvec);
  293. qvec->valid = true;
  294. }
  295. /* request irqs for non ring vectors */
  296. i = NON_RING_MSIX_BASE;
  297. qvec = &ndev->qvec[i];
  298. qvec->ndev = ndev;
  299. snprintf(qvec->name, IRQ_NAMESZ, "nitrox-core-int%d", i);
  300. /* get the vector number */
  301. vec = pci_irq_vector(pdev, i);
  302. ret = request_irq(vec, nps_core_int_isr, 0, qvec->name, qvec);
  303. if (ret) {
  304. dev_err(DEV(ndev), "irq failed for nitrox-core-int%d\n", i);
  305. goto irq_fail;
  306. }
  307. cpu = num_online_cpus();
  308. irq_set_affinity_hint(vec, get_cpu_mask(cpu));
  309. tasklet_init(&qvec->resp_tasklet, nps_core_int_tasklet,
  310. (unsigned long)qvec);
  311. qvec->valid = true;
  312. return 0;
  313. irq_fail:
  314. nitrox_unregister_interrupts(ndev);
  315. return ret;
  316. }
  317. void nitrox_sriov_unregister_interrupts(struct nitrox_device *ndev)
  318. {
  319. struct pci_dev *pdev = ndev->pdev;
  320. int i;
  321. for (i = 0; i < ndev->num_vecs; i++) {
  322. struct nitrox_q_vector *qvec;
  323. int vec;
  324. qvec = ndev->qvec + i;
  325. if (!qvec->valid)
  326. continue;
  327. vec = ndev->iov.msix.vector;
  328. irq_set_affinity_hint(vec, NULL);
  329. free_irq(vec, qvec);
  330. tasklet_disable(&qvec->resp_tasklet);
  331. tasklet_kill(&qvec->resp_tasklet);
  332. qvec->valid = false;
  333. }
  334. kfree(ndev->qvec);
  335. ndev->qvec = NULL;
  336. pci_disable_msix(pdev);
  337. }
  338. int nitrox_sriov_register_interupts(struct nitrox_device *ndev)
  339. {
  340. struct pci_dev *pdev = ndev->pdev;
  341. struct nitrox_q_vector *qvec;
  342. int vec, cpu;
  343. int ret;
  344. /**
  345. * only non ring vectors i.e Entry 192 is available
  346. * for PF in SR-IOV mode.
  347. */
  348. ndev->iov.msix.entry = NON_RING_MSIX_BASE;
  349. ret = pci_enable_msix_exact(pdev, &ndev->iov.msix, NR_NON_RING_VECTORS);
  350. if (ret) {
  351. dev_err(DEV(ndev), "failed to allocate nps-core-int%d\n",
  352. NON_RING_MSIX_BASE);
  353. return ret;
  354. }
  355. qvec = kcalloc(NR_NON_RING_VECTORS, sizeof(*qvec), GFP_KERNEL);
  356. if (!qvec) {
  357. pci_disable_msix(pdev);
  358. return -ENOMEM;
  359. }
  360. qvec->ndev = ndev;
  361. ndev->qvec = qvec;
  362. ndev->num_vecs = NR_NON_RING_VECTORS;
  363. snprintf(qvec->name, IRQ_NAMESZ, "nitrox-core-int%d",
  364. NON_RING_MSIX_BASE);
  365. vec = ndev->iov.msix.vector;
  366. ret = request_irq(vec, nps_core_int_isr, 0, qvec->name, qvec);
  367. if (ret) {
  368. dev_err(DEV(ndev), "irq failed for nitrox-core-int%d\n",
  369. NON_RING_MSIX_BASE);
  370. goto iov_irq_fail;
  371. }
  372. cpu = num_online_cpus();
  373. irq_set_affinity_hint(vec, get_cpu_mask(cpu));
  374. tasklet_init(&qvec->resp_tasklet, nps_core_int_tasklet,
  375. (unsigned long)qvec);
  376. qvec->valid = true;
  377. return 0;
  378. iov_irq_fail:
  379. nitrox_sriov_unregister_interrupts(ndev);
  380. return ret;
  381. }