clk-cgu.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2020-2022 MaxLinear, Inc.
  4. * Copyright (C) 2020 Intel Corporation.
  5. * Zhu Yixin <[email protected]>
  6. * Rahul Tanwar <[email protected]>
  7. */
  8. #ifndef __CLK_CGU_H
  9. #define __CLK_CGU_H
  10. #include <linux/regmap.h>
  11. struct lgm_clk_mux {
  12. struct clk_hw hw;
  13. struct regmap *membase;
  14. unsigned int reg;
  15. u8 shift;
  16. u8 width;
  17. unsigned long flags;
  18. };
  19. struct lgm_clk_divider {
  20. struct clk_hw hw;
  21. struct regmap *membase;
  22. unsigned int reg;
  23. u8 shift;
  24. u8 width;
  25. u8 shift_gate;
  26. u8 width_gate;
  27. unsigned long flags;
  28. const struct clk_div_table *table;
  29. };
  30. struct lgm_clk_ddiv {
  31. struct clk_hw hw;
  32. struct regmap *membase;
  33. unsigned int reg;
  34. u8 shift0;
  35. u8 width0;
  36. u8 shift1;
  37. u8 width1;
  38. u8 shift2;
  39. u8 width2;
  40. u8 shift_gate;
  41. u8 width_gate;
  42. unsigned int mult;
  43. unsigned int div;
  44. unsigned long flags;
  45. };
  46. struct lgm_clk_gate {
  47. struct clk_hw hw;
  48. struct regmap *membase;
  49. unsigned int reg;
  50. u8 shift;
  51. unsigned long flags;
  52. };
  53. enum lgm_clk_type {
  54. CLK_TYPE_FIXED,
  55. CLK_TYPE_MUX,
  56. CLK_TYPE_DIVIDER,
  57. CLK_TYPE_FIXED_FACTOR,
  58. CLK_TYPE_GATE,
  59. CLK_TYPE_NONE,
  60. };
  61. /**
  62. * struct lgm_clk_provider
  63. * @membase: IO mem base address for CGU.
  64. * @np: device node
  65. * @dev: device
  66. * @clk_data: array of hw clocks and clk number.
  67. */
  68. struct lgm_clk_provider {
  69. struct regmap *membase;
  70. struct device_node *np;
  71. struct device *dev;
  72. struct clk_hw_onecell_data clk_data;
  73. };
  74. enum pll_type {
  75. TYPE_ROPLL,
  76. TYPE_LJPLL,
  77. TYPE_NONE,
  78. };
  79. struct lgm_clk_pll {
  80. struct clk_hw hw;
  81. struct regmap *membase;
  82. unsigned int reg;
  83. unsigned long flags;
  84. enum pll_type type;
  85. };
  86. /**
  87. * struct lgm_pll_clk_data
  88. * @id: platform specific id of the clock.
  89. * @name: name of this pll clock.
  90. * @parent_data: parent clock data.
  91. * @num_parents: number of parents.
  92. * @flags: optional flags for basic clock.
  93. * @type: platform type of pll.
  94. * @reg: offset of the register.
  95. */
  96. struct lgm_pll_clk_data {
  97. unsigned int id;
  98. const char *name;
  99. const struct clk_parent_data *parent_data;
  100. u8 num_parents;
  101. unsigned long flags;
  102. enum pll_type type;
  103. int reg;
  104. };
  105. #define LGM_PLL(_id, _name, _pdata, _flags, \
  106. _reg, _type) \
  107. { \
  108. .id = _id, \
  109. .name = _name, \
  110. .parent_data = _pdata, \
  111. .num_parents = ARRAY_SIZE(_pdata), \
  112. .flags = _flags, \
  113. .reg = _reg, \
  114. .type = _type, \
  115. }
  116. struct lgm_clk_ddiv_data {
  117. unsigned int id;
  118. const char *name;
  119. const struct clk_parent_data *parent_data;
  120. u8 flags;
  121. unsigned long div_flags;
  122. unsigned int reg;
  123. u8 shift0;
  124. u8 width0;
  125. u8 shift1;
  126. u8 width1;
  127. u8 shift_gate;
  128. u8 width_gate;
  129. u8 ex_shift;
  130. u8 ex_width;
  131. };
  132. #define LGM_DDIV(_id, _name, _pname, _flags, _reg, \
  133. _shft0, _wdth0, _shft1, _wdth1, \
  134. _shft_gate, _wdth_gate, _xshft, _df) \
  135. { \
  136. .id = _id, \
  137. .name = _name, \
  138. .parent_data = &(const struct clk_parent_data){ \
  139. .fw_name = _pname, \
  140. .name = _pname, \
  141. }, \
  142. .flags = _flags, \
  143. .reg = _reg, \
  144. .shift0 = _shft0, \
  145. .width0 = _wdth0, \
  146. .shift1 = _shft1, \
  147. .width1 = _wdth1, \
  148. .shift_gate = _shft_gate, \
  149. .width_gate = _wdth_gate, \
  150. .ex_shift = _xshft, \
  151. .ex_width = 1, \
  152. .div_flags = _df, \
  153. }
  154. struct lgm_clk_branch {
  155. unsigned int id;
  156. enum lgm_clk_type type;
  157. const char *name;
  158. const struct clk_parent_data *parent_data;
  159. u8 num_parents;
  160. unsigned long flags;
  161. unsigned int mux_off;
  162. u8 mux_shift;
  163. u8 mux_width;
  164. unsigned long mux_flags;
  165. unsigned int mux_val;
  166. unsigned int div_off;
  167. u8 div_shift;
  168. u8 div_width;
  169. u8 div_shift_gate;
  170. u8 div_width_gate;
  171. unsigned long div_flags;
  172. unsigned int div_val;
  173. const struct clk_div_table *div_table;
  174. unsigned int gate_off;
  175. u8 gate_shift;
  176. unsigned long gate_flags;
  177. unsigned int gate_val;
  178. unsigned int mult;
  179. unsigned int div;
  180. };
  181. /* clock flags definition */
  182. #define CLOCK_FLAG_VAL_INIT BIT(16)
  183. #define MUX_CLK_SW BIT(17)
  184. #define GATE_CLK_HW BIT(18)
  185. #define DIV_CLK_NO_MASK BIT(19)
  186. #define LGM_MUX(_id, _name, _pdata, _f, _reg, \
  187. _shift, _width, _cf, _v) \
  188. { \
  189. .id = _id, \
  190. .type = CLK_TYPE_MUX, \
  191. .name = _name, \
  192. .parent_data = _pdata, \
  193. .num_parents = ARRAY_SIZE(_pdata), \
  194. .flags = _f, \
  195. .mux_off = _reg, \
  196. .mux_shift = _shift, \
  197. .mux_width = _width, \
  198. .mux_flags = _cf, \
  199. .mux_val = _v, \
  200. }
  201. #define LGM_DIV(_id, _name, _pname, _f, _reg, _shift, _width, \
  202. _shift_gate, _width_gate, _cf, _v, _dtable) \
  203. { \
  204. .id = _id, \
  205. .type = CLK_TYPE_DIVIDER, \
  206. .name = _name, \
  207. .parent_data = &(const struct clk_parent_data){ \
  208. .fw_name = _pname, \
  209. .name = _pname, \
  210. }, \
  211. .num_parents = 1, \
  212. .flags = _f, \
  213. .div_off = _reg, \
  214. .div_shift = _shift, \
  215. .div_width = _width, \
  216. .div_shift_gate = _shift_gate, \
  217. .div_width_gate = _width_gate, \
  218. .div_flags = _cf, \
  219. .div_val = _v, \
  220. .div_table = _dtable, \
  221. }
  222. #define LGM_GATE(_id, _name, _pname, _f, _reg, \
  223. _shift, _cf, _v) \
  224. { \
  225. .id = _id, \
  226. .type = CLK_TYPE_GATE, \
  227. .name = _name, \
  228. .parent_data = &(const struct clk_parent_data){ \
  229. .fw_name = _pname, \
  230. .name = _pname, \
  231. }, \
  232. .num_parents = !_pname ? 0 : 1, \
  233. .flags = _f, \
  234. .gate_off = _reg, \
  235. .gate_shift = _shift, \
  236. .gate_flags = _cf, \
  237. .gate_val = _v, \
  238. }
  239. #define LGM_FIXED(_id, _name, _pname, _f, _reg, \
  240. _shift, _width, _cf, _freq, _v) \
  241. { \
  242. .id = _id, \
  243. .type = CLK_TYPE_FIXED, \
  244. .name = _name, \
  245. .parent_data = &(const struct clk_parent_data){ \
  246. .fw_name = _pname, \
  247. .name = _pname, \
  248. }, \
  249. .num_parents = !_pname ? 0 : 1, \
  250. .flags = _f, \
  251. .div_off = _reg, \
  252. .div_shift = _shift, \
  253. .div_width = _width, \
  254. .div_flags = _cf, \
  255. .div_val = _v, \
  256. .mux_flags = _freq, \
  257. }
  258. #define LGM_FIXED_FACTOR(_id, _name, _pname, _f, _reg, \
  259. _shift, _width, _cf, _v, _m, _d) \
  260. { \
  261. .id = _id, \
  262. .type = CLK_TYPE_FIXED_FACTOR, \
  263. .name = _name, \
  264. .parent_data = &(const struct clk_parent_data){ \
  265. .fw_name = _pname, \
  266. .name = _pname, \
  267. }, \
  268. .num_parents = 1, \
  269. .flags = _f, \
  270. .div_off = _reg, \
  271. .div_shift = _shift, \
  272. .div_width = _width, \
  273. .div_flags = _cf, \
  274. .div_val = _v, \
  275. .mult = _m, \
  276. .div = _d, \
  277. }
  278. static inline void lgm_set_clk_val(struct regmap *membase, u32 reg,
  279. u8 shift, u8 width, u32 set_val)
  280. {
  281. u32 mask = (GENMASK(width - 1, 0) << shift);
  282. regmap_update_bits(membase, reg, mask, set_val << shift);
  283. }
  284. static inline u32 lgm_get_clk_val(struct regmap *membase, u32 reg,
  285. u8 shift, u8 width)
  286. {
  287. u32 mask = (GENMASK(width - 1, 0) << shift);
  288. u32 val;
  289. if (regmap_read(membase, reg, &val)) {
  290. WARN_ONCE(1, "Failed to read clk reg: 0x%x\n", reg);
  291. return 0;
  292. }
  293. val = (val & mask) >> shift;
  294. return val;
  295. }
  296. int lgm_clk_register_branches(struct lgm_clk_provider *ctx,
  297. const struct lgm_clk_branch *list,
  298. unsigned int nr_clk);
  299. int lgm_clk_register_plls(struct lgm_clk_provider *ctx,
  300. const struct lgm_pll_clk_data *list,
  301. unsigned int nr_clk);
  302. int lgm_clk_register_ddiv(struct lgm_clk_provider *ctx,
  303. const struct lgm_clk_ddiv_data *list,
  304. unsigned int nr_clk);
  305. #endif /* __CLK_CGU_H */