clkc-tmpv770x.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Toshiba Visconti clock controller
  4. *
  5. * Copyright (c) 2021 TOSHIBA CORPORATION
  6. * Copyright (c) 2021 Toshiba Electronic Devices & Storage Corporation
  7. *
  8. * Nobuhiro Iwamatsu <[email protected]>
  9. */
  10. #include <linux/clk-provider.h>
  11. #include <linux/platform_device.h>
  12. #include <dt-bindings/clock/toshiba,tmpv770x.h>
  13. #include <dt-bindings/reset/toshiba,tmpv770x.h>
  14. #include "clkc.h"
  15. #include "reset.h"
  16. static DEFINE_SPINLOCK(tmpv770x_clk_lock);
  17. static DEFINE_SPINLOCK(tmpv770x_rst_lock);
  18. static const struct clk_parent_data clks_parent_data[] = {
  19. { .fw_name = "pipll1", .name = "pipll1", },
  20. };
  21. static const struct clk_parent_data pietherplls_parent_data[] = {
  22. { .fw_name = "pietherpll", .name = "pietherpll", },
  23. };
  24. static const struct visconti_fixed_clk fixed_clk_tables[] = {
  25. /* PLL1 */
  26. /* PICMPT0/1, PITSC, PIUWDT, PISWDT, PISBUS, PIPMU, PIGPMU, PITMU */
  27. /* PIEMM, PIMISC, PIGCOMM, PIDCOMM, PIMBUS, PIGPIO, PIPGM */
  28. { TMPV770X_CLK_PIPLL1_DIV4, "pipll1_div4", "pipll1", 0, 1, 4, },
  29. /* PISBUS */
  30. { TMPV770X_CLK_PIPLL1_DIV2, "pipll1_div2", "pipll1", 0, 1, 2, },
  31. /* PICOBUS_CLK */
  32. { TMPV770X_CLK_PIPLL1_DIV1, "pipll1_div1", "pipll1", 0, 1, 1, },
  33. /* PIDNNPLL */
  34. /* CONN_CLK, PIMBUS, PICRC0/1 */
  35. { TMPV770X_CLK_PIDNNPLL_DIV1, "pidnnpll_div1", "pidnnpll", 0, 1, 1, },
  36. { TMPV770X_CLK_PIREFCLK, "pirefclk", "osc2-clk", 0, 1, 1, },
  37. { TMPV770X_CLK_WDTCLK, "wdtclk", "osc2-clk", 0, 1, 1, },
  38. };
  39. static const struct visconti_clk_gate_table pietherpll_clk_gate_tables[] = {
  40. /* pietherpll */
  41. { TMPV770X_CLK_PIETHER_2P5M, "piether_2p5m",
  42. pietherplls_parent_data, ARRAY_SIZE(pietherplls_parent_data),
  43. CLK_SET_RATE_PARENT, 0x34, 0x134, 4, 200,
  44. TMPV770X_RESET_PIETHER_2P5M, },
  45. { TMPV770X_CLK_PIETHER_25M, "piether_25m",
  46. pietherplls_parent_data, ARRAY_SIZE(pietherplls_parent_data),
  47. CLK_SET_RATE_PARENT, 0x34, 0x134, 5, 20,
  48. TMPV770X_RESET_PIETHER_25M, },
  49. { TMPV770X_CLK_PIETHER_50M, "piether_50m",
  50. pietherplls_parent_data, ARRAY_SIZE(pietherplls_parent_data),
  51. CLK_SET_RATE_PARENT, 0x34, 0x134, 6, 10,
  52. TMPV770X_RESET_PIETHER_50M, },
  53. { TMPV770X_CLK_PIETHER_125M, "piether_125m",
  54. pietherplls_parent_data, ARRAY_SIZE(pietherplls_parent_data),
  55. CLK_SET_RATE_PARENT, 0x34, 0x134, 7, 4,
  56. TMPV770X_RESET_PIETHER_125M, },
  57. };
  58. static const struct visconti_clk_gate_table clk_gate_tables[] = {
  59. { TMPV770X_CLK_HOX, "hox",
  60. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  61. CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0x4c, 0x14c, 0, 1,
  62. TMPV770X_RESET_HOX, },
  63. { TMPV770X_CLK_PCIE_MSTR, "pcie_mstr",
  64. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  65. CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0x38, 0x138, 0, 1,
  66. TMPV770X_RESET_PCIE_MSTR, },
  67. { TMPV770X_CLK_PCIE_AUX, "pcie_aux",
  68. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  69. CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0x38, 0x138, 1, 24,
  70. TMPV770X_RESET_PCIE_AUX, },
  71. { TMPV770X_CLK_PIINTC, "piintc",
  72. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  73. CLK_IGNORE_UNUSED, 0x8, 0x108, 0, 2, //FIX!!
  74. TMPV770X_RESET_PIINTC,},
  75. { TMPV770X_CLK_PIETHER_BUS, "piether_bus",
  76. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  77. 0, 0x34, 0x134, 0, 2,
  78. TMPV770X_RESET_PIETHER_BUS, }, /* BUS_CLK */
  79. { TMPV770X_CLK_PISPI0, "pispi0",
  80. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  81. 0, 0x28, 0x128, 0, 2,
  82. TMPV770X_RESET_PISPI0, },
  83. { TMPV770X_CLK_PISPI1, "pispi1",
  84. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  85. 0, 0x28, 0x128, 1, 2,
  86. TMPV770X_RESET_PISPI1, },
  87. { TMPV770X_CLK_PISPI2, "pispi2",
  88. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  89. 0, 0x28, 0x128, 2, 2,
  90. TMPV770X_RESET_PISPI2, },
  91. { TMPV770X_CLK_PISPI3, "pispi3",
  92. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  93. 0, 0x28, 0x128, 3, 2,
  94. TMPV770X_RESET_PISPI3,},
  95. { TMPV770X_CLK_PISPI4, "pispi4",
  96. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  97. 0, 0x28, 0x128, 4, 2,
  98. TMPV770X_RESET_PISPI4, },
  99. { TMPV770X_CLK_PISPI5, "pispi5",
  100. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  101. 0, 0x28, 0x128, 5, 2,
  102. TMPV770X_RESET_PISPI5},
  103. { TMPV770X_CLK_PISPI6, "pispi6",
  104. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  105. 0, 0x28, 0x128, 6, 2,
  106. TMPV770X_RESET_PISPI6,},
  107. { TMPV770X_CLK_PIUART0, "piuart0",
  108. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  109. //CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0x2c, 0x12c, 0, 4,
  110. 0, 0x2c, 0x12c, 0, 4,
  111. TMPV770X_RESET_PIUART0,},
  112. { TMPV770X_CLK_PIUART1, "piuart1",
  113. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  114. //CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0x2c, 0x12c, 1, 4,
  115. 0, 0x2c, 0x12c, 1, 4,
  116. TMPV770X_RESET_PIUART1, },
  117. { TMPV770X_CLK_PIUART2, "piuart2",
  118. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  119. 0, 0x2c, 0x12c, 2, 4,
  120. TMPV770X_RESET_PIUART2, },
  121. { TMPV770X_CLK_PIUART3, "piuart3",
  122. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  123. 0, 0x2c, 0x12c, 3, 4,
  124. TMPV770X_RESET_PIUART3, },
  125. { TMPV770X_CLK_PII2C0, "pii2c0",
  126. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  127. 0, 0x30, 0x130, 0, 4,
  128. TMPV770X_RESET_PII2C0, },
  129. { TMPV770X_CLK_PII2C1, "pii2c1",
  130. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  131. 0, 0x30, 0x130, 1, 4,
  132. TMPV770X_RESET_PII2C1, },
  133. { TMPV770X_CLK_PII2C2, "pii2c2",
  134. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  135. 0, 0x30, 0x130, 2, 4,
  136. TMPV770X_RESET_PII2C2, },
  137. { TMPV770X_CLK_PII2C3, "pii2c3",
  138. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  139. 0, 0x30, 0x130, 3, 4,
  140. TMPV770X_RESET_PII2C3,},
  141. { TMPV770X_CLK_PII2C4, "pii2c4",
  142. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  143. 0, 0x30, 0x130, 4, 4,
  144. TMPV770X_RESET_PII2C4, },
  145. { TMPV770X_CLK_PII2C5, "pii2c5",
  146. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  147. 0, 0x30, 0x130, 5, 4,
  148. TMPV770X_RESET_PII2C5, },
  149. { TMPV770X_CLK_PII2C6, "pii2c6",
  150. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  151. 0, 0x30, 0x130, 6, 4,
  152. TMPV770X_RESET_PII2C6, },
  153. { TMPV770X_CLK_PII2C7, "pii2c7",
  154. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  155. 0, 0x30, 0x130, 7, 4,
  156. TMPV770X_RESET_PII2C7, },
  157. { TMPV770X_CLK_PII2C8, "pii2c8",
  158. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  159. 0, 0x30, 0x130, 8, 4,
  160. TMPV770X_RESET_PII2C8, },
  161. /* PIPCMIF */
  162. { TMPV770X_CLK_PIPCMIF, "pipcmif",
  163. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  164. 0, 0x64, 0x164, 0, 4,
  165. TMPV770X_RESET_PIPCMIF, },
  166. /* PISYSTEM */
  167. { TMPV770X_CLK_WRCK, "wrck",
  168. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  169. 0, 0x68, 0x168, 9, 32,
  170. NO_RESET, },
  171. { TMPV770X_CLK_PICKMON, "pickmon",
  172. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  173. 0, 0x10, 0x110, 8, 4,
  174. TMPV770X_RESET_PICKMON, },
  175. { TMPV770X_CLK_SBUSCLK, "sbusclk",
  176. clks_parent_data, ARRAY_SIZE(clks_parent_data),
  177. 0, 0x14, 0x114, 0, 4,
  178. TMPV770X_RESET_SBUSCLK, },
  179. };
  180. static const struct visconti_reset_data clk_reset_data[] = {
  181. [TMPV770X_RESET_PIETHER_2P5M] = { 0x434, 0x534, 4, },
  182. [TMPV770X_RESET_PIETHER_25M] = { 0x434, 0x534, 5, },
  183. [TMPV770X_RESET_PIETHER_50M] = { 0x434, 0x534, 6, },
  184. [TMPV770X_RESET_PIETHER_125M] = { 0x434, 0x534, 7, },
  185. [TMPV770X_RESET_HOX] = { 0x44c, 0x54c, 0, },
  186. [TMPV770X_RESET_PCIE_MSTR] = { 0x438, 0x538, 0, },
  187. [TMPV770X_RESET_PCIE_AUX] = { 0x438, 0x538, 1, },
  188. [TMPV770X_RESET_PIINTC] = { 0x408, 0x508, 0, },
  189. [TMPV770X_RESET_PIETHER_BUS] = { 0x434, 0x534, 0, },
  190. [TMPV770X_RESET_PISPI0] = { 0x428, 0x528, 0, },
  191. [TMPV770X_RESET_PISPI1] = { 0x428, 0x528, 1, },
  192. [TMPV770X_RESET_PISPI2] = { 0x428, 0x528, 2, },
  193. [TMPV770X_RESET_PISPI3] = { 0x428, 0x528, 3, },
  194. [TMPV770X_RESET_PISPI4] = { 0x428, 0x528, 4, },
  195. [TMPV770X_RESET_PISPI5] = { 0x428, 0x528, 5, },
  196. [TMPV770X_RESET_PISPI6] = { 0x428, 0x528, 6, },
  197. [TMPV770X_RESET_PIUART0] = { 0x42c, 0x52c, 0, },
  198. [TMPV770X_RESET_PIUART1] = { 0x42c, 0x52c, 1, },
  199. [TMPV770X_RESET_PIUART2] = { 0x42c, 0x52c, 2, },
  200. [TMPV770X_RESET_PIUART3] = { 0x42c, 0x52c, 3, },
  201. [TMPV770X_RESET_PII2C0] = { 0x430, 0x530, 0, },
  202. [TMPV770X_RESET_PII2C1] = { 0x430, 0x530, 1, },
  203. [TMPV770X_RESET_PII2C2] = { 0x430, 0x530, 2, },
  204. [TMPV770X_RESET_PII2C3] = { 0x430, 0x530, 3, },
  205. [TMPV770X_RESET_PII2C4] = { 0x430, 0x530, 4, },
  206. [TMPV770X_RESET_PII2C5] = { 0x430, 0x530, 5, },
  207. [TMPV770X_RESET_PII2C6] = { 0x430, 0x530, 6, },
  208. [TMPV770X_RESET_PII2C7] = { 0x430, 0x530, 7, },
  209. [TMPV770X_RESET_PII2C8] = { 0x430, 0x530, 8, },
  210. [TMPV770X_RESET_PIPCMIF] = { 0x464, 0x564, 0, },
  211. [TMPV770X_RESET_PICKMON] = { 0x410, 0x510, 8, },
  212. [TMPV770X_RESET_SBUSCLK] = { 0x414, 0x514, 0, },
  213. };
  214. static int visconti_clk_probe(struct platform_device *pdev)
  215. {
  216. struct device_node *np = pdev->dev.of_node;
  217. struct visconti_clk_provider *ctx;
  218. struct device *dev = &pdev->dev;
  219. struct regmap *regmap;
  220. int ret, i;
  221. regmap = syscon_node_to_regmap(np);
  222. if (IS_ERR(regmap))
  223. return PTR_ERR(regmap);
  224. ctx = visconti_init_clk(dev, regmap, TMPV770X_NR_CLK);
  225. if (IS_ERR(ctx))
  226. return PTR_ERR(ctx);
  227. ret = visconti_register_reset_controller(dev, regmap, clk_reset_data,
  228. TMPV770X_NR_RESET,
  229. &visconti_reset_ops,
  230. &tmpv770x_rst_lock);
  231. if (ret) {
  232. dev_err(dev, "Failed to register reset controller: %d\n", ret);
  233. return ret;
  234. }
  235. for (i = 0; i < (ARRAY_SIZE(fixed_clk_tables)); i++)
  236. ctx->clk_data.hws[fixed_clk_tables[i].id] =
  237. clk_hw_register_fixed_factor(NULL,
  238. fixed_clk_tables[i].name,
  239. fixed_clk_tables[i].parent,
  240. fixed_clk_tables[i].flag,
  241. fixed_clk_tables[i].mult,
  242. fixed_clk_tables[i].div);
  243. ret = visconti_clk_register_gates(ctx, clk_gate_tables,
  244. ARRAY_SIZE(clk_gate_tables), clk_reset_data,
  245. &tmpv770x_clk_lock);
  246. if (ret) {
  247. dev_err(dev, "Failed to register main clock gate: %d\n", ret);
  248. return ret;
  249. }
  250. ret = visconti_clk_register_gates(ctx, pietherpll_clk_gate_tables,
  251. ARRAY_SIZE(pietherpll_clk_gate_tables),
  252. clk_reset_data, &tmpv770x_clk_lock);
  253. if (ret) {
  254. dev_err(dev, "Failed to register pietherpll clock gate: %d\n", ret);
  255. return ret;
  256. }
  257. return of_clk_add_hw_provider(np, of_clk_hw_onecell_get, &ctx->clk_data);
  258. }
  259. static const struct of_device_id visconti_clk_ids[] = {
  260. { .compatible = "toshiba,tmpv7708-pismu", },
  261. { }
  262. };
  263. static struct platform_driver visconti_clk_driver = {
  264. .probe = visconti_clk_probe,
  265. .driver = {
  266. .name = "visconti-clk",
  267. .of_match_table = visconti_clk_ids,
  268. },
  269. };
  270. builtin_platform_driver(visconti_clk_driver);