clk-uniphier-sys.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2016 Socionext Inc.
  4. * Author: Masahiro Yamada <[email protected]>
  5. */
  6. #include <linux/stddef.h>
  7. #include "clk-uniphier.h"
  8. #define UNIPHIER_LD4_SYS_CLK_SD \
  9. UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 8), \
  10. UNIPHIER_CLK_FACTOR("sd-133m", -1, "vpll27a", 1, 2)
  11. #define UNIPHIER_PRO5_SYS_CLK_SD \
  12. UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 12), \
  13. UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 18)
  14. #define UNIPHIER_LD20_SYS_CLK_SD \
  15. UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 10), \
  16. UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 15)
  17. #define UNIPHIER_NX1_SYS_CLK_SD \
  18. UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 4), \
  19. UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 6)
  20. #define UNIPHIER_LD4_SYS_CLK_NAND(idx) \
  21. UNIPHIER_CLK_FACTOR("nand-50m", -1, "spll", 1, 32), \
  22. UNIPHIER_CLK_GATE("nand", (idx), "nand-50m", 0x2104, 2)
  23. #define UNIPHIER_PRO5_SYS_CLK_NAND(idx) \
  24. UNIPHIER_CLK_FACTOR("nand-50m", -1, "spll", 1, 48), \
  25. UNIPHIER_CLK_GATE("nand", (idx), "nand-50m", 0x2104, 2)
  26. #define UNIPHIER_LD11_SYS_CLK_NAND(idx) \
  27. UNIPHIER_CLK_FACTOR("nand-50m", -1, "spll", 1, 40), \
  28. UNIPHIER_CLK_GATE("nand", (idx), "nand-50m", 0x210c, 0)
  29. #define UNIPHIER_SYS_CLK_NAND_4X(idx) \
  30. UNIPHIER_CLK_FACTOR("nand-4x", (idx), "nand", 4, 1)
  31. #define UNIPHIER_LD11_SYS_CLK_EMMC(idx) \
  32. UNIPHIER_CLK_GATE("emmc", (idx), NULL, 0x210c, 2)
  33. #define UNIPHIER_LD4_SYS_CLK_STDMAC(idx) \
  34. UNIPHIER_CLK_GATE("stdmac", (idx), NULL, 0x2104, 10)
  35. #define UNIPHIER_LD11_SYS_CLK_STDMAC(idx) \
  36. UNIPHIER_CLK_GATE("stdmac", (idx), NULL, 0x210c, 8)
  37. #define UNIPHIER_LD11_SYS_CLK_HSC(idx) \
  38. UNIPHIER_CLK_GATE("hsc", (idx), NULL, 0x210c, 9)
  39. #define UNIPHIER_PRO4_SYS_CLK_GIO(idx) \
  40. UNIPHIER_CLK_GATE("gio", (idx), NULL, 0x2104, 6)
  41. #define UNIPHIER_PRO4_SYS_CLK_USB3(idx, ch) \
  42. UNIPHIER_CLK_GATE("usb3" #ch, (idx), NULL, 0x2104, 16 + (ch))
  43. #define UNIPHIER_PRO4_SYS_CLK_AIO(idx) \
  44. UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 8), \
  45. UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2104, 13)
  46. #define UNIPHIER_PRO5_SYS_CLK_AIO(idx) \
  47. UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 12), \
  48. UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2104, 13)
  49. #define UNIPHIER_LD11_SYS_CLK_AIO(idx) \
  50. UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 10), \
  51. UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2108, 0)
  52. #define UNIPHIER_LD11_SYS_CLK_EVEA(idx) \
  53. UNIPHIER_CLK_FACTOR("evea-io100m", -1, "spll", 1, 20), \
  54. UNIPHIER_CLK_GATE("evea", (idx), "evea-io100m", 0x2108, 1)
  55. #define UNIPHIER_LD11_SYS_CLK_EXIV(idx) \
  56. UNIPHIER_CLK_FACTOR("exiv-io200m", -1, "spll", 1, 10), \
  57. UNIPHIER_CLK_GATE("exiv", (idx), "exiv-io200m", 0x2110, 2)
  58. #define UNIPHIER_PRO4_SYS_CLK_ETHER(idx) \
  59. UNIPHIER_CLK_GATE("ether", (idx), NULL, 0x2104, 12)
  60. #define UNIPHIER_LD11_SYS_CLK_ETHER(idx) \
  61. UNIPHIER_CLK_GATE("ether", (idx), NULL, 0x210c, 6)
  62. const struct uniphier_clk_data uniphier_ld4_sys_clk_data[] = {
  63. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 65, 1), /* 1597.44 MHz */
  64. UNIPHIER_CLK_FACTOR("upll", -1, "ref", 6000, 512), /* 288 MHz */
  65. UNIPHIER_CLK_FACTOR("a2pll", -1, "ref", 24, 1), /* 589.824 MHz */
  66. UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 5625, 512), /* 270 MHz */
  67. UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 16),
  68. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16),
  69. UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 32),
  70. UNIPHIER_LD4_SYS_CLK_NAND(2),
  71. UNIPHIER_SYS_CLK_NAND_4X(3),
  72. UNIPHIER_LD4_SYS_CLK_SD,
  73. UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
  74. UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */
  75. { /* sentinel */ }
  76. };
  77. const struct uniphier_clk_data uniphier_pro4_sys_clk_data[] = {
  78. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 64, 1), /* 1600 MHz */
  79. UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */
  80. UNIPHIER_CLK_FACTOR("a2pll", -1, "upll", 256, 125), /* 589.824 MHz */
  81. UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */
  82. UNIPHIER_CLK_FACTOR("gpll", -1, "ref", 10, 1), /* 250 MHz */
  83. UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 8),
  84. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 32),
  85. UNIPHIER_CLK_FACTOR("spi", 1, "spll", 1, 32),
  86. UNIPHIER_LD4_SYS_CLK_NAND(2),
  87. UNIPHIER_SYS_CLK_NAND_4X(3),
  88. UNIPHIER_LD4_SYS_CLK_SD,
  89. UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
  90. UNIPHIER_PRO4_SYS_CLK_ETHER(6),
  91. UNIPHIER_CLK_GATE("ether-gb", 7, "gpll", 0x2104, 5),
  92. UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, MIO, RLE */
  93. UNIPHIER_CLK_GATE("ether-phy", 10, "ref", 0x2260, 0),
  94. UNIPHIER_PRO4_SYS_CLK_GIO(12), /* Ether, SATA, USB3 */
  95. UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
  96. UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
  97. UNIPHIER_CLK_FACTOR("usb30-hsphy0", 16, "upll", 1, 12),
  98. UNIPHIER_CLK_FACTOR("usb30-ssphy0", 17, "ref", 1, 1),
  99. UNIPHIER_CLK_FACTOR("usb31-ssphy0", 20, "ref", 1, 1),
  100. UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x2104, 18),
  101. UNIPHIER_CLK_GATE("sata1", 29, NULL, 0x2104, 19),
  102. UNIPHIER_PRO4_SYS_CLK_AIO(40),
  103. { /* sentinel */ }
  104. };
  105. const struct uniphier_clk_data uniphier_sld8_sys_clk_data[] = {
  106. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 64, 1), /* 1600 MHz */
  107. UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */
  108. UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */
  109. UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 20),
  110. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16),
  111. UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 32),
  112. UNIPHIER_LD4_SYS_CLK_NAND(2),
  113. UNIPHIER_SYS_CLK_NAND_4X(3),
  114. UNIPHIER_LD4_SYS_CLK_SD,
  115. UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
  116. UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */
  117. { /* sentinel */ }
  118. };
  119. const struct uniphier_clk_data uniphier_pro5_sys_clk_data[] = {
  120. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 120, 1), /* 2400 MHz */
  121. UNIPHIER_CLK_FACTOR("dapll1", -1, "ref", 128, 1), /* 2560 MHz */
  122. UNIPHIER_CLK_FACTOR("dapll2", -1, "dapll1", 144, 125), /* 2949.12 MHz */
  123. UNIPHIER_CLK_FACTOR("uart", 0, "dapll2", 1, 40),
  124. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 48),
  125. UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 48),
  126. UNIPHIER_PRO5_SYS_CLK_NAND(2),
  127. UNIPHIER_SYS_CLK_NAND_4X(3),
  128. UNIPHIER_PRO5_SYS_CLK_SD,
  129. UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC */
  130. UNIPHIER_PRO4_SYS_CLK_GIO(12), /* PCIe, USB3 */
  131. UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
  132. UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
  133. UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x2108, 2),
  134. UNIPHIER_PRO5_SYS_CLK_AIO(40),
  135. { /* sentinel */ }
  136. };
  137. const struct uniphier_clk_data uniphier_pxs2_sys_clk_data[] = {
  138. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 96, 1), /* 2400 MHz */
  139. UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 27),
  140. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 48),
  141. UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 48),
  142. UNIPHIER_PRO5_SYS_CLK_NAND(2),
  143. UNIPHIER_SYS_CLK_NAND_4X(3),
  144. UNIPHIER_PRO5_SYS_CLK_SD,
  145. UNIPHIER_PRO4_SYS_CLK_ETHER(6),
  146. UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, RLE */
  147. /* GIO is always clock-enabled: no function for 0x2104 bit6 */
  148. UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
  149. UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
  150. /* The document mentions 0x2104 bit 18, but not functional */
  151. UNIPHIER_CLK_GATE("usb30-hsphy0", 16, NULL, 0x2104, 19),
  152. UNIPHIER_CLK_FACTOR("usb30-ssphy0", 17, "ref", 1, 1),
  153. UNIPHIER_CLK_FACTOR("usb30-ssphy1", 18, "ref", 1, 1),
  154. UNIPHIER_CLK_GATE("usb31-hsphy0", 20, NULL, 0x2104, 20),
  155. UNIPHIER_CLK_FACTOR("usb31-ssphy0", 21, "ref", 1, 1),
  156. UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x2104, 22),
  157. UNIPHIER_PRO5_SYS_CLK_AIO(40),
  158. { /* sentinel */ }
  159. };
  160. const struct uniphier_clk_data uniphier_ld11_sys_clk_data[] = {
  161. UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 392, 5), /* 1960 MHz */
  162. UNIPHIER_CLK_FACTOR("mpll", -1, "ref", 64, 1), /* 1600 MHz */
  163. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */
  164. UNIPHIER_CLK_FACTOR("vspll", -1, "ref", 80, 1), /* 2000 MHz */
  165. UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34),
  166. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40),
  167. UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 40),
  168. UNIPHIER_LD11_SYS_CLK_NAND(2),
  169. UNIPHIER_SYS_CLK_NAND_4X(3),
  170. UNIPHIER_LD11_SYS_CLK_EMMC(4),
  171. /* Index 5 reserved for eMMC PHY */
  172. UNIPHIER_LD11_SYS_CLK_ETHER(6),
  173. UNIPHIER_LD11_SYS_CLK_STDMAC(8), /* HSC, MIO */
  174. UNIPHIER_LD11_SYS_CLK_HSC(9),
  175. UNIPHIER_CLK_FACTOR("usb2", -1, "ref", 24, 25),
  176. UNIPHIER_LD11_SYS_CLK_AIO(40),
  177. UNIPHIER_LD11_SYS_CLK_EVEA(41),
  178. UNIPHIER_LD11_SYS_CLK_EXIV(42),
  179. /* CPU gears */
  180. UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8),
  181. UNIPHIER_CLK_DIV4("mpll", 2, 3, 4, 8),
  182. UNIPHIER_CLK_DIV3("spll", 3, 4, 8),
  183. /* Note: both gear1 and gear4 are spll/4. This is not a bug. */
  184. UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8,
  185. "cpll/2", "spll/4", "cpll/3", "spll/3",
  186. "spll/4", "spll/8", "cpll/4", "cpll/8"),
  187. UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8,
  188. "mpll/2", "spll/4", "mpll/3", "spll/3",
  189. "spll/4", "spll/8", "mpll/4", "mpll/8"),
  190. { /* sentinel */ }
  191. };
  192. const struct uniphier_clk_data uniphier_ld20_sys_clk_data[] = {
  193. UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 88, 1), /* ARM: 2200 MHz */
  194. UNIPHIER_CLK_FACTOR("gppll", -1, "ref", 52, 1), /* Mali: 1300 MHz */
  195. UNIPHIER_CLK_FACTOR("mpll", -1, "ref", 64, 1), /* Codec: 1600 MHz */
  196. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */
  197. UNIPHIER_CLK_FACTOR("s2pll", -1, "ref", 88, 1), /* IPP: 2200 MHz */
  198. UNIPHIER_CLK_FACTOR("vppll", -1, "ref", 504, 5), /* 2520 MHz */
  199. UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34),
  200. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40),
  201. UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 40),
  202. UNIPHIER_LD11_SYS_CLK_NAND(2),
  203. UNIPHIER_SYS_CLK_NAND_4X(3),
  204. UNIPHIER_LD11_SYS_CLK_EMMC(4),
  205. /* Index 5 reserved for eMMC PHY */
  206. UNIPHIER_LD20_SYS_CLK_SD,
  207. UNIPHIER_LD11_SYS_CLK_ETHER(6),
  208. UNIPHIER_LD11_SYS_CLK_STDMAC(8), /* HSC */
  209. UNIPHIER_LD11_SYS_CLK_HSC(9),
  210. /* GIO is always clock-enabled: no function for 0x210c bit5 */
  211. /*
  212. * clock for USB Link is enabled by the logic "OR" of bit 14 and bit 15.
  213. * We do not use bit 15 here.
  214. */
  215. UNIPHIER_CLK_GATE("usb30", 14, NULL, 0x210c, 14),
  216. UNIPHIER_CLK_GATE("usb30-hsphy0", 16, NULL, 0x210c, 12),
  217. UNIPHIER_CLK_GATE("usb30-hsphy1", 17, NULL, 0x210c, 13),
  218. UNIPHIER_CLK_FACTOR("usb30-ssphy0", 18, "ref", 1, 1),
  219. UNIPHIER_CLK_FACTOR("usb30-ssphy1", 19, "ref", 1, 1),
  220. UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 4),
  221. UNIPHIER_LD11_SYS_CLK_AIO(40),
  222. UNIPHIER_LD11_SYS_CLK_EVEA(41),
  223. UNIPHIER_LD11_SYS_CLK_EXIV(42),
  224. /* CPU gears */
  225. UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8),
  226. UNIPHIER_CLK_DIV4("spll", 2, 3, 4, 8),
  227. UNIPHIER_CLK_DIV4("s2pll", 2, 3, 4, 8),
  228. UNIPHIER_CLK_CPUGEAR("cpu-ca72", 32, 0x8000, 0xf, 8,
  229. "cpll/2", "spll/2", "cpll/3", "spll/3",
  230. "spll/4", "spll/8", "cpll/4", "cpll/8"),
  231. UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8,
  232. "cpll/2", "spll/2", "cpll/3", "spll/3",
  233. "spll/4", "spll/8", "cpll/4", "cpll/8"),
  234. UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8,
  235. "s2pll/2", "spll/2", "s2pll/3", "spll/3",
  236. "spll/4", "spll/8", "s2pll/4", "s2pll/8"),
  237. { /* sentinel */ }
  238. };
  239. const struct uniphier_clk_data uniphier_pxs3_sys_clk_data[] = {
  240. UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 104, 1), /* ARM: 2600 MHz */
  241. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */
  242. UNIPHIER_CLK_FACTOR("s2pll", -1, "ref", 88, 1), /* IPP: 2400 MHz */
  243. UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34),
  244. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40),
  245. UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 40),
  246. UNIPHIER_LD20_SYS_CLK_SD,
  247. UNIPHIER_LD11_SYS_CLK_NAND(2),
  248. UNIPHIER_SYS_CLK_NAND_4X(3),
  249. UNIPHIER_LD11_SYS_CLK_EMMC(4),
  250. UNIPHIER_CLK_GATE("ether0", 6, NULL, 0x210c, 9),
  251. UNIPHIER_CLK_GATE("ether1", 7, NULL, 0x210c, 10),
  252. UNIPHIER_CLK_GATE("usb30", 12, NULL, 0x210c, 4), /* =GIO0 */
  253. UNIPHIER_CLK_GATE("usb31-0", 13, NULL, 0x210c, 5), /* =GIO1 */
  254. UNIPHIER_CLK_GATE("usb31-1", 14, NULL, 0x210c, 6), /* =GIO1-1 */
  255. UNIPHIER_CLK_GATE("usb30-hsphy0", 16, NULL, 0x210c, 16),
  256. UNIPHIER_CLK_GATE("usb30-ssphy0", 17, NULL, 0x210c, 18),
  257. UNIPHIER_CLK_GATE("usb30-ssphy1", 18, NULL, 0x210c, 20),
  258. UNIPHIER_CLK_GATE("usb31-hsphy0", 20, NULL, 0x210c, 17),
  259. UNIPHIER_CLK_GATE("usb31-ssphy0", 21, NULL, 0x210c, 19),
  260. UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 3),
  261. UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x210c, 7),
  262. UNIPHIER_CLK_GATE("sata1", 29, NULL, 0x210c, 8),
  263. UNIPHIER_CLK_GATE("sata-phy", 30, NULL, 0x210c, 21),
  264. UNIPHIER_LD11_SYS_CLK_AIO(40),
  265. UNIPHIER_LD11_SYS_CLK_EXIV(42),
  266. /* CPU gears */
  267. UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8),
  268. UNIPHIER_CLK_DIV4("spll", 2, 3, 4, 8),
  269. UNIPHIER_CLK_DIV4("s2pll", 2, 3, 4, 8),
  270. UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8,
  271. "cpll/2", "spll/2", "cpll/3", "spll/3",
  272. "spll/4", "spll/8", "cpll/4", "cpll/8"),
  273. UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8,
  274. "s2pll/2", "spll/2", "s2pll/3", "spll/3",
  275. "spll/4", "spll/8", "s2pll/4", "s2pll/8"),
  276. { /* sentinel */ }
  277. };
  278. const struct uniphier_clk_data uniphier_nx1_sys_clk_data[] = {
  279. UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 100, 1), /* ARM: 2500 MHz */
  280. UNIPHIER_CLK_FACTOR("spll", -1, "ref", 32, 1), /* 800 MHz */
  281. UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 6),
  282. UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16),
  283. UNIPHIER_NX1_SYS_CLK_SD,
  284. UNIPHIER_CLK_GATE("emmc", 4, NULL, 0x2108, 8),
  285. UNIPHIER_CLK_GATE("ether", 6, NULL, 0x210c, 0),
  286. UNIPHIER_CLK_GATE("usb30-0", 12, NULL, 0x210c, 16), /* =GIO */
  287. UNIPHIER_CLK_GATE("usb30-1", 13, NULL, 0x210c, 20), /* =GIO1P */
  288. UNIPHIER_CLK_GATE("usb30-hsphy0", 16, NULL, 0x210c, 24),
  289. UNIPHIER_CLK_GATE("usb30-ssphy0", 17, NULL, 0x210c, 25),
  290. UNIPHIER_CLK_GATE("usb30-ssphy1", 18, NULL, 0x210c, 26),
  291. UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 8),
  292. UNIPHIER_CLK_GATE("voc", 52, NULL, 0x2110, 0),
  293. UNIPHIER_CLK_GATE("hdmitx", 58, NULL, 0x2110, 8),
  294. /* CPU gears */
  295. UNIPHIER_CLK_DIV5("cpll", 2, 4, 8, 16, 32),
  296. UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 5,
  297. "cpll/2", "cpll/4", "cpll/8", "cpll/16",
  298. "cpll/32"),
  299. { /* sentinel */ }
  300. };
  301. const struct uniphier_clk_data uniphier_pro4_sg_clk_data[] = {
  302. UNIPHIER_CLK_DIV("gpll", 4),
  303. {
  304. .name = "sata-ref",
  305. .type = UNIPHIER_CLK_TYPE_MUX,
  306. .idx = 0,
  307. .data.mux = {
  308. .parent_names = { "gpll/4", "ref", },
  309. .num_parents = 2,
  310. .reg = 0x1a28,
  311. .masks = { 0x1, 0x1, },
  312. .vals = { 0x0, 0x1, },
  313. },
  314. },
  315. { /* sentinel */ }
  316. };