ccu-sun50i-h6.h 1.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright 2016 Icenowy Zheng <[email protected]>
  4. */
  5. #ifndef _CCU_SUN50I_H6_H_
  6. #define _CCU_SUN50I_H6_H_
  7. #include <dt-bindings/clock/sun50i-h6-ccu.h>
  8. #include <dt-bindings/reset/sun50i-h6-ccu.h>
  9. #define CLK_OSC12M 0
  10. #define CLK_PLL_CPUX 1
  11. #define CLK_PLL_DDR0 2
  12. /* PLL_PERIPH0 exported for PRCM */
  13. #define CLK_PLL_PERIPH0_2X 4
  14. #define CLK_PLL_PERIPH0_4X 5
  15. #define CLK_PLL_PERIPH1 6
  16. #define CLK_PLL_PERIPH1_2X 7
  17. #define CLK_PLL_PERIPH1_4X 8
  18. #define CLK_PLL_GPU 9
  19. #define CLK_PLL_VIDEO0 10
  20. #define CLK_PLL_VIDEO0_4X 11
  21. #define CLK_PLL_VIDEO1 12
  22. #define CLK_PLL_VIDEO1_4X 13
  23. #define CLK_PLL_VE 14
  24. #define CLK_PLL_DE 15
  25. #define CLK_PLL_HSIC 16
  26. #define CLK_PLL_AUDIO_BASE 17
  27. #define CLK_PLL_AUDIO 18
  28. #define CLK_PLL_AUDIO_2X 19
  29. #define CLK_PLL_AUDIO_4X 20
  30. /* CPUX clock exported for DVFS */
  31. #define CLK_AXI 22
  32. #define CLK_CPUX_APB 23
  33. #define CLK_PSI_AHB1_AHB2 24
  34. #define CLK_AHB3 25
  35. /* APB1 clock exported for PIO */
  36. #define CLK_APB2 27
  37. #define CLK_MBUS 28
  38. /* All module clocks and bus gates are exported except DRAM */
  39. #define CLK_DRAM 52
  40. #define CLK_BUS_DRAM 60
  41. #define CLK_NUMBER (CLK_BUS_HDCP + 1)
  42. #endif /* _CCU_SUN50I_H6_H_ */