clk-pll-s10.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2017, Intel Corporation
  4. */
  5. #include <linux/slab.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/io.h>
  8. #include "stratix10-clk.h"
  9. #include "clk.h"
  10. /* Clock Manager offsets */
  11. #define CLK_MGR_PLL_CLK_SRC_SHIFT 16
  12. #define CLK_MGR_PLL_CLK_SRC_MASK 0x3
  13. /* PLL Clock enable bits */
  14. #define SOCFPGA_PLL_POWER 0
  15. #define SOCFPGA_PLL_RESET_MASK 0x2
  16. #define SOCFPGA_PLL_REFDIV_MASK 0x00003F00
  17. #define SOCFPGA_PLL_REFDIV_SHIFT 8
  18. #define SOCFPGA_PLL_AREFDIV_MASK 0x00000F00
  19. #define SOCFPGA_PLL_DREFDIV_MASK 0x00003000
  20. #define SOCFPGA_PLL_DREFDIV_SHIFT 12
  21. #define SOCFPGA_PLL_MDIV_MASK 0xFF000000
  22. #define SOCFPGA_PLL_MDIV_SHIFT 24
  23. #define SOCFPGA_AGILEX_PLL_MDIV_MASK 0x000003FF
  24. #define SWCTRLBTCLKSEL_MASK 0x200
  25. #define SWCTRLBTCLKSEL_SHIFT 9
  26. #define SOCFPGA_N5X_PLLDIV_FDIV_MASK GENMASK(16, 8)
  27. #define SOCFPGA_N5X_PLLDIV_FDIV_SHIFT 8
  28. #define SOCFPGA_N5X_PLLDIV_RDIV_MASK GENMASK(5, 0)
  29. #define SOCFPGA_N5X_PLLDIV_QDIV_MASK GENMASK(26, 24)
  30. #define SOCFPGA_N5X_PLLDIV_QDIV_SHIFT 24
  31. #define SOCFPGA_BOOT_CLK "boot_clk"
  32. #define to_socfpga_clk(p) container_of(p, struct socfpga_pll, hw.hw)
  33. static unsigned long n5x_clk_pll_recalc_rate(struct clk_hw *hwclk,
  34. unsigned long parent_rate)
  35. {
  36. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  37. unsigned long fdiv, reg, rdiv, qdiv;
  38. u32 power = 1;
  39. /* read VCO1 reg for numerator and denominator */
  40. reg = readl(socfpgaclk->hw.reg + 0x8);
  41. fdiv = (reg & SOCFPGA_N5X_PLLDIV_FDIV_MASK) >> SOCFPGA_N5X_PLLDIV_FDIV_SHIFT;
  42. rdiv = (reg & SOCFPGA_N5X_PLLDIV_RDIV_MASK);
  43. qdiv = (reg & SOCFPGA_N5X_PLLDIV_QDIV_MASK) >> SOCFPGA_N5X_PLLDIV_QDIV_SHIFT;
  44. while (qdiv) {
  45. power *= 2;
  46. qdiv--;
  47. }
  48. return ((parent_rate * 2 * (fdiv + 1)) / ((rdiv + 1) * power));
  49. }
  50. static unsigned long agilex_clk_pll_recalc_rate(struct clk_hw *hwclk,
  51. unsigned long parent_rate)
  52. {
  53. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  54. unsigned long arefdiv, reg, mdiv;
  55. unsigned long long vco_freq;
  56. /* read VCO1 reg for numerator and denominator */
  57. reg = readl(socfpgaclk->hw.reg);
  58. arefdiv = (reg & SOCFPGA_PLL_AREFDIV_MASK) >> SOCFPGA_PLL_REFDIV_SHIFT;
  59. vco_freq = (unsigned long long)parent_rate / arefdiv;
  60. /* Read mdiv and fdiv from the fdbck register */
  61. reg = readl(socfpgaclk->hw.reg + 0x24);
  62. mdiv = reg & SOCFPGA_AGILEX_PLL_MDIV_MASK;
  63. vco_freq = (unsigned long long)vco_freq * mdiv;
  64. return (unsigned long)vco_freq;
  65. }
  66. static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
  67. unsigned long parent_rate)
  68. {
  69. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  70. unsigned long mdiv;
  71. unsigned long refdiv;
  72. unsigned long reg;
  73. unsigned long long vco_freq;
  74. /* read VCO1 reg for numerator and denominator */
  75. reg = readl(socfpgaclk->hw.reg);
  76. refdiv = (reg & SOCFPGA_PLL_REFDIV_MASK) >> SOCFPGA_PLL_REFDIV_SHIFT;
  77. vco_freq = parent_rate;
  78. do_div(vco_freq, refdiv);
  79. /* Read mdiv and fdiv from the fdbck register */
  80. reg = readl(socfpgaclk->hw.reg + 0x4);
  81. mdiv = (reg & SOCFPGA_PLL_MDIV_MASK) >> SOCFPGA_PLL_MDIV_SHIFT;
  82. vco_freq = (unsigned long long)vco_freq * (mdiv + 6);
  83. return (unsigned long)vco_freq;
  84. }
  85. static unsigned long clk_boot_clk_recalc_rate(struct clk_hw *hwclk,
  86. unsigned long parent_rate)
  87. {
  88. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  89. u32 div;
  90. div = ((readl(socfpgaclk->hw.reg) &
  91. SWCTRLBTCLKSEL_MASK) >>
  92. SWCTRLBTCLKSEL_SHIFT);
  93. div += 1;
  94. return parent_rate / div;
  95. }
  96. static u8 clk_pll_get_parent(struct clk_hw *hwclk)
  97. {
  98. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  99. u32 pll_src;
  100. pll_src = readl(socfpgaclk->hw.reg);
  101. return (pll_src >> CLK_MGR_PLL_CLK_SRC_SHIFT) &
  102. CLK_MGR_PLL_CLK_SRC_MASK;
  103. }
  104. static u8 clk_boot_get_parent(struct clk_hw *hwclk)
  105. {
  106. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  107. u32 pll_src;
  108. pll_src = readl(socfpgaclk->hw.reg);
  109. return (pll_src >> SWCTRLBTCLKSEL_SHIFT) &
  110. SWCTRLBTCLKSEL_MASK;
  111. }
  112. static int clk_pll_prepare(struct clk_hw *hwclk)
  113. {
  114. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  115. u32 reg;
  116. /* Bring PLL out of reset */
  117. reg = readl(socfpgaclk->hw.reg);
  118. reg |= SOCFPGA_PLL_RESET_MASK;
  119. writel(reg, socfpgaclk->hw.reg);
  120. return 0;
  121. }
  122. static int n5x_clk_pll_prepare(struct clk_hw *hwclk)
  123. {
  124. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  125. u32 reg;
  126. /* Bring PLL out of reset */
  127. reg = readl(socfpgaclk->hw.reg + 0x4);
  128. reg |= SOCFPGA_PLL_RESET_MASK;
  129. writel(reg, socfpgaclk->hw.reg + 0x4);
  130. return 0;
  131. }
  132. static const struct clk_ops n5x_clk_pll_ops = {
  133. .recalc_rate = n5x_clk_pll_recalc_rate,
  134. .get_parent = clk_pll_get_parent,
  135. .prepare = n5x_clk_pll_prepare,
  136. };
  137. static const struct clk_ops agilex_clk_pll_ops = {
  138. .recalc_rate = agilex_clk_pll_recalc_rate,
  139. .get_parent = clk_pll_get_parent,
  140. .prepare = clk_pll_prepare,
  141. };
  142. static const struct clk_ops clk_pll_ops = {
  143. .recalc_rate = clk_pll_recalc_rate,
  144. .get_parent = clk_pll_get_parent,
  145. .prepare = clk_pll_prepare,
  146. };
  147. static const struct clk_ops clk_boot_ops = {
  148. .recalc_rate = clk_boot_clk_recalc_rate,
  149. .get_parent = clk_boot_get_parent,
  150. .prepare = clk_pll_prepare,
  151. };
  152. struct clk_hw *s10_register_pll(const struct stratix10_pll_clock *clks,
  153. void __iomem *reg)
  154. {
  155. struct clk_hw *hw_clk;
  156. struct socfpga_pll *pll_clk;
  157. struct clk_init_data init;
  158. const char *name = clks->name;
  159. int ret;
  160. pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
  161. if (WARN_ON(!pll_clk))
  162. return NULL;
  163. pll_clk->hw.reg = reg + clks->offset;
  164. if (streq(name, SOCFPGA_BOOT_CLK))
  165. init.ops = &clk_boot_ops;
  166. else
  167. init.ops = &clk_pll_ops;
  168. init.name = name;
  169. init.flags = clks->flags;
  170. init.num_parents = clks->num_parents;
  171. init.parent_names = NULL;
  172. init.parent_data = clks->parent_data;
  173. pll_clk->hw.hw.init = &init;
  174. pll_clk->hw.bit_idx = SOCFPGA_PLL_POWER;
  175. hw_clk = &pll_clk->hw.hw;
  176. ret = clk_hw_register(NULL, hw_clk);
  177. if (ret) {
  178. kfree(pll_clk);
  179. return ERR_PTR(ret);
  180. }
  181. return hw_clk;
  182. }
  183. struct clk_hw *agilex_register_pll(const struct stratix10_pll_clock *clks,
  184. void __iomem *reg)
  185. {
  186. struct clk_hw *hw_clk;
  187. struct socfpga_pll *pll_clk;
  188. struct clk_init_data init;
  189. const char *name = clks->name;
  190. int ret;
  191. pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
  192. if (WARN_ON(!pll_clk))
  193. return NULL;
  194. pll_clk->hw.reg = reg + clks->offset;
  195. if (streq(name, SOCFPGA_BOOT_CLK))
  196. init.ops = &clk_boot_ops;
  197. else
  198. init.ops = &agilex_clk_pll_ops;
  199. init.name = name;
  200. init.flags = clks->flags;
  201. init.num_parents = clks->num_parents;
  202. init.parent_names = NULL;
  203. init.parent_data = clks->parent_data;
  204. pll_clk->hw.hw.init = &init;
  205. pll_clk->hw.bit_idx = SOCFPGA_PLL_POWER;
  206. hw_clk = &pll_clk->hw.hw;
  207. ret = clk_hw_register(NULL, hw_clk);
  208. if (ret) {
  209. kfree(pll_clk);
  210. return ERR_PTR(ret);
  211. }
  212. return hw_clk;
  213. }
  214. struct clk_hw *n5x_register_pll(const struct stratix10_pll_clock *clks,
  215. void __iomem *reg)
  216. {
  217. struct clk_hw *hw_clk;
  218. struct socfpga_pll *pll_clk;
  219. struct clk_init_data init;
  220. const char *name = clks->name;
  221. int ret;
  222. pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
  223. if (WARN_ON(!pll_clk))
  224. return NULL;
  225. pll_clk->hw.reg = reg + clks->offset;
  226. if (streq(name, SOCFPGA_BOOT_CLK))
  227. init.ops = &clk_boot_ops;
  228. else
  229. init.ops = &n5x_clk_pll_ops;
  230. init.name = name;
  231. init.flags = clks->flags;
  232. init.num_parents = clks->num_parents;
  233. init.parent_names = NULL;
  234. init.parent_data = clks->parent_data;
  235. pll_clk->hw.hw.init = &init;
  236. pll_clk->hw.bit_idx = SOCFPGA_PLL_POWER;
  237. hw_clk = &pll_clk->hw.hw;
  238. ret = clk_hw_register(NULL, hw_clk);
  239. if (ret) {
  240. kfree(pll_clk);
  241. return ERR_PTR(ret);
  242. }
  243. return hw_clk;
  244. }