clk-rv1126.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2019 Rockchip Electronics Co. Ltd.
  4. * Author: Finley Xiao <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/of_device.h>
  11. #include <linux/syscore_ops.h>
  12. #include <dt-bindings/clock/rockchip,rv1126-cru.h>
  13. #include "clk.h"
  14. #define RV1126_GMAC_CON 0x460
  15. #define RV1126_GRF_IOFUNC_CON1 0x10264
  16. #define RV1126_GRF_SOC_STATUS0 0x10
  17. #define RV1126_FRAC_MAX_PRATE 1200000000
  18. #define RV1126_CSIOUT_FRAC_MAX_PRATE 300000000
  19. enum rv1126_pmu_plls {
  20. gpll,
  21. };
  22. enum rv1126_plls {
  23. apll, dpll, cpll, hpll,
  24. };
  25. static struct rockchip_pll_rate_table rv1126_pll_rates[] = {
  26. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  27. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  28. RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(1584000000, 1, 132, 2, 1, 1, 0),
  30. RK3036_PLL_RATE(1560000000, 1, 130, 2, 1, 1, 0),
  31. RK3036_PLL_RATE(1536000000, 1, 128, 2, 1, 1, 0),
  32. RK3036_PLL_RATE(1512000000, 1, 126, 2, 1, 1, 0),
  33. RK3036_PLL_RATE(1488000000, 1, 124, 2, 1, 1, 0),
  34. RK3036_PLL_RATE(1464000000, 1, 122, 2, 1, 1, 0),
  35. RK3036_PLL_RATE(1440000000, 1, 120, 2, 1, 1, 0),
  36. RK3036_PLL_RATE(1416000000, 1, 118, 2, 1, 1, 0),
  37. RK3036_PLL_RATE(1400000000, 3, 350, 2, 1, 1, 0),
  38. RK3036_PLL_RATE(1392000000, 1, 116, 2, 1, 1, 0),
  39. RK3036_PLL_RATE(1368000000, 1, 114, 2, 1, 1, 0),
  40. RK3036_PLL_RATE(1344000000, 1, 112, 2, 1, 1, 0),
  41. RK3036_PLL_RATE(1320000000, 1, 110, 2, 1, 1, 0),
  42. RK3036_PLL_RATE(1296000000, 1, 108, 2, 1, 1, 0),
  43. RK3036_PLL_RATE(1272000000, 1, 106, 2, 1, 1, 0),
  44. RK3036_PLL_RATE(1248000000, 1, 104, 2, 1, 1, 0),
  45. RK3036_PLL_RATE(1200000000, 1, 100, 2, 1, 1, 0),
  46. RK3036_PLL_RATE(1188000000, 1, 99, 2, 1, 1, 0),
  47. RK3036_PLL_RATE(1104000000, 1, 92, 2, 1, 1, 0),
  48. RK3036_PLL_RATE(1100000000, 3, 275, 2, 1, 1, 0),
  49. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  50. RK3036_PLL_RATE(1000000000, 3, 250, 2, 1, 1, 0),
  51. RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
  52. RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
  53. RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
  54. RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
  55. RK3036_PLL_RATE(900000000, 1, 75, 2, 1, 1, 0),
  56. RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
  57. RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
  58. RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
  59. RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
  60. RK3036_PLL_RATE(800000000, 3, 200, 2, 1, 1, 0),
  61. RK3036_PLL_RATE(700000000, 3, 350, 4, 1, 1, 0),
  62. RK3036_PLL_RATE(696000000, 1, 116, 4, 1, 1, 0),
  63. RK3036_PLL_RATE(624000000, 1, 104, 4, 1, 1, 0),
  64. RK3036_PLL_RATE(600000000, 1, 100, 4, 1, 1, 0),
  65. RK3036_PLL_RATE(594000000, 1, 99, 4, 1, 1, 0),
  66. RK3036_PLL_RATE(504000000, 1, 84, 4, 1, 1, 0),
  67. RK3036_PLL_RATE(500000000, 1, 125, 6, 1, 1, 0),
  68. RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
  69. RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
  70. RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
  71. RK3036_PLL_RATE(96000000, 1, 96, 6, 4, 1, 0),
  72. { /* sentinel */ },
  73. };
  74. #define RV1126_DIV_ACLK_CORE_MASK 0xf
  75. #define RV1126_DIV_ACLK_CORE_SHIFT 4
  76. #define RV1126_DIV_PCLK_DBG_MASK 0x7
  77. #define RV1126_DIV_PCLK_DBG_SHIFT 0
  78. #define RV1126_CLKSEL1(_aclk_core, _pclk_dbg) \
  79. { \
  80. .reg = RV1126_CLKSEL_CON(1), \
  81. .val = HIWORD_UPDATE(_aclk_core, RV1126_DIV_ACLK_CORE_MASK, \
  82. RV1126_DIV_ACLK_CORE_SHIFT) | \
  83. HIWORD_UPDATE(_pclk_dbg, RV1126_DIV_PCLK_DBG_MASK, \
  84. RV1126_DIV_PCLK_DBG_SHIFT), \
  85. }
  86. #define RV1126_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \
  87. { \
  88. .prate = _prate, \
  89. .divs = { \
  90. RV1126_CLKSEL1(_aclk_core, _pclk_dbg), \
  91. }, \
  92. }
  93. static struct rockchip_cpuclk_rate_table rv1126_cpuclk_rates[] __initdata = {
  94. RV1126_CPUCLK_RATE(1608000000, 1, 7),
  95. RV1126_CPUCLK_RATE(1584000000, 1, 7),
  96. RV1126_CPUCLK_RATE(1560000000, 1, 7),
  97. RV1126_CPUCLK_RATE(1536000000, 1, 7),
  98. RV1126_CPUCLK_RATE(1512000000, 1, 7),
  99. RV1126_CPUCLK_RATE(1488000000, 1, 5),
  100. RV1126_CPUCLK_RATE(1464000000, 1, 5),
  101. RV1126_CPUCLK_RATE(1440000000, 1, 5),
  102. RV1126_CPUCLK_RATE(1416000000, 1, 5),
  103. RV1126_CPUCLK_RATE(1392000000, 1, 5),
  104. RV1126_CPUCLK_RATE(1368000000, 1, 5),
  105. RV1126_CPUCLK_RATE(1344000000, 1, 5),
  106. RV1126_CPUCLK_RATE(1320000000, 1, 5),
  107. RV1126_CPUCLK_RATE(1296000000, 1, 5),
  108. RV1126_CPUCLK_RATE(1272000000, 1, 5),
  109. RV1126_CPUCLK_RATE(1248000000, 1, 5),
  110. RV1126_CPUCLK_RATE(1224000000, 1, 5),
  111. RV1126_CPUCLK_RATE(1200000000, 1, 5),
  112. RV1126_CPUCLK_RATE(1104000000, 1, 5),
  113. RV1126_CPUCLK_RATE(1008000000, 1, 5),
  114. RV1126_CPUCLK_RATE(912000000, 1, 5),
  115. RV1126_CPUCLK_RATE(816000000, 1, 3),
  116. RV1126_CPUCLK_RATE(696000000, 1, 3),
  117. RV1126_CPUCLK_RATE(600000000, 1, 3),
  118. RV1126_CPUCLK_RATE(408000000, 1, 1),
  119. RV1126_CPUCLK_RATE(312000000, 1, 1),
  120. RV1126_CPUCLK_RATE(216000000, 1, 1),
  121. RV1126_CPUCLK_RATE(96000000, 1, 1),
  122. };
  123. static const struct rockchip_cpuclk_reg_data rv1126_cpuclk_data = {
  124. .core_reg[0] = RV1126_CLKSEL_CON(0),
  125. .div_core_shift[0] = 0,
  126. .div_core_mask[0] = 0x1f,
  127. .num_cores = 1,
  128. .mux_core_alt = 0,
  129. .mux_core_main = 2,
  130. .mux_core_shift = 6,
  131. .mux_core_mask = 0x3,
  132. };
  133. PNAME(mux_pll_p) = { "xin24m" };
  134. PNAME(mux_rtc32k_p) = { "clk_pmupvtm_divout", "xin32k", "clk_osc0_div32k" };
  135. PNAME(mux_wifi_p) = { "clk_wifi_osc0", "clk_wifi_div" };
  136. PNAME(mux_gpll_usb480m_cpll_xin24m_p) = { "gpll", "usb480m", "cpll", "xin24m" };
  137. PNAME(mux_uart1_p) = { "sclk_uart1_div", "sclk_uart1_fracdiv", "xin24m" };
  138. PNAME(mux_xin24m_gpll_p) = { "xin24m", "gpll" };
  139. PNAME(mux_gpll_xin24m_p) = { "gpll", "xin24m" };
  140. PNAME(mux_xin24m_32k_p) = { "xin24m", "clk_rtc32k" };
  141. PNAME(mux_usbphy_otg_ref_p) = { "clk_ref12m", "xin_osc0_div2_usbphyref_otg" };
  142. PNAME(mux_usbphy_host_ref_p) = { "clk_ref12m", "xin_osc0_div2_usbphyref_host" };
  143. PNAME(mux_mipidsiphy_ref_p) = { "clk_ref24m", "xin_osc0_mipiphyref" };
  144. PNAME(mux_usb480m_p) = { "xin24m", "usb480m_phy", "clk_rtc32k" };
  145. PNAME(mux_armclk_p) = { "gpll", "cpll", "apll" };
  146. PNAME(mux_gpll_cpll_dpll_p) = { "gpll", "cpll", "dummy_dpll" };
  147. PNAME(mux_gpll_cpll_p) = { "gpll", "cpll" };
  148. PNAME(mux_hclk_pclk_pdbus_p) = { "gpll", "dummy_cpll" };
  149. PNAME(mux_gpll_cpll_usb480m_xin24m_p) = { "gpll", "cpll", "usb480m", "xin24m" };
  150. PNAME(mux_uart0_p) = { "sclk_uart0_div", "sclk_uart0_frac", "xin24m" };
  151. PNAME(mux_uart2_p) = { "sclk_uart2_div", "sclk_uart2_frac", "xin24m" };
  152. PNAME(mux_uart3_p) = { "sclk_uart3_div", "sclk_uart3_frac", "xin24m" };
  153. PNAME(mux_uart4_p) = { "sclk_uart4_div", "sclk_uart4_frac", "xin24m" };
  154. PNAME(mux_uart5_p) = { "sclk_uart5_div", "sclk_uart5_frac", "xin24m" };
  155. PNAME(mux_cpll_gpll_p) = { "cpll", "gpll" };
  156. PNAME(mux_i2s0_tx_p) = { "mclk_i2s0_tx_div", "mclk_i2s0_tx_fracdiv", "i2s0_mclkin", "xin12m" };
  157. PNAME(mux_i2s0_rx_p) = { "mclk_i2s0_rx_div", "mclk_i2s0_rx_fracdiv", "i2s0_mclkin", "xin12m" };
  158. PNAME(mux_i2s0_tx_out2io_p) = { "mclk_i2s0_tx", "xin12m" };
  159. PNAME(mux_i2s0_rx_out2io_p) = { "mclk_i2s0_rx", "xin12m" };
  160. PNAME(mux_i2s1_p) = { "mclk_i2s1_div", "mclk_i2s1_fracdiv", "i2s1_mclkin", "xin12m" };
  161. PNAME(mux_i2s1_out2io_p) = { "mclk_i2s1", "xin12m" };
  162. PNAME(mux_i2s2_p) = { "mclk_i2s2_div", "mclk_i2s2_fracdiv", "i2s2_mclkin", "xin12m" };
  163. PNAME(mux_i2s2_out2io_p) = { "mclk_i2s2", "xin12m" };
  164. PNAME(mux_gpll_cpll_xin24m_p) = { "gpll", "cpll", "xin24m" };
  165. PNAME(mux_audpwm_p) = { "sclk_audpwm_div", "sclk_audpwm_fracdiv", "xin24m" };
  166. PNAME(mux_usb480m_gpll_p) = { "usb480m", "gpll" };
  167. PNAME(clk_gmac_src_m0_p) = { "clk_gmac_div", "clk_gmac_rgmii_m0" };
  168. PNAME(clk_gmac_src_m1_p) = { "clk_gmac_div", "clk_gmac_rgmii_m1" };
  169. PNAME(mux_clk_gmac_src_p) = { "clk_gmac_src_m0", "clk_gmac_src_m1" };
  170. PNAME(mux_rgmii_clk_p) = { "clk_gmac_tx_div50", "clk_gmac_tx_div5", "clk_gmac_tx_src", "clk_gmac_tx_src"};
  171. PNAME(mux_rmii_clk_p) = { "clk_gmac_rx_div20", "clk_gmac_rx_div2" };
  172. PNAME(mux_gmac_tx_rx_p) = { "rgmii_mode_clk", "rmii_mode_clk" };
  173. PNAME(mux_dpll_gpll_p) = { "dpll", "gpll" };
  174. static u32 rgmii_mux_idx[] = { 2, 3, 0, 1 };
  175. static struct rockchip_pll_clock rv1126_pmu_pll_clks[] __initdata = {
  176. [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p,
  177. 0, RV1126_PMU_PLL_CON(0),
  178. RV1126_PMU_MODE, 0, 3, 0, rv1126_pll_rates),
  179. };
  180. static struct rockchip_pll_clock rv1126_pll_clks[] __initdata = {
  181. [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
  182. 0, RV1126_PLL_CON(0),
  183. RV1126_MODE_CON, 0, 0, 0, rv1126_pll_rates),
  184. [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
  185. 0, RV1126_PLL_CON(8),
  186. RV1126_MODE_CON, 2, 1, 0, NULL),
  187. [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
  188. 0, RV1126_PLL_CON(16),
  189. RV1126_MODE_CON, 4, 2, 0, rv1126_pll_rates),
  190. [hpll] = PLL(pll_rk3328, PLL_HPLL, "hpll", mux_pll_p,
  191. 0, RV1126_PLL_CON(24),
  192. RV1126_MODE_CON, 6, 4, 0, rv1126_pll_rates),
  193. };
  194. #define MFLAGS CLK_MUX_HIWORD_MASK
  195. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  196. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  197. static struct rockchip_clk_branch rv1126_rtc32k_fracmux __initdata =
  198. MUX(CLK_RTC32K, "clk_rtc32k", mux_rtc32k_p, CLK_SET_RATE_PARENT,
  199. RV1126_PMU_CLKSEL_CON(0), 7, 2, MFLAGS);
  200. static struct rockchip_clk_branch rv1126_uart1_fracmux __initdata =
  201. MUX(SCLK_UART1_MUX, "sclk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
  202. RV1126_PMU_CLKSEL_CON(4), 10, 2, MFLAGS);
  203. static struct rockchip_clk_branch rv1126_uart0_fracmux __initdata =
  204. MUX(SCLK_UART0_MUX, "sclk_uart0_mux", mux_uart0_p, CLK_SET_RATE_PARENT,
  205. RV1126_CLKSEL_CON(10), 10, 2, MFLAGS);
  206. static struct rockchip_clk_branch rv1126_uart2_fracmux __initdata =
  207. MUX(SCLK_UART2_MUX, "sclk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
  208. RV1126_CLKSEL_CON(12), 10, 2, MFLAGS);
  209. static struct rockchip_clk_branch rv1126_uart3_fracmux __initdata =
  210. MUX(SCLK_UART3_MUX, "sclk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
  211. RV1126_CLKSEL_CON(14), 10, 2, MFLAGS);
  212. static struct rockchip_clk_branch rv1126_uart4_fracmux __initdata =
  213. MUX(SCLK_UART4_MUX, "sclk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
  214. RV1126_CLKSEL_CON(16), 10, 2, MFLAGS);
  215. static struct rockchip_clk_branch rv1126_uart5_fracmux __initdata =
  216. MUX(SCLK_UART5_MUX, "sclk_uart5_mux", mux_uart5_p, CLK_SET_RATE_PARENT,
  217. RV1126_CLKSEL_CON(18), 10, 2, MFLAGS);
  218. static struct rockchip_clk_branch rv1126_i2s0_tx_fracmux __initdata =
  219. MUX(MCLK_I2S0_TX_MUX, "mclk_i2s0_tx_mux", mux_i2s0_tx_p, CLK_SET_RATE_PARENT,
  220. RV1126_CLKSEL_CON(30), 0, 2, MFLAGS);
  221. static struct rockchip_clk_branch rv1126_i2s0_rx_fracmux __initdata =
  222. MUX(MCLK_I2S0_RX_MUX, "mclk_i2s0_rx_mux", mux_i2s0_rx_p, CLK_SET_RATE_PARENT,
  223. RV1126_CLKSEL_CON(30), 2, 2, MFLAGS);
  224. static struct rockchip_clk_branch rv1126_i2s1_fracmux __initdata =
  225. MUX(MCLK_I2S1_MUX, "mclk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
  226. RV1126_CLKSEL_CON(31), 8, 2, MFLAGS);
  227. static struct rockchip_clk_branch rv1126_i2s2_fracmux __initdata =
  228. MUX(MCLK_I2S2_MUX, "mclk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
  229. RV1126_CLKSEL_CON(33), 8, 2, MFLAGS);
  230. static struct rockchip_clk_branch rv1126_audpwm_fracmux __initdata =
  231. MUX(SCLK_AUDPWM_MUX, "mclk_audpwm_mux", mux_audpwm_p, CLK_SET_RATE_PARENT,
  232. RV1126_CLKSEL_CON(36), 8, 2, MFLAGS);
  233. static struct rockchip_clk_branch rv1126_clk_pmu_branches[] __initdata = {
  234. /*
  235. * Clock-Architecture Diagram 2
  236. */
  237. /* PD_PMU */
  238. COMPOSITE_NOMUX(PCLK_PDPMU, "pclk_pdpmu", "gpll", CLK_IGNORE_UNUSED,
  239. RV1126_PMU_CLKSEL_CON(1), 0, 5, DFLAGS,
  240. RV1126_PMU_CLKGATE_CON(0), 0, GFLAGS),
  241. COMPOSITE_FRACMUX(CLK_OSC0_DIV32K, "clk_osc0_div32k", "xin24m", CLK_IGNORE_UNUSED,
  242. RV1126_PMU_CLKSEL_CON(13), 0,
  243. RV1126_PMU_CLKGATE_CON(2), 9, GFLAGS,
  244. &rv1126_rtc32k_fracmux),
  245. COMPOSITE_NOMUX(CLK_WIFI_DIV, "clk_wifi_div", "gpll", 0,
  246. RV1126_PMU_CLKSEL_CON(12), 0, 6, DFLAGS,
  247. RV1126_PMU_CLKGATE_CON(2), 10, GFLAGS),
  248. GATE(CLK_WIFI_OSC0, "clk_wifi_osc0", "xin24m", 0,
  249. RV1126_PMU_CLKGATE_CON(2), 11, GFLAGS),
  250. MUX(CLK_WIFI, "clk_wifi", mux_wifi_p, CLK_SET_RATE_PARENT,
  251. RV1126_PMU_CLKSEL_CON(12), 8, 1, MFLAGS),
  252. GATE(PCLK_PMU, "pclk_pmu", "pclk_pdpmu", CLK_IGNORE_UNUSED,
  253. RV1126_PMU_CLKGATE_CON(0), 1, GFLAGS),
  254. GATE(PCLK_UART1, "pclk_uart1", "pclk_pdpmu", 0,
  255. RV1126_PMU_CLKGATE_CON(0), 11, GFLAGS),
  256. COMPOSITE(SCLK_UART1_DIV, "sclk_uart1_div", mux_gpll_usb480m_cpll_xin24m_p, 0,
  257. RV1126_PMU_CLKSEL_CON(4), 8, 2, MFLAGS, 0, 7, DFLAGS,
  258. RV1126_PMU_CLKGATE_CON(0), 12, GFLAGS),
  259. COMPOSITE_FRACMUX(SCLK_UART1_FRACDIV, "sclk_uart1_fracdiv", "sclk_uart1_div",
  260. CLK_SET_RATE_PARENT,
  261. RV1126_PMU_CLKSEL_CON(5), 0,
  262. RV1126_PMU_CLKGATE_CON(0), 13, GFLAGS,
  263. &rv1126_uart1_fracmux),
  264. GATE(SCLK_UART1, "sclk_uart1", "sclk_uart1_mux", 0,
  265. RV1126_PMU_CLKGATE_CON(0), 14, GFLAGS),
  266. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_pdpmu", 0,
  267. RV1126_PMU_CLKGATE_CON(0), 5, GFLAGS),
  268. COMPOSITE_NOMUX(CLK_I2C0, "clk_i2c0", "gpll", 0,
  269. RV1126_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
  270. RV1126_PMU_CLKGATE_CON(0), 6, GFLAGS),
  271. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_pdpmu", 0,
  272. RV1126_PMU_CLKGATE_CON(0), 9, GFLAGS),
  273. COMPOSITE_NOMUX(CLK_I2C2, "clk_i2c2", "gpll", 0,
  274. RV1126_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
  275. RV1126_PMU_CLKGATE_CON(0), 10, GFLAGS),
  276. GATE(CLK_CAPTURE_PWM0, "clk_capture_pwm0", "xin24m", 0,
  277. RV1126_PMU_CLKGATE_CON(1), 2, GFLAGS),
  278. GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
  279. RV1126_PMU_CLKGATE_CON(1), 0, GFLAGS),
  280. COMPOSITE(CLK_PWM0, "clk_pwm0", mux_xin24m_gpll_p, 0,
  281. RV1126_PMU_CLKSEL_CON(6), 7, 1, MFLAGS, 0, 7, DFLAGS,
  282. RV1126_PMU_CLKGATE_CON(1), 1, GFLAGS),
  283. GATE(CLK_CAPTURE_PWM1, "clk_capture_pwm1", "xin24m", 0,
  284. RV1126_PMU_CLKGATE_CON(1), 5, GFLAGS),
  285. GATE(PCLK_PWM1, "pclk_pwm1", "pclk_pdpmu", 0,
  286. RV1126_PMU_CLKGATE_CON(1), 3, GFLAGS),
  287. COMPOSITE(CLK_PWM1, "clk_pwm1", mux_xin24m_gpll_p, 0,
  288. RV1126_PMU_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 7, DFLAGS,
  289. RV1126_PMU_CLKGATE_CON(1), 4, GFLAGS),
  290. GATE(PCLK_SPI0, "pclk_spi0", "pclk_pdpmu", 0,
  291. RV1126_PMU_CLKGATE_CON(1), 11, GFLAGS),
  292. COMPOSITE(CLK_SPI0, "clk_spi0", mux_gpll_xin24m_p, 0,
  293. RV1126_PMU_CLKSEL_CON(9), 7, 1, MFLAGS, 0, 7, DFLAGS,
  294. RV1126_PMU_CLKGATE_CON(1), 12, GFLAGS),
  295. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pdpmu", 0,
  296. RV1126_PMU_CLKGATE_CON(1), 9, GFLAGS),
  297. COMPOSITE_NODIV(DBCLK_GPIO0, "dbclk_gpio0", mux_xin24m_32k_p, 0,
  298. RV1126_PMU_CLKSEL_CON(8), 15, 1, MFLAGS,
  299. RV1126_PMU_CLKGATE_CON(1), 10, GFLAGS),
  300. GATE(PCLK_PMUPVTM, "pclk_pmupvtm", "pclk_pdpmu", 0,
  301. RV1126_PMU_CLKGATE_CON(2), 6, GFLAGS),
  302. GATE(CLK_PMUPVTM, "clk_pmupvtm", "xin24m", 0,
  303. RV1126_PMU_CLKGATE_CON(2), 5, GFLAGS),
  304. GATE(CLK_CORE_PMUPVTM, "clk_core_pmupvtm", "xin24m", 0,
  305. RV1126_PMU_CLKGATE_CON(2), 7, GFLAGS),
  306. COMPOSITE_NOMUX(CLK_REF12M, "clk_ref12m", "gpll", 0,
  307. RV1126_PMU_CLKSEL_CON(7), 8, 7, DFLAGS,
  308. RV1126_PMU_CLKGATE_CON(1), 15, GFLAGS),
  309. GATE(0, "xin_osc0_usbphyref_otg", "xin24m", 0,
  310. RV1126_PMU_CLKGATE_CON(1), 6, GFLAGS),
  311. GATE(0, "xin_osc0_usbphyref_host", "xin24m", 0,
  312. RV1126_PMU_CLKGATE_CON(1), 7, GFLAGS),
  313. FACTOR(0, "xin_osc0_div2_usbphyref_otg", "xin_osc0_usbphyref_otg", 0, 1, 2),
  314. FACTOR(0, "xin_osc0_div2_usbphyref_host", "xin_osc0_usbphyref_host", 0, 1, 2),
  315. MUX(CLK_USBPHY_OTG_REF, "clk_usbphy_otg_ref", mux_usbphy_otg_ref_p, CLK_SET_RATE_PARENT,
  316. RV1126_PMU_CLKSEL_CON(7), 6, 1, MFLAGS),
  317. MUX(CLK_USBPHY_HOST_REF, "clk_usbphy_host_ref", mux_usbphy_host_ref_p, CLK_SET_RATE_PARENT,
  318. RV1126_PMU_CLKSEL_CON(7), 7, 1, MFLAGS),
  319. COMPOSITE_NOMUX(CLK_REF24M, "clk_ref24m", "gpll", 0,
  320. RV1126_PMU_CLKSEL_CON(7), 0, 6, DFLAGS,
  321. RV1126_PMU_CLKGATE_CON(1), 14, GFLAGS),
  322. GATE(0, "xin_osc0_mipiphyref", "xin24m", 0,
  323. RV1126_PMU_CLKGATE_CON(1), 8, GFLAGS),
  324. MUX(CLK_MIPIDSIPHY_REF, "clk_mipidsiphy_ref", mux_mipidsiphy_ref_p, CLK_SET_RATE_PARENT,
  325. RV1126_PMU_CLKSEL_CON(7), 15, 1, MFLAGS),
  326. GATE(CLK_PMU, "clk_pmu", "xin24m", CLK_IGNORE_UNUSED,
  327. RV1126_PMU_CLKGATE_CON(0), 15, GFLAGS),
  328. GATE(PCLK_PMUSGRF, "pclk_pmusgrf", "pclk_pdpmu", CLK_IGNORE_UNUSED,
  329. RV1126_PMU_CLKGATE_CON(0), 4, GFLAGS),
  330. GATE(PCLK_PMUGRF, "pclk_pmugrf", "pclk_pdpmu", CLK_IGNORE_UNUSED,
  331. RV1126_PMU_CLKGATE_CON(1), 13, GFLAGS),
  332. GATE(PCLK_PMUCRU, "pclk_pmucru", "pclk_pdpmu", CLK_IGNORE_UNUSED,
  333. RV1126_PMU_CLKGATE_CON(2), 4, GFLAGS),
  334. GATE(PCLK_CHIPVEROTP, "pclk_chipverotp", "pclk_pdpmu", CLK_IGNORE_UNUSED,
  335. RV1126_PMU_CLKGATE_CON(2), 0, GFLAGS),
  336. GATE(PCLK_PDPMU_NIU, "pclk_pdpmu_niu", "pclk_pdpmu", CLK_IGNORE_UNUSED,
  337. RV1126_PMU_CLKGATE_CON(0), 2, GFLAGS),
  338. GATE(PCLK_SCRKEYGEN, "pclk_scrkeygen", "pclk_pdpmu", 0,
  339. RV1126_PMU_CLKGATE_CON(0), 7, GFLAGS),
  340. };
  341. static struct rockchip_clk_branch rv1126_clk_branches[] __initdata = {
  342. /*
  343. * Clock-Architecture Diagram 1
  344. */
  345. MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
  346. RV1126_MODE_CON, 10, 2, MFLAGS),
  347. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  348. /*
  349. * Clock-Architecture Diagram 3
  350. */
  351. /* PD_CORE */
  352. COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
  353. RV1126_CLKSEL_CON(1), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  354. RV1126_CLKGATE_CON(0), 6, GFLAGS),
  355. GATE(CLK_CORE_CPUPVTM, "clk_core_cpupvtm", "armclk", 0,
  356. RV1126_CLKGATE_CON(0), 12, GFLAGS),
  357. GATE(PCLK_CPUPVTM, "pclk_cpupvtm", "pclk_dbg", 0,
  358. RV1126_CLKGATE_CON(0), 10, GFLAGS),
  359. GATE(CLK_CPUPVTM, "clk_cpupvtm", "xin24m", 0,
  360. RV1126_CLKGATE_CON(0), 11, GFLAGS),
  361. COMPOSITE_NOMUX(HCLK_PDCORE_NIU, "hclk_pdcore_niu", "gpll", CLK_IGNORE_UNUSED,
  362. RV1126_CLKSEL_CON(0), 8, 5, DFLAGS,
  363. RV1126_CLKGATE_CON(0), 8, GFLAGS),
  364. /*
  365. * Clock-Architecture Diagram 4
  366. */
  367. /* PD_BUS */
  368. COMPOSITE(0, "aclk_pdbus_pre", mux_gpll_cpll_dpll_p, CLK_IGNORE_UNUSED,
  369. RV1126_CLKSEL_CON(2), 6, 2, MFLAGS, 0, 5, DFLAGS,
  370. RV1126_CLKGATE_CON(2), 0, GFLAGS),
  371. GATE(ACLK_PDBUS, "aclk_pdbus", "aclk_pdbus_pre", CLK_IGNORE_UNUSED,
  372. RV1126_CLKGATE_CON(2), 11, GFLAGS),
  373. COMPOSITE(0, "hclk_pdbus_pre", mux_hclk_pclk_pdbus_p, CLK_IGNORE_UNUSED,
  374. RV1126_CLKSEL_CON(2), 15, 1, MFLAGS, 8, 5, DFLAGS,
  375. RV1126_CLKGATE_CON(2), 1, GFLAGS),
  376. GATE(HCLK_PDBUS, "hclk_pdbus", "hclk_pdbus_pre", CLK_IGNORE_UNUSED,
  377. RV1126_CLKGATE_CON(2), 12, GFLAGS),
  378. COMPOSITE(0, "pclk_pdbus_pre", mux_hclk_pclk_pdbus_p, CLK_IGNORE_UNUSED,
  379. RV1126_CLKSEL_CON(3), 7, 1, MFLAGS, 0, 5, DFLAGS,
  380. RV1126_CLKGATE_CON(2), 2, GFLAGS),
  381. GATE(PCLK_PDBUS, "pclk_pdbus", "pclk_pdbus_pre", CLK_IGNORE_UNUSED,
  382. RV1126_CLKGATE_CON(2), 13, GFLAGS),
  383. /* aclk_dmac is controlled by sgrf_clkgat_con. */
  384. SGRF_GATE(ACLK_DMAC, "aclk_dmac", "hclk_pdbus"),
  385. GATE(ACLK_DCF, "aclk_dcf", "hclk_pdbus", CLK_IGNORE_UNUSED,
  386. RV1126_CLKGATE_CON(3), 6, GFLAGS),
  387. GATE(PCLK_DCF, "pclk_dcf", "pclk_pdbus", CLK_IGNORE_UNUSED,
  388. RV1126_CLKGATE_CON(3), 7, GFLAGS),
  389. GATE(PCLK_WDT, "pclk_wdt", "pclk_pdbus", 0,
  390. RV1126_CLKGATE_CON(6), 14, GFLAGS),
  391. GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_pdbus", 0,
  392. RV1126_CLKGATE_CON(7), 10, GFLAGS),
  393. COMPOSITE(CLK_SCR1, "clk_scr1", mux_gpll_cpll_p, 0,
  394. RV1126_CLKSEL_CON(3), 15, 1, MFLAGS, 8, 5, DFLAGS,
  395. RV1126_CLKGATE_CON(4), 7, GFLAGS),
  396. GATE(0, "clk_scr1_niu", "clk_scr1", CLK_IGNORE_UNUSED,
  397. RV1126_CLKGATE_CON(2), 14, GFLAGS),
  398. GATE(CLK_SCR1_CORE, "clk_scr1_core", "clk_scr1", 0,
  399. RV1126_CLKGATE_CON(4), 8, GFLAGS),
  400. GATE(CLK_SCR1_RTC, "clk_scr1_rtc", "xin24m", 0,
  401. RV1126_CLKGATE_CON(4), 9, GFLAGS),
  402. GATE(CLK_SCR1_JTAG, "clk_scr1_jtag", "clk_scr1_jtag_io", 0,
  403. RV1126_CLKGATE_CON(4), 10, GFLAGS),
  404. GATE(PCLK_UART0, "pclk_uart0", "pclk_pdbus", 0,
  405. RV1126_CLKGATE_CON(5), 0, GFLAGS),
  406. COMPOSITE(SCLK_UART0_DIV, "sclk_uart0_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
  407. RV1126_CLKSEL_CON(10), 8, 2, MFLAGS, 0, 7, DFLAGS,
  408. RV1126_CLKGATE_CON(5), 1, GFLAGS),
  409. COMPOSITE_FRACMUX(SCLK_UART0_FRAC, "sclk_uart0_frac", "sclk_uart0_div", CLK_SET_RATE_PARENT,
  410. RV1126_CLKSEL_CON(11), 0,
  411. RV1126_CLKGATE_CON(5), 2, GFLAGS,
  412. &rv1126_uart0_fracmux),
  413. GATE(SCLK_UART0, "sclk_uart0", "sclk_uart0_mux", 0,
  414. RV1126_CLKGATE_CON(5), 3, GFLAGS),
  415. GATE(PCLK_UART2, "pclk_uart2", "pclk_pdbus", 0,
  416. RV1126_CLKGATE_CON(5), 4, GFLAGS),
  417. COMPOSITE(SCLK_UART2_DIV, "sclk_uart2_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
  418. RV1126_CLKSEL_CON(12), 8, 2, MFLAGS, 0, 7, DFLAGS,
  419. RV1126_CLKGATE_CON(5), 5, GFLAGS),
  420. COMPOSITE_FRACMUX(SCLK_UART2_FRAC, "sclk_uart2_frac", "sclk_uart2_div", CLK_SET_RATE_PARENT,
  421. RV1126_CLKSEL_CON(13), 0,
  422. RV1126_CLKGATE_CON(5), 6, GFLAGS,
  423. &rv1126_uart2_fracmux),
  424. GATE(SCLK_UART2, "sclk_uart2", "sclk_uart2_mux", 0,
  425. RV1126_CLKGATE_CON(5), 7, GFLAGS),
  426. GATE(PCLK_UART3, "pclk_uart3", "pclk_pdbus", 0,
  427. RV1126_CLKGATE_CON(5), 8, GFLAGS),
  428. COMPOSITE(SCLK_UART3_DIV, "sclk_uart3_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
  429. RV1126_CLKSEL_CON(14), 8, 2, MFLAGS, 0, 7, DFLAGS,
  430. RV1126_CLKGATE_CON(5), 9, GFLAGS),
  431. COMPOSITE_FRACMUX(SCLK_UART3_FRAC, "sclk_uart3_frac", "sclk_uart3_div", CLK_SET_RATE_PARENT,
  432. RV1126_CLKSEL_CON(15), 0,
  433. RV1126_CLKGATE_CON(5), 10, GFLAGS,
  434. &rv1126_uart3_fracmux),
  435. GATE(SCLK_UART3, "sclk_uart3", "sclk_uart3_mux", 0,
  436. RV1126_CLKGATE_CON(5), 11, GFLAGS),
  437. GATE(PCLK_UART4, "pclk_uart4", "pclk_pdbus", 0,
  438. RV1126_CLKGATE_CON(5), 12, GFLAGS),
  439. COMPOSITE(SCLK_UART4_DIV, "sclk_uart4_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
  440. RV1126_CLKSEL_CON(16), 8, 2, MFLAGS, 0, 7,
  441. DFLAGS, RV1126_CLKGATE_CON(5), 13, GFLAGS),
  442. COMPOSITE_FRACMUX(SCLK_UART4_FRAC, "sclk_uart4_frac", "sclk_uart4_div", CLK_SET_RATE_PARENT,
  443. RV1126_CLKSEL_CON(17), 0,
  444. RV1126_CLKGATE_CON(5), 14, GFLAGS,
  445. &rv1126_uart4_fracmux),
  446. GATE(SCLK_UART4, "sclk_uart4", "sclk_uart4_mux", 0,
  447. RV1126_CLKGATE_CON(5), 15, GFLAGS),
  448. GATE(PCLK_UART5, "pclk_uart5", "pclk_pdbus", 0,
  449. RV1126_CLKGATE_CON(6), 0, GFLAGS),
  450. COMPOSITE(SCLK_UART5_DIV, "sclk_uart5_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
  451. RV1126_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7,
  452. DFLAGS, RV1126_CLKGATE_CON(6), 1, GFLAGS),
  453. COMPOSITE_FRACMUX(SCLK_UART5_FRAC, "sclk_uart5_frac", "sclk_uart5_div", CLK_SET_RATE_PARENT,
  454. RV1126_CLKSEL_CON(19), 0,
  455. RV1126_CLKGATE_CON(6), 2, GFLAGS,
  456. &rv1126_uart5_fracmux),
  457. GATE(SCLK_UART5, "sclk_uart5", "sclk_uart5_mux", 0,
  458. RV1126_CLKGATE_CON(6), 3, GFLAGS),
  459. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_pdbus", 0,
  460. RV1126_CLKGATE_CON(3), 10, GFLAGS),
  461. COMPOSITE_NOMUX(CLK_I2C1, "clk_i2c1", "gpll", 0,
  462. RV1126_CLKSEL_CON(5), 0, 7, DFLAGS,
  463. RV1126_CLKGATE_CON(3), 11, GFLAGS),
  464. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_pdbus", 0,
  465. RV1126_CLKGATE_CON(3), 12, GFLAGS),
  466. COMPOSITE_NOMUX(CLK_I2C3, "clk_i2c3", "gpll", 0,
  467. RV1126_CLKSEL_CON(5), 8, 7, DFLAGS,
  468. RV1126_CLKGATE_CON(3), 13, GFLAGS),
  469. GATE(PCLK_I2C4, "pclk_i2c4", "pclk_pdbus", 0,
  470. RV1126_CLKGATE_CON(3), 14, GFLAGS),
  471. COMPOSITE_NOMUX(CLK_I2C4, "clk_i2c4", "gpll", 0,
  472. RV1126_CLKSEL_CON(6), 0, 7, DFLAGS,
  473. RV1126_CLKGATE_CON(3), 15, GFLAGS),
  474. GATE(PCLK_I2C5, "pclk_i2c5", "pclk_pdbus", 0,
  475. RV1126_CLKGATE_CON(4), 0, GFLAGS),
  476. COMPOSITE_NOMUX(CLK_I2C5, "clk_i2c5", "gpll", 0,
  477. RV1126_CLKSEL_CON(6), 8, 7, DFLAGS,
  478. RV1126_CLKGATE_CON(4), 1, GFLAGS),
  479. GATE(PCLK_SPI1, "pclk_spi1", "pclk_pdbus", 0,
  480. RV1126_CLKGATE_CON(4), 2, GFLAGS),
  481. COMPOSITE(CLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
  482. RV1126_CLKSEL_CON(8), 7, 1, MFLAGS, 0, 7, DFLAGS,
  483. RV1126_CLKGATE_CON(4), 3, GFLAGS),
  484. GATE(CLK_CAPTURE_PWM2, "clk_capture_pwm2", "xin24m", 0,
  485. RV1126_CLKGATE_CON(4), 6, GFLAGS),
  486. GATE(PCLK_PWM2, "pclk_pwm2", "pclk_pdbus", 0,
  487. RV1126_CLKGATE_CON(4), 4, GFLAGS),
  488. COMPOSITE(CLK_PWM2, "clk_pwm2", mux_xin24m_gpll_p, 0,
  489. RV1126_CLKSEL_CON(9), 15, 1, MFLAGS, 8, 7, DFLAGS,
  490. RV1126_CLKGATE_CON(4), 5, GFLAGS),
  491. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pdbus", 0,
  492. RV1126_CLKGATE_CON(7), 0, GFLAGS),
  493. COMPOSITE_NODIV(DBCLK_GPIO1, "dbclk_gpio1", mux_xin24m_32k_p, 0,
  494. RV1126_CLKSEL_CON(21), 15, 1, MFLAGS,
  495. RV1126_CLKGATE_CON(7), 1, GFLAGS),
  496. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pdbus", 0,
  497. RV1126_CLKGATE_CON(7), 2, GFLAGS),
  498. COMPOSITE_NODIV(DBCLK_GPIO2, "dbclk_gpio2", mux_xin24m_32k_p, 0,
  499. RV1126_CLKSEL_CON(22), 15, 1, MFLAGS,
  500. RV1126_CLKGATE_CON(7), 3, GFLAGS),
  501. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pdbus", 0,
  502. RV1126_CLKGATE_CON(7), 4, GFLAGS),
  503. COMPOSITE_NODIV(DBCLK_GPIO3, "dbclk_gpio3", mux_xin24m_32k_p, 0,
  504. RV1126_CLKSEL_CON(23), 15, 1, MFLAGS,
  505. RV1126_CLKGATE_CON(7), 5, GFLAGS),
  506. GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_pdbus", 0,
  507. RV1126_CLKGATE_CON(7), 6, GFLAGS),
  508. COMPOSITE_NODIV(DBCLK_GPIO4, "dbclk_gpio4", mux_xin24m_32k_p, 0,
  509. RV1126_CLKSEL_CON(24), 15, 1, MFLAGS,
  510. RV1126_CLKGATE_CON(7), 7, GFLAGS),
  511. GATE(PCLK_SARADC, "pclk_saradc", "pclk_pdbus", 0,
  512. RV1126_CLKGATE_CON(6), 4, GFLAGS),
  513. COMPOSITE_NOMUX(CLK_SARADC, "clk_saradc", "xin24m", 0,
  514. RV1126_CLKSEL_CON(20), 0, 11, DFLAGS,
  515. RV1126_CLKGATE_CON(6), 5, GFLAGS),
  516. GATE(PCLK_TIMER, "pclk_timer", "pclk_pdbus", 0,
  517. RV1126_CLKGATE_CON(6), 7, GFLAGS),
  518. GATE(CLK_TIMER0, "clk_timer0", "xin24m", 0,
  519. RV1126_CLKGATE_CON(6), 8, GFLAGS),
  520. GATE(CLK_TIMER1, "clk_timer1", "xin24m", 0,
  521. RV1126_CLKGATE_CON(6), 9, GFLAGS),
  522. GATE(CLK_TIMER2, "clk_timer2", "xin24m", 0,
  523. RV1126_CLKGATE_CON(6), 10, GFLAGS),
  524. GATE(CLK_TIMER3, "clk_timer3", "xin24m", 0,
  525. RV1126_CLKGATE_CON(6), 11, GFLAGS),
  526. GATE(CLK_TIMER4, "clk_timer4", "xin24m", 0,
  527. RV1126_CLKGATE_CON(6), 12, GFLAGS),
  528. GATE(CLK_TIMER5, "clk_timer5", "xin24m", 0,
  529. RV1126_CLKGATE_CON(6), 13, GFLAGS),
  530. GATE(ACLK_SPINLOCK, "aclk_spinlock", "hclk_pdbus", 0,
  531. RV1126_CLKGATE_CON(6), 6, GFLAGS),
  532. GATE(ACLK_DECOM, "aclk_decom", "aclk_pdbus", 0,
  533. RV1126_CLKGATE_CON(7), 11, GFLAGS),
  534. GATE(PCLK_DECOM, "pclk_decom", "pclk_pdbus", 0,
  535. RV1126_CLKGATE_CON(7), 12, GFLAGS),
  536. COMPOSITE(DCLK_DECOM, "dclk_decom", mux_gpll_cpll_p, 0,
  537. RV1126_CLKSEL_CON(25), 15, 1, MFLAGS, 8, 7, DFLAGS,
  538. RV1126_CLKGATE_CON(7), 13, GFLAGS),
  539. GATE(PCLK_CAN, "pclk_can", "pclk_pdbus", 0,
  540. RV1126_CLKGATE_CON(7), 8, GFLAGS),
  541. COMPOSITE(CLK_CAN, "clk_can", mux_gpll_xin24m_p, 0,
  542. RV1126_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 7, DFLAGS,
  543. RV1126_CLKGATE_CON(7), 9, GFLAGS),
  544. /* pclk_otp and clk_otp are controlled by sgrf_clkgat_con. */
  545. SGRF_GATE(CLK_OTP, "clk_otp", "xin24m"),
  546. SGRF_GATE(PCLK_OTP, "pclk_otp", "pclk_pdbus"),
  547. GATE(PCLK_NPU_TSADC, "pclk_npu_tsadc", "pclk_pdbus", 0,
  548. RV1126_CLKGATE_CON(24), 3, GFLAGS),
  549. COMPOSITE_NOMUX(CLK_NPU_TSADC, "clk_npu_tsadc", "xin24m", 0,
  550. RV1126_CLKSEL_CON(71), 0, 11, DFLAGS,
  551. RV1126_CLKGATE_CON(24), 4, GFLAGS),
  552. GATE(CLK_NPU_TSADCPHY, "clk_npu_tsadcphy", "clk_npu_tsadc", 0,
  553. RV1126_CLKGATE_CON(24), 5, GFLAGS),
  554. GATE(PCLK_CPU_TSADC, "pclk_cpu_tsadc", "pclk_pdbus", 0,
  555. RV1126_CLKGATE_CON(24), 0, GFLAGS),
  556. COMPOSITE_NOMUX(CLK_CPU_TSADC, "clk_cpu_tsadc", "xin24m", 0,
  557. RV1126_CLKSEL_CON(70), 0, 11, DFLAGS,
  558. RV1126_CLKGATE_CON(24), 1, GFLAGS),
  559. GATE(CLK_CPU_TSADCPHY, "clk_cpu_tsadcphy", "clk_cpu_tsadc", 0,
  560. RV1126_CLKGATE_CON(24), 2, GFLAGS),
  561. /*
  562. * Clock-Architecture Diagram 6
  563. */
  564. /* PD_AUDIO */
  565. COMPOSITE_NOMUX(HCLK_PDAUDIO, "hclk_pdaudio", "gpll", 0,
  566. RV1126_CLKSEL_CON(26), 0, 5, DFLAGS,
  567. RV1126_CLKGATE_CON(9), 0, GFLAGS),
  568. GATE(HCLK_I2S0, "hclk_i2s0", "hclk_pdaudio", 0,
  569. RV1126_CLKGATE_CON(9), 4, GFLAGS),
  570. COMPOSITE(MCLK_I2S0_TX_DIV, "mclk_i2s0_tx_div", mux_cpll_gpll_p, 0,
  571. RV1126_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 7, DFLAGS,
  572. RV1126_CLKGATE_CON(9), 5, GFLAGS),
  573. COMPOSITE_FRACMUX(MCLK_I2S0_TX_FRACDIV, "mclk_i2s0_tx_fracdiv", "mclk_i2s0_tx_div",
  574. CLK_SET_RATE_PARENT,
  575. RV1126_CLKSEL_CON(28), 0,
  576. RV1126_CLKGATE_CON(9), 6, GFLAGS,
  577. &rv1126_i2s0_tx_fracmux),
  578. GATE(MCLK_I2S0_TX, "mclk_i2s0_tx", "mclk_i2s0_tx_mux", 0,
  579. RV1126_CLKGATE_CON(9), 9, GFLAGS),
  580. COMPOSITE(MCLK_I2S0_RX_DIV, "mclk_i2s0_rx_div", mux_cpll_gpll_p, 0,
  581. RV1126_CLKSEL_CON(27), 15, 1, MFLAGS, 8, 7, DFLAGS,
  582. RV1126_CLKGATE_CON(9), 7, GFLAGS),
  583. COMPOSITE_FRACMUX(MCLK_I2S0_RX_FRACDIV, "mclk_i2s0_rx_fracdiv", "mclk_i2s0_rx_div",
  584. CLK_SET_RATE_PARENT,
  585. RV1126_CLKSEL_CON(29), 0,
  586. RV1126_CLKGATE_CON(9), 8, GFLAGS,
  587. &rv1126_i2s0_rx_fracmux),
  588. GATE(MCLK_I2S0_RX, "mclk_i2s0_rx", "mclk_i2s0_rx_mux", 0,
  589. RV1126_CLKGATE_CON(9), 10, GFLAGS),
  590. COMPOSITE_NODIV(MCLK_I2S0_TX_OUT2IO, "mclk_i2s0_tx_out2io", mux_i2s0_tx_out2io_p, 0,
  591. RV1126_CLKSEL_CON(30), 6, 1, MFLAGS,
  592. RV1126_CLKGATE_CON(9), 13, GFLAGS),
  593. COMPOSITE_NODIV(MCLK_I2S0_RX_OUT2IO, "mclk_i2s0_rx_out2io", mux_i2s0_rx_out2io_p, 0,
  594. RV1126_CLKSEL_CON(30), 8, 1, MFLAGS,
  595. RV1126_CLKGATE_CON(9), 14, GFLAGS),
  596. GATE(HCLK_I2S1, "hclk_i2s1", "hclk_pdaudio", 0,
  597. RV1126_CLKGATE_CON(10), 0, GFLAGS),
  598. COMPOSITE(MCLK_I2S1_DIV, "mclk_i2s1_div", mux_cpll_gpll_p, 0,
  599. RV1126_CLKSEL_CON(31), 7, 1, MFLAGS, 0, 7, DFLAGS,
  600. RV1126_CLKGATE_CON(10), 1, GFLAGS),
  601. COMPOSITE_FRACMUX(MCLK_I2S1_FRACDIV, "mclk_i2s1_fracdiv", "mclk_i2s1_div",
  602. CLK_SET_RATE_PARENT,
  603. RV1126_CLKSEL_CON(32), 0,
  604. RV1126_CLKGATE_CON(10), 2, GFLAGS,
  605. &rv1126_i2s1_fracmux),
  606. GATE(MCLK_I2S1, "mclk_i2s1", "mclk_i2s1_mux", 0,
  607. RV1126_CLKGATE_CON(10), 3, GFLAGS),
  608. COMPOSITE_NODIV(MCLK_I2S1_OUT2IO, "mclk_i2s1_out2io", mux_i2s1_out2io_p, 0,
  609. RV1126_CLKSEL_CON(31), 12, 1, MFLAGS,
  610. RV1126_CLKGATE_CON(10), 4, GFLAGS),
  611. GATE(HCLK_I2S2, "hclk_i2s2", "hclk_pdaudio", 0,
  612. RV1126_CLKGATE_CON(10), 5, GFLAGS),
  613. COMPOSITE(MCLK_I2S2_DIV, "mclk_i2s2_div", mux_cpll_gpll_p, 0,
  614. RV1126_CLKSEL_CON(33), 7, 1, MFLAGS, 0, 7, DFLAGS,
  615. RV1126_CLKGATE_CON(10), 6, GFLAGS),
  616. COMPOSITE_FRACMUX(MCLK_I2S2_FRACDIV, "mclk_i2s2_fracdiv", "mclk_i2s2_div",
  617. CLK_SET_RATE_PARENT,
  618. RV1126_CLKSEL_CON(34), 0,
  619. RV1126_CLKGATE_CON(10), 7, GFLAGS,
  620. &rv1126_i2s2_fracmux),
  621. GATE(MCLK_I2S2, "mclk_i2s2", "mclk_i2s2_mux", 0,
  622. RV1126_CLKGATE_CON(10), 8, GFLAGS),
  623. COMPOSITE_NODIV(MCLK_I2S2_OUT2IO, "mclk_i2s2_out2io", mux_i2s2_out2io_p, 0,
  624. RV1126_CLKSEL_CON(33), 10, 1, MFLAGS,
  625. RV1126_CLKGATE_CON(10), 9, GFLAGS),
  626. GATE(HCLK_PDM, "hclk_pdm", "hclk_pdaudio", 0,
  627. RV1126_CLKGATE_CON(10), 10, GFLAGS),
  628. COMPOSITE(MCLK_PDM, "mclk_pdm", mux_gpll_cpll_xin24m_p, 0,
  629. RV1126_CLKSEL_CON(35), 8, 2, MFLAGS, 0, 7, DFLAGS,
  630. RV1126_CLKGATE_CON(10), 11, GFLAGS),
  631. GATE(HCLK_AUDPWM, "hclk_audpwm", "hclk_pdaudio", 0,
  632. RV1126_CLKGATE_CON(10), 12, GFLAGS),
  633. COMPOSITE(SCLK_ADUPWM_DIV, "sclk_audpwm_div", mux_gpll_cpll_p, 0,
  634. RV1126_CLKSEL_CON(36), 7, 1, MFLAGS, 0, 7, DFLAGS,
  635. RV1126_CLKGATE_CON(10), 13, GFLAGS),
  636. COMPOSITE_FRACMUX(SCLK_AUDPWM_FRACDIV, "sclk_audpwm_fracdiv", "sclk_audpwm_div",
  637. CLK_SET_RATE_PARENT,
  638. RV1126_CLKSEL_CON(37), 0,
  639. RV1126_CLKGATE_CON(10), 14, GFLAGS,
  640. &rv1126_audpwm_fracmux),
  641. GATE(SCLK_AUDPWM, "sclk_audpwm", "mclk_audpwm_mux", 0,
  642. RV1126_CLKGATE_CON(10), 15, GFLAGS),
  643. GATE(PCLK_ACDCDIG, "pclk_acdcdig", "hclk_pdaudio", 0,
  644. RV1126_CLKGATE_CON(11), 0, GFLAGS),
  645. GATE(CLK_ACDCDIG_ADC, "clk_acdcdig_adc", "mclk_i2s0_rx", 0,
  646. RV1126_CLKGATE_CON(11), 2, GFLAGS),
  647. GATE(CLK_ACDCDIG_DAC, "clk_acdcdig_dac", "mclk_i2s0_tx", 0,
  648. RV1126_CLKGATE_CON(11), 3, GFLAGS),
  649. COMPOSITE(CLK_ACDCDIG_I2C, "clk_acdcdig_i2c", mux_gpll_xin24m_p, 0,
  650. RV1126_CLKSEL_CON(72), 8, 1, MFLAGS, 0, 7, DFLAGS,
  651. RV1126_CLKGATE_CON(11), 1, GFLAGS),
  652. /*
  653. * Clock-Architecture Diagram 12
  654. */
  655. /* PD_PHP */
  656. COMPOSITE(ACLK_PDPHP, "aclk_pdphp", mux_gpll_cpll_p, CLK_IGNORE_UNUSED,
  657. RV1126_CLKSEL_CON(53), 7, 1, MFLAGS, 0, 5, DFLAGS,
  658. RV1126_CLKGATE_CON(17), 0, GFLAGS),
  659. COMPOSITE_NOMUX(HCLK_PDPHP, "hclk_pdphp", "gpll", CLK_IGNORE_UNUSED,
  660. RV1126_CLKSEL_CON(53), 8, 5, DFLAGS,
  661. RV1126_CLKGATE_CON(17), 1, GFLAGS),
  662. /* PD_SDCARD */
  663. GATE(HCLK_PDSDMMC, "hclk_pdsdmmc", "hclk_pdphp", 0,
  664. RV1126_CLKGATE_CON(17), 6, GFLAGS),
  665. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_pdsdmmc", 0,
  666. RV1126_CLKGATE_CON(18), 4, GFLAGS),
  667. COMPOSITE(CLK_SDMMC, "clk_sdmmc", mux_gpll_cpll_xin24m_p, 0,
  668. RV1126_CLKSEL_CON(55), 14, 2, MFLAGS, 0, 8,
  669. DFLAGS, RV1126_CLKGATE_CON(18), 5, GFLAGS),
  670. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", RV1126_SDMMC_CON0, 1),
  671. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", RV1126_SDMMC_CON1, 1),
  672. /* PD_SDIO */
  673. GATE(HCLK_PDSDIO, "hclk_pdsdio", "hclk_pdphp", 0,
  674. RV1126_CLKGATE_CON(17), 8, GFLAGS),
  675. GATE(HCLK_SDIO, "hclk_sdio", "hclk_pdsdio", 0,
  676. RV1126_CLKGATE_CON(18), 6, GFLAGS),
  677. COMPOSITE(CLK_SDIO, "clk_sdio", mux_gpll_cpll_xin24m_p, 0,
  678. RV1126_CLKSEL_CON(56), 14, 2, MFLAGS, 0, 8, DFLAGS,
  679. RV1126_CLKGATE_CON(18), 7, GFLAGS),
  680. MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", RV1126_SDIO_CON0, 1),
  681. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", RV1126_SDIO_CON1, 1),
  682. /* PD_NVM */
  683. GATE(HCLK_PDNVM, "hclk_pdnvm", "hclk_pdphp", 0,
  684. RV1126_CLKGATE_CON(18), 1, GFLAGS),
  685. GATE(HCLK_EMMC, "hclk_emmc", "hclk_pdnvm", 0,
  686. RV1126_CLKGATE_CON(18), 8, GFLAGS),
  687. COMPOSITE(CLK_EMMC, "clk_emmc", mux_gpll_cpll_xin24m_p, 0,
  688. RV1126_CLKSEL_CON(57), 14, 2, MFLAGS, 0, 8, DFLAGS,
  689. RV1126_CLKGATE_CON(18), 9, GFLAGS),
  690. GATE(HCLK_NANDC, "hclk_nandc", "hclk_pdnvm", 0,
  691. RV1126_CLKGATE_CON(18), 13, GFLAGS),
  692. COMPOSITE(CLK_NANDC, "clk_nandc", mux_gpll_cpll_p, 0,
  693. RV1126_CLKSEL_CON(59), 15, 1, MFLAGS, 0, 8, DFLAGS,
  694. RV1126_CLKGATE_CON(18), 14, GFLAGS),
  695. GATE(HCLK_SFC, "hclk_sfc", "hclk_pdnvm", 0,
  696. RV1126_CLKGATE_CON(18), 10, GFLAGS),
  697. GATE(HCLK_SFCXIP, "hclk_sfcxip", "hclk_pdnvm", 0,
  698. RV1126_CLKGATE_CON(18), 11, GFLAGS),
  699. COMPOSITE(SCLK_SFC, "sclk_sfc", mux_cpll_gpll_p, 0,
  700. RV1126_CLKSEL_CON(58), 15, 1, MFLAGS, 0, 8, DFLAGS,
  701. RV1126_CLKGATE_CON(18), 12, GFLAGS),
  702. MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", RV1126_EMMC_CON0, 1),
  703. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", RV1126_EMMC_CON1, 1),
  704. /* PD_USB */
  705. GATE(ACLK_PDUSB, "aclk_pdusb", "aclk_pdphp", 0,
  706. RV1126_CLKGATE_CON(19), 0, GFLAGS),
  707. GATE(HCLK_PDUSB, "hclk_pdusb", "hclk_pdphp", 0,
  708. RV1126_CLKGATE_CON(19), 1, GFLAGS),
  709. GATE(HCLK_USBHOST, "hclk_usbhost", "hclk_pdusb", 0,
  710. RV1126_CLKGATE_CON(19), 4, GFLAGS),
  711. GATE(HCLK_USBHOST_ARB, "hclk_usbhost_arb", "hclk_pdusb", 0,
  712. RV1126_CLKGATE_CON(19), 5, GFLAGS),
  713. COMPOSITE(CLK_USBHOST_UTMI_OHCI, "clk_usbhost_utmi_ohci", mux_usb480m_gpll_p, 0,
  714. RV1126_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 5, DFLAGS,
  715. RV1126_CLKGATE_CON(19), 6, GFLAGS),
  716. GATE(ACLK_USBOTG, "aclk_usbotg", "aclk_pdusb", 0,
  717. RV1126_CLKGATE_CON(19), 7, GFLAGS),
  718. GATE(CLK_USBOTG_REF, "clk_usbotg_ref", "xin24m", 0,
  719. RV1126_CLKGATE_CON(19), 8, GFLAGS),
  720. /* PD_GMAC */
  721. GATE(ACLK_PDGMAC, "aclk_pdgmac", "aclk_pdphp", 0,
  722. RV1126_CLKGATE_CON(20), 0, GFLAGS),
  723. COMPOSITE_NOMUX(PCLK_PDGMAC, "pclk_pdgmac", "aclk_pdgmac", 0,
  724. RV1126_CLKSEL_CON(63), 8, 5, DFLAGS,
  725. RV1126_CLKGATE_CON(20), 1, GFLAGS),
  726. GATE(ACLK_GMAC, "aclk_gmac", "aclk_pdgmac", 0,
  727. RV1126_CLKGATE_CON(20), 4, GFLAGS),
  728. GATE(PCLK_GMAC, "pclk_gmac", "pclk_pdgmac", 0,
  729. RV1126_CLKGATE_CON(20), 5, GFLAGS),
  730. COMPOSITE(CLK_GMAC_DIV, "clk_gmac_div", mux_cpll_gpll_p, 0,
  731. RV1126_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 5, DFLAGS,
  732. RV1126_CLKGATE_CON(20), 6, GFLAGS),
  733. GATE(CLK_GMAC_RGMII_M0, "clk_gmac_rgmii_m0", "clk_gmac_rgmii_clkin_m0", 0,
  734. RV1126_CLKGATE_CON(20), 12, GFLAGS),
  735. MUX(CLK_GMAC_SRC_M0, "clk_gmac_src_m0", clk_gmac_src_m0_p, CLK_SET_RATE_PARENT,
  736. RV1126_GMAC_CON, 0, 1, MFLAGS),
  737. GATE(CLK_GMAC_RGMII_M1, "clk_gmac_rgmii_m1", "clk_gmac_rgmii_clkin_m1", 0,
  738. RV1126_CLKGATE_CON(20), 13, GFLAGS),
  739. MUX(CLK_GMAC_SRC_M1, "clk_gmac_src_m1", clk_gmac_src_m1_p, CLK_SET_RATE_PARENT,
  740. RV1126_GMAC_CON, 5, 1, MFLAGS),
  741. MUXGRF(CLK_GMAC_SRC, "clk_gmac_src", mux_clk_gmac_src_p, CLK_SET_RATE_PARENT |
  742. CLK_SET_RATE_NO_REPARENT,
  743. RV1126_GRF_IOFUNC_CON1, 12, 1, MFLAGS),
  744. GATE(CLK_GMAC_REF, "clk_gmac_ref", "clk_gmac_src", 0,
  745. RV1126_CLKGATE_CON(20), 7, GFLAGS),
  746. GATE(CLK_GMAC_TX_SRC, "clk_gmac_tx_src", "clk_gmac_src", 0,
  747. RV1126_CLKGATE_CON(20), 9, GFLAGS),
  748. FACTOR(CLK_GMAC_TX_DIV5, "clk_gmac_tx_div5", "clk_gmac_tx_src", 0, 1, 5),
  749. FACTOR(CLK_GMAC_TX_DIV50, "clk_gmac_tx_div50", "clk_gmac_tx_src", 0, 1, 50),
  750. MUXTBL(RGMII_MODE_CLK, "rgmii_mode_clk", mux_rgmii_clk_p, CLK_SET_RATE_PARENT,
  751. RV1126_GMAC_CON, 2, 2, MFLAGS, rgmii_mux_idx),
  752. GATE(CLK_GMAC_RX_SRC, "clk_gmac_rx_src", "clk_gmac_src", 0,
  753. RV1126_CLKGATE_CON(20), 8, GFLAGS),
  754. FACTOR(CLK_GMAC_RX_DIV2, "clk_gmac_rx_div2", "clk_gmac_rx_src", 0, 1, 2),
  755. FACTOR(CLK_GMAC_RX_DIV20, "clk_gmac_rx_div20", "clk_gmac_rx_src", 0, 1, 20),
  756. MUX(RMII_MODE_CLK, "rmii_mode_clk", mux_rmii_clk_p, CLK_SET_RATE_PARENT,
  757. RV1126_GMAC_CON, 1, 1, MFLAGS),
  758. MUX(CLK_GMAC_TX_RX, "clk_gmac_tx_rx", mux_gmac_tx_rx_p, CLK_SET_RATE_PARENT |
  759. CLK_SET_RATE_NO_REPARENT,
  760. RV1126_GMAC_CON, 4, 1, MFLAGS),
  761. GATE(CLK_GMAC_PTPREF, "clk_gmac_ptpref", "xin24m", 0,
  762. RV1126_CLKGATE_CON(20), 10, GFLAGS),
  763. COMPOSITE(CLK_GMAC_ETHERNET_OUT, "clk_gmac_ethernet_out2io", mux_cpll_gpll_p, 0,
  764. RV1126_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 5, DFLAGS,
  765. RV1126_CLKGATE_CON(20), 11, GFLAGS),
  766. /*
  767. * Clock-Architecture Diagram 15
  768. */
  769. GATE(PCLK_PDTOP, "pclk_pdtop", "pclk_pdbus", CLK_IGNORE_UNUSED,
  770. RV1126_CLKGATE_CON(23), 8, GFLAGS),
  771. GATE(PCLK_DSIPHY, "pclk_dsiphy", "pclk_pdtop", 0,
  772. RV1126_CLKGATE_CON(23), 4, GFLAGS),
  773. GATE(PCLK_CSIPHY0, "pclk_csiphy0", "pclk_pdtop", 0,
  774. RV1126_CLKGATE_CON(23), 2, GFLAGS),
  775. GATE(PCLK_CSIPHY1, "pclk_csiphy1", "pclk_pdtop", 0,
  776. RV1126_CLKGATE_CON(23), 3, GFLAGS),
  777. GATE(PCLK_USBPHY_HOST, "pclk_usbphy_host", "pclk_pdtop", 0,
  778. RV1126_CLKGATE_CON(19), 13, GFLAGS),
  779. GATE(PCLK_USBPHY_OTG, "pclk_usbphy_otg", "pclk_pdtop", 0,
  780. RV1126_CLKGATE_CON(19), 12, GFLAGS),
  781. /*
  782. * Clock-Architecture Diagram 3
  783. */
  784. /* PD_CORE */
  785. COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
  786. RV1126_CLKSEL_CON(1), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  787. RV1126_CLKGATE_CON(0), 2, GFLAGS),
  788. GATE(0, "pclk_dbg_daplite", "pclk_dbg", CLK_IGNORE_UNUSED,
  789. RV1126_CLKGATE_CON(0), 5, GFLAGS),
  790. GATE(0, "clk_a7_jtag", "clk_jtag_ori", CLK_IGNORE_UNUSED,
  791. RV1126_CLKGATE_CON(0), 9, GFLAGS),
  792. GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED,
  793. RV1126_CLKGATE_CON(0), 3, GFLAGS),
  794. GATE(0, "pclk_dbg_niu", "pclk_dbg", CLK_IGNORE_UNUSED,
  795. RV1126_CLKGATE_CON(0), 4, GFLAGS),
  796. /*
  797. * Clock-Architecture Diagram 4
  798. */
  799. /* PD_BUS */
  800. GATE(0, "aclk_pdbus_hold_niu1", "aclk_pdbus", CLK_IGNORE_UNUSED,
  801. RV1126_CLKGATE_CON(2), 10, GFLAGS),
  802. GATE(0, "aclk_pdbus_niu1", "aclk_pdbus", CLK_IGNORE_UNUSED,
  803. RV1126_CLKGATE_CON(2), 3, GFLAGS),
  804. GATE(0, "hclk_pdbus_niu1", "hclk_pdbus", CLK_IGNORE_UNUSED,
  805. RV1126_CLKGATE_CON(2), 4, GFLAGS),
  806. GATE(0, "pclk_pdbus_niu1", "pclk_pdbus", CLK_IGNORE_UNUSED,
  807. RV1126_CLKGATE_CON(2), 5, GFLAGS),
  808. GATE(0, "aclk_pdbus_niu2", "aclk_pdbus", CLK_IGNORE_UNUSED,
  809. RV1126_CLKGATE_CON(2), 6, GFLAGS),
  810. GATE(0, "hclk_pdbus_niu2", "hclk_pdbus", CLK_IGNORE_UNUSED,
  811. RV1126_CLKGATE_CON(2), 7, GFLAGS),
  812. GATE(0, "aclk_pdbus_niu3", "aclk_pdbus", CLK_IGNORE_UNUSED,
  813. RV1126_CLKGATE_CON(2), 8, GFLAGS),
  814. GATE(0, "hclk_pdbus_niu3", "hclk_pdbus", CLK_IGNORE_UNUSED,
  815. RV1126_CLKGATE_CON(2), 9, GFLAGS),
  816. GATE(0, "pclk_grf", "pclk_pdbus", CLK_IGNORE_UNUSED,
  817. RV1126_CLKGATE_CON(6), 15, GFLAGS),
  818. GATE(0, "pclk_sgrf", "pclk_pdbus", CLK_IGNORE_UNUSED,
  819. RV1126_CLKGATE_CON(8), 4, GFLAGS),
  820. GATE(0, "aclk_sysram", "hclk_pdbus", CLK_IGNORE_UNUSED,
  821. RV1126_CLKGATE_CON(3), 9, GFLAGS),
  822. GATE(0, "pclk_intmux", "pclk_pdbus", CLK_IGNORE_UNUSED,
  823. RV1126_CLKGATE_CON(7), 14, GFLAGS),
  824. /*
  825. * Clock-Architecture Diagram 6
  826. */
  827. /* PD_AUDIO */
  828. GATE(0, "hclk_pdaudio_niu", "hclk_pdaudio", CLK_IGNORE_UNUSED,
  829. RV1126_CLKGATE_CON(9), 2, GFLAGS),
  830. GATE(0, "pclk_pdaudio_niu", "hclk_pdaudio", CLK_IGNORE_UNUSED,
  831. RV1126_CLKGATE_CON(9), 3, GFLAGS),
  832. /*
  833. * Clock-Architecture Diagram 12
  834. */
  835. /* PD_PHP */
  836. GATE(0, "aclk_pdphpmid", "aclk_pdphp", CLK_IGNORE_UNUSED,
  837. RV1126_CLKGATE_CON(17), 2, GFLAGS),
  838. GATE(0, "hclk_pdphpmid", "hclk_pdphp", CLK_IGNORE_UNUSED,
  839. RV1126_CLKGATE_CON(17), 3, GFLAGS),
  840. GATE(0, "aclk_pdphpmid_niu", "aclk_pdphpmid", CLK_IGNORE_UNUSED,
  841. RV1126_CLKGATE_CON(17), 4, GFLAGS),
  842. GATE(0, "hclk_pdphpmid_niu", "hclk_pdphpmid", CLK_IGNORE_UNUSED,
  843. RV1126_CLKGATE_CON(17), 5, GFLAGS),
  844. /* PD_SDCARD */
  845. GATE(0, "hclk_pdsdmmc_niu", "hclk_pdsdmmc", CLK_IGNORE_UNUSED,
  846. RV1126_CLKGATE_CON(17), 7, GFLAGS),
  847. /* PD_SDIO */
  848. GATE(0, "hclk_pdsdio_niu", "hclk_pdsdio", CLK_IGNORE_UNUSED,
  849. RV1126_CLKGATE_CON(17), 9, GFLAGS),
  850. /* PD_NVM */
  851. GATE(0, "hclk_pdnvm_niu", "hclk_pdnvm", CLK_IGNORE_UNUSED,
  852. RV1126_CLKGATE_CON(18), 3, GFLAGS),
  853. /* PD_USB */
  854. GATE(0, "aclk_pdusb_niu", "aclk_pdusb", CLK_IGNORE_UNUSED,
  855. RV1126_CLKGATE_CON(19), 2, GFLAGS),
  856. GATE(0, "hclk_pdusb_niu", "hclk_pdusb", CLK_IGNORE_UNUSED,
  857. RV1126_CLKGATE_CON(19), 3, GFLAGS),
  858. /* PD_GMAC */
  859. GATE(0, "aclk_pdgmac_niu", "aclk_pdgmac", CLK_IGNORE_UNUSED,
  860. RV1126_CLKGATE_CON(20), 2, GFLAGS),
  861. GATE(0, "pclk_pdgmac_niu", "pclk_pdgmac", CLK_IGNORE_UNUSED,
  862. RV1126_CLKGATE_CON(20), 3, GFLAGS),
  863. /*
  864. * Clock-Architecture Diagram 13
  865. */
  866. /* PD_DDR */
  867. COMPOSITE_NOMUX(0, "pclk_pdddr_pre", "gpll", CLK_IGNORE_UNUSED,
  868. RV1126_CLKSEL_CON(64), 0, 5, DFLAGS,
  869. RV1126_CLKGATE_CON(21), 0, GFLAGS),
  870. GATE(PCLK_PDDDR, "pclk_pdddr", "pclk_pdddr_pre", CLK_IGNORE_UNUSED,
  871. RV1126_CLKGATE_CON(21), 15, GFLAGS),
  872. GATE(0, "pclk_ddr_msch", "pclk_pdddr", CLK_IGNORE_UNUSED,
  873. RV1126_CLKGATE_CON(21), 6, GFLAGS),
  874. COMPOSITE_NOGATE(SCLK_DDRCLK, "sclk_ddrc", mux_dpll_gpll_p, CLK_IGNORE_UNUSED,
  875. RV1126_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS |
  876. CLK_DIVIDER_POWER_OF_TWO),
  877. COMPOSITE(CLK_DDRPHY, "clk_ddrphy", mux_dpll_gpll_p, CLK_IGNORE_UNUSED,
  878. RV1126_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
  879. RV1126_CLKGATE_CON(21), 8, GFLAGS),
  880. GATE(0, "clk1x_phy", "clk_ddrphy", CLK_IGNORE_UNUSED,
  881. RV1126_CLKGATE_CON(23), 1, GFLAGS),
  882. GATE(0, "clk_ddr_msch", "clk_ddrphy", CLK_IGNORE_UNUSED,
  883. RV1126_CLKGATE_CON(21), 10, GFLAGS),
  884. GATE(0, "pclk_ddr_dfictl", "pclk_pdddr", CLK_IGNORE_UNUSED,
  885. RV1126_CLKGATE_CON(21), 2, GFLAGS),
  886. GATE(0, "clk_ddr_dfictl", "clk_ddrphy", CLK_IGNORE_UNUSED,
  887. RV1126_CLKGATE_CON(21), 13, GFLAGS),
  888. GATE(0, "pclk_ddr_standby", "pclk_pdddr", CLK_IGNORE_UNUSED,
  889. RV1126_CLKGATE_CON(21), 4, GFLAGS),
  890. GATE(0, "clk_ddr_standby", "clk_ddrphy", CLK_IGNORE_UNUSED,
  891. RV1126_CLKGATE_CON(21), 14, GFLAGS),
  892. GATE(0, "aclk_ddr_split", "clk_ddrphy", CLK_IGNORE_UNUSED,
  893. RV1126_CLKGATE_CON(21), 9, GFLAGS),
  894. GATE(0, "pclk_ddr_grf", "pclk_pdddr", CLK_IGNORE_UNUSED,
  895. RV1126_CLKGATE_CON(21), 5, GFLAGS),
  896. GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_pdddr", CLK_IGNORE_UNUSED,
  897. RV1126_CLKGATE_CON(21), 3, GFLAGS),
  898. GATE(CLK_DDR_MON, "clk_ddr_mon", "clk_ddrphy", CLK_IGNORE_UNUSED,
  899. RV1126_CLKGATE_CON(20), 15, GFLAGS),
  900. GATE(TMCLK_DDR_MON, "tmclk_ddr_mon", "xin24m", CLK_IGNORE_UNUSED,
  901. RV1126_CLKGATE_CON(21), 7, GFLAGS),
  902. /*
  903. * Clock-Architecture Diagram 15
  904. */
  905. GATE(0, "pclk_topniu", "pclk_pdtop", CLK_IGNORE_UNUSED,
  906. RV1126_CLKGATE_CON(23), 9, GFLAGS),
  907. GATE(PCLK_TOPCRU, "pclk_topcru", "pclk_pdtop", CLK_IGNORE_UNUSED,
  908. RV1126_CLKGATE_CON(23), 10, GFLAGS),
  909. GATE(PCLK_TOPGRF, "pclk_topgrf", "pclk_pdtop", CLK_IGNORE_UNUSED,
  910. RV1126_CLKGATE_CON(23), 11, GFLAGS),
  911. GATE(PCLK_CPUEMADET, "pclk_cpuemadet", "pclk_pdtop", CLK_IGNORE_UNUSED,
  912. RV1126_CLKGATE_CON(23), 12, GFLAGS),
  913. GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_pdtop", CLK_IGNORE_UNUSED,
  914. RV1126_CLKGATE_CON(23), 0, GFLAGS),
  915. };
  916. static const char *const rv1126_cru_critical_clocks[] __initconst = {
  917. "gpll",
  918. "cpll",
  919. "hpll",
  920. "armclk",
  921. "pclk_dbg",
  922. "pclk_pdpmu",
  923. "aclk_pdbus",
  924. "hclk_pdbus",
  925. "pclk_pdbus",
  926. "aclk_pdphp",
  927. "hclk_pdphp",
  928. "clk_ddrphy",
  929. "pclk_pdddr",
  930. "pclk_pdtop",
  931. "clk_usbhost_utmi_ohci",
  932. "aclk_pdjpeg_niu",
  933. "hclk_pdjpeg_niu",
  934. "aclk_pdvdec_niu",
  935. "hclk_pdvdec_niu",
  936. };
  937. static void __init rv1126_pmu_clk_init(struct device_node *np)
  938. {
  939. struct rockchip_clk_provider *ctx;
  940. void __iomem *reg_base;
  941. reg_base = of_iomap(np, 0);
  942. if (!reg_base) {
  943. pr_err("%s: could not map cru pmu region\n", __func__);
  944. return;
  945. }
  946. ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
  947. if (IS_ERR(ctx)) {
  948. pr_err("%s: rockchip pmu clk init failed\n", __func__);
  949. return;
  950. }
  951. rockchip_clk_register_plls(ctx, rv1126_pmu_pll_clks,
  952. ARRAY_SIZE(rv1126_pmu_pll_clks),
  953. RV1126_GRF_SOC_STATUS0);
  954. rockchip_clk_register_branches(ctx, rv1126_clk_pmu_branches,
  955. ARRAY_SIZE(rv1126_clk_pmu_branches));
  956. rockchip_register_softrst(np, 2, reg_base + RV1126_PMU_SOFTRST_CON(0),
  957. ROCKCHIP_SOFTRST_HIWORD_MASK);
  958. rockchip_clk_of_add_provider(np, ctx);
  959. }
  960. static void __init rv1126_clk_init(struct device_node *np)
  961. {
  962. struct rockchip_clk_provider *ctx;
  963. void __iomem *reg_base;
  964. reg_base = of_iomap(np, 0);
  965. if (!reg_base) {
  966. pr_err("%s: could not map cru region\n", __func__);
  967. return;
  968. }
  969. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  970. if (IS_ERR(ctx)) {
  971. pr_err("%s: rockchip clk init failed\n", __func__);
  972. iounmap(reg_base);
  973. return;
  974. }
  975. rockchip_clk_register_plls(ctx, rv1126_pll_clks,
  976. ARRAY_SIZE(rv1126_pll_clks),
  977. RV1126_GRF_SOC_STATUS0);
  978. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  979. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  980. &rv1126_cpuclk_data, rv1126_cpuclk_rates,
  981. ARRAY_SIZE(rv1126_cpuclk_rates));
  982. rockchip_clk_register_branches(ctx, rv1126_clk_branches,
  983. ARRAY_SIZE(rv1126_clk_branches));
  984. rockchip_register_softrst(np, 15, reg_base + RV1126_SOFTRST_CON(0),
  985. ROCKCHIP_SOFTRST_HIWORD_MASK);
  986. rockchip_register_restart_notifier(ctx, RV1126_GLB_SRST_FST, NULL);
  987. rockchip_clk_protect_critical(rv1126_cru_critical_clocks,
  988. ARRAY_SIZE(rv1126_cru_critical_clocks));
  989. rockchip_clk_of_add_provider(np, ctx);
  990. }
  991. struct clk_rv1126_inits {
  992. void (*inits)(struct device_node *np);
  993. };
  994. static const struct clk_rv1126_inits clk_rv1126_pmucru_init = {
  995. .inits = rv1126_pmu_clk_init,
  996. };
  997. static const struct clk_rv1126_inits clk_rv1126_cru_init = {
  998. .inits = rv1126_clk_init,
  999. };
  1000. static const struct of_device_id clk_rv1126_match_table[] = {
  1001. {
  1002. .compatible = "rockchip,rv1126-cru",
  1003. .data = &clk_rv1126_cru_init,
  1004. }, {
  1005. .compatible = "rockchip,rv1126-pmucru",
  1006. .data = &clk_rv1126_pmucru_init,
  1007. },
  1008. { }
  1009. };
  1010. static int __init clk_rv1126_probe(struct platform_device *pdev)
  1011. {
  1012. struct device_node *np = pdev->dev.of_node;
  1013. const struct clk_rv1126_inits *init_data;
  1014. init_data = (struct clk_rv1126_inits *)of_device_get_match_data(&pdev->dev);
  1015. if (!init_data)
  1016. return -EINVAL;
  1017. if (init_data->inits)
  1018. init_data->inits(np);
  1019. return 0;
  1020. }
  1021. static struct platform_driver clk_rv1126_driver = {
  1022. .driver = {
  1023. .name = "clk-rv1126",
  1024. .of_match_table = clk_rv1126_match_table,
  1025. .suppress_bind_attrs = true,
  1026. },
  1027. };
  1028. builtin_platform_driver_probe(clk_rv1126_driver, clk_rv1126_probe);