clk-rv1108.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
  4. * Author: Shawn Lin <[email protected]>
  5. * Andy Yan <[email protected]>
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/io.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/syscore_ops.h>
  12. #include <dt-bindings/clock/rv1108-cru.h>
  13. #include "clk.h"
  14. #define RV1108_GRF_SOC_STATUS0 0x480
  15. enum rv1108_plls {
  16. apll, dpll, gpll,
  17. };
  18. static struct rockchip_pll_rate_table rv1108_pll_rates[] = {
  19. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  20. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  21. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  22. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  23. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  24. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  25. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  26. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  27. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  28. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  38. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  39. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  40. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  41. RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
  42. RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
  43. RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
  44. RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
  45. RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
  46. RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
  47. RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
  48. RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
  49. RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
  50. RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
  51. RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
  52. RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
  53. RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
  54. RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
  55. RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
  56. RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
  57. RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
  58. RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
  59. RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
  60. RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
  61. RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0),
  62. { /* sentinel */ },
  63. };
  64. #define RV1108_DIV_CORE_MASK 0xf
  65. #define RV1108_DIV_CORE_SHIFT 4
  66. #define RV1108_CLKSEL0(_core_peri_div) \
  67. { \
  68. .reg = RV1108_CLKSEL_CON(1), \
  69. .val = HIWORD_UPDATE(_core_peri_div, RV1108_DIV_CORE_MASK,\
  70. RV1108_DIV_CORE_SHIFT) \
  71. }
  72. #define RV1108_CPUCLK_RATE(_prate, _core_peri_div) \
  73. { \
  74. .prate = _prate, \
  75. .divs = { \
  76. RV1108_CLKSEL0(_core_peri_div), \
  77. }, \
  78. }
  79. static struct rockchip_cpuclk_rate_table rv1108_cpuclk_rates[] __initdata = {
  80. RV1108_CPUCLK_RATE(1608000000, 7),
  81. RV1108_CPUCLK_RATE(1512000000, 7),
  82. RV1108_CPUCLK_RATE(1488000000, 5),
  83. RV1108_CPUCLK_RATE(1416000000, 5),
  84. RV1108_CPUCLK_RATE(1392000000, 5),
  85. RV1108_CPUCLK_RATE(1296000000, 5),
  86. RV1108_CPUCLK_RATE(1200000000, 5),
  87. RV1108_CPUCLK_RATE(1104000000, 5),
  88. RV1108_CPUCLK_RATE(1008000000, 5),
  89. RV1108_CPUCLK_RATE(912000000, 5),
  90. RV1108_CPUCLK_RATE(816000000, 3),
  91. RV1108_CPUCLK_RATE(696000000, 3),
  92. RV1108_CPUCLK_RATE(600000000, 3),
  93. RV1108_CPUCLK_RATE(500000000, 3),
  94. RV1108_CPUCLK_RATE(408000000, 1),
  95. RV1108_CPUCLK_RATE(312000000, 1),
  96. RV1108_CPUCLK_RATE(216000000, 1),
  97. RV1108_CPUCLK_RATE(96000000, 1),
  98. };
  99. static const struct rockchip_cpuclk_reg_data rv1108_cpuclk_data = {
  100. .core_reg[0] = RV1108_CLKSEL_CON(0),
  101. .div_core_shift[0] = 0,
  102. .div_core_mask[0] = 0x1f,
  103. .num_cores = 1,
  104. .mux_core_alt = 1,
  105. .mux_core_main = 0,
  106. .mux_core_shift = 8,
  107. .mux_core_mask = 0x3,
  108. };
  109. PNAME(mux_pll_p) = { "xin24m", "xin24m"};
  110. PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr", "apll_ddr" };
  111. PNAME(mux_armclk_p) = { "apll_core", "gpll_core", "dpll_core" };
  112. PNAME(mux_usb480m_pre_p) = { "usbphy", "xin24m" };
  113. PNAME(mux_hdmiphy_phy_p) = { "hdmiphy", "xin24m" };
  114. PNAME(mux_dclk_hdmiphy_pre_p) = { "dclk_hdmiphy_src_gpll", "dclk_hdmiphy_src_dpll" };
  115. PNAME(mux_pll_src_4plls_p) = { "dpll", "gpll", "hdmiphy", "usb480m" };
  116. PNAME(mux_pll_src_2plls_p) = { "dpll", "gpll" };
  117. PNAME(mux_pll_src_apll_gpll_p) = { "apll", "gpll" };
  118. PNAME(mux_aclk_peri_src_p) = { "aclk_peri_src_gpll", "aclk_peri_src_dpll" };
  119. PNAME(mux_aclk_bus_src_p) = { "aclk_bus_src_gpll", "aclk_bus_src_apll", "aclk_bus_src_dpll" };
  120. PNAME(mux_mmc_src_p) = { "dpll", "gpll", "xin24m", "usb480m" };
  121. PNAME(mux_pll_src_dpll_gpll_usb480m_p) = { "dpll", "gpll", "usb480m" };
  122. PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
  123. PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
  124. PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
  125. PNAME(mux_sclk_mac_p) = { "sclk_mac_pre", "ext_gmac" };
  126. PNAME(mux_i2s0_pre_p) = { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" };
  127. PNAME(mux_i2s_out_p) = { "i2s0_pre", "xin12m" };
  128. PNAME(mux_i2s1_p) = { "i2s1_src", "i2s1_frac", "dummy", "xin12m" };
  129. PNAME(mux_i2s2_p) = { "i2s2_src", "i2s2_frac", "dummy", "xin12m" };
  130. PNAME(mux_wifi_src_p) = { "gpll", "xin24m" };
  131. PNAME(mux_cifout_src_p) = { "hdmiphy", "gpll" };
  132. PNAME(mux_cifout_p) = { "sclk_cifout_src", "xin24m" };
  133. PNAME(mux_sclk_cif0_src_p) = { "pclk_vip", "clk_cif0_chn_out", "pclkin_cvbs2cif" };
  134. PNAME(mux_sclk_cif1_src_p) = { "pclk_vip", "clk_cif1_chn_out", "pclkin_cvbs2cif" };
  135. PNAME(mux_sclk_cif2_src_p) = { "pclk_vip", "clk_cif2_chn_out", "pclkin_cvbs2cif" };
  136. PNAME(mux_sclk_cif3_src_p) = { "pclk_vip", "clk_cif3_chn_out", "pclkin_cvbs2cif" };
  137. PNAME(mux_dsp_src_p) = { "dpll", "gpll", "apll", "usb480m" };
  138. PNAME(mux_dclk_hdmiphy_p) = { "hdmiphy", "xin24m" };
  139. PNAME(mux_dclk_vop_p) = { "dclk_hdmiphy", "dclk_vop_src" };
  140. PNAME(mux_hdmi_cec_src_p) = { "dpll", "gpll", "xin24m" };
  141. PNAME(mux_cvbs_src_p) = { "apll", "io_cvbs_clkin", "hdmiphy", "gpll" };
  142. static struct rockchip_pll_clock rv1108_pll_clks[] __initdata = {
  143. [apll] = PLL(pll_rk3399, PLL_APLL, "apll", mux_pll_p, 0, RV1108_PLL_CON(0),
  144. RV1108_PLL_CON(3), 8, 0, 0, rv1108_pll_rates),
  145. [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RV1108_PLL_CON(8),
  146. RV1108_PLL_CON(11), 8, 1, 0, NULL),
  147. [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RV1108_PLL_CON(16),
  148. RV1108_PLL_CON(19), 8, 2, 0, rv1108_pll_rates),
  149. };
  150. #define MFLAGS CLK_MUX_HIWORD_MASK
  151. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  152. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  153. #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
  154. static struct rockchip_clk_branch rv1108_uart0_fracmux __initdata =
  155. MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
  156. RV1108_CLKSEL_CON(13), 8, 2, MFLAGS);
  157. static struct rockchip_clk_branch rv1108_uart1_fracmux __initdata =
  158. MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
  159. RV1108_CLKSEL_CON(14), 8, 2, MFLAGS);
  160. static struct rockchip_clk_branch rv1108_uart2_fracmux __initdata =
  161. MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
  162. RV1108_CLKSEL_CON(15), 8, 2, MFLAGS);
  163. static struct rockchip_clk_branch rv1108_i2s0_fracmux __initdata =
  164. MUX(0, "i2s0_pre", mux_i2s0_pre_p, CLK_SET_RATE_PARENT,
  165. RV1108_CLKSEL_CON(5), 12, 2, MFLAGS);
  166. static struct rockchip_clk_branch rv1108_i2s1_fracmux __initdata =
  167. MUX(0, "i2s1_pre", mux_i2s1_p, CLK_SET_RATE_PARENT,
  168. RV1108_CLKSEL_CON(6), 12, 2, MFLAGS);
  169. static struct rockchip_clk_branch rv1108_i2s2_fracmux __initdata =
  170. MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT,
  171. RV1108_CLKSEL_CON(7), 12, 2, MFLAGS);
  172. static struct rockchip_clk_branch rv1108_clk_branches[] __initdata = {
  173. MUX(0, "hdmiphy", mux_hdmiphy_phy_p, CLK_SET_RATE_PARENT,
  174. RV1108_MISC_CON, 13, 1, MFLAGS),
  175. MUX(0, "usb480m", mux_usb480m_pre_p, CLK_SET_RATE_PARENT,
  176. RV1108_MISC_CON, 15, 1, MFLAGS),
  177. /*
  178. * Clock-Architecture Diagram 2
  179. */
  180. /* PD_CORE */
  181. GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
  182. RV1108_CLKGATE_CON(0), 1, GFLAGS),
  183. GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
  184. RV1108_CLKGATE_CON(0), 0, GFLAGS),
  185. GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
  186. RV1108_CLKGATE_CON(0), 2, GFLAGS),
  187. COMPOSITE_NOMUX(0, "pclken_dbg", "armclk", CLK_IGNORE_UNUSED,
  188. RV1108_CLKSEL_CON(1), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  189. RV1108_CLKGATE_CON(0), 5, GFLAGS),
  190. COMPOSITE_NOMUX(ACLK_ENMCORE, "aclkenm_core", "armclk", CLK_IGNORE_UNUSED,
  191. RV1108_CLKSEL_CON(1), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  192. RV1108_CLKGATE_CON(0), 4, GFLAGS),
  193. GATE(ACLK_CORE, "aclk_core", "aclkenm_core", CLK_IGNORE_UNUSED,
  194. RV1108_CLKGATE_CON(11), 0, GFLAGS),
  195. GATE(0, "pclk_dbg", "pclken_dbg", CLK_IGNORE_UNUSED,
  196. RV1108_CLKGATE_CON(11), 1, GFLAGS),
  197. /* PD_RKVENC */
  198. COMPOSITE(0, "aclk_rkvenc_pre", mux_pll_src_4plls_p, 0,
  199. RV1108_CLKSEL_CON(37), 6, 2, MFLAGS, 0, 5, DFLAGS,
  200. RV1108_CLKGATE_CON(8), 8, GFLAGS),
  201. FACTOR_GATE(0, "hclk_rkvenc_pre", "aclk_rkvenc_pre", 0, 1, 4,
  202. RV1108_CLKGATE_CON(8), 10, GFLAGS),
  203. COMPOSITE(SCLK_VENC_CORE, "clk_venc_core", mux_pll_src_4plls_p, 0,
  204. RV1108_CLKSEL_CON(37), 14, 2, MFLAGS, 8, 5, DFLAGS,
  205. RV1108_CLKGATE_CON(8), 9, GFLAGS),
  206. GATE(ACLK_RKVENC, "aclk_rkvenc", "aclk_rkvenc_pre", 0,
  207. RV1108_CLKGATE_CON(19), 8, GFLAGS),
  208. GATE(HCLK_RKVENC, "hclk_rkvenc", "hclk_rkvenc_pre", 0,
  209. RV1108_CLKGATE_CON(19), 9, GFLAGS),
  210. GATE(0, "aclk_rkvenc_niu", "aclk_rkvenc_pre", CLK_IGNORE_UNUSED,
  211. RV1108_CLKGATE_CON(19), 11, GFLAGS),
  212. GATE(0, "hclk_rkvenc_niu", "hclk_rkvenc_pre", CLK_IGNORE_UNUSED,
  213. RV1108_CLKGATE_CON(19), 10, GFLAGS),
  214. /* PD_RKVDEC */
  215. COMPOSITE(SCLK_HEVC_CORE, "sclk_hevc_core", mux_pll_src_4plls_p, 0,
  216. RV1108_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 5, DFLAGS,
  217. RV1108_CLKGATE_CON(8), 2, GFLAGS),
  218. FACTOR_GATE(0, "hclk_rkvdec_pre", "sclk_hevc_core", 0, 1, 4,
  219. RV1108_CLKGATE_CON(8), 10, GFLAGS),
  220. COMPOSITE(SCLK_HEVC_CABAC, "clk_hevc_cabac", mux_pll_src_4plls_p, 0,
  221. RV1108_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 5, DFLAGS,
  222. RV1108_CLKGATE_CON(8), 1, GFLAGS),
  223. COMPOSITE(0, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0,
  224. RV1108_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
  225. RV1108_CLKGATE_CON(8), 0, GFLAGS),
  226. COMPOSITE(0, "aclk_vpu_pre", mux_pll_src_4plls_p, 0,
  227. RV1108_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 5, DFLAGS,
  228. RV1108_CLKGATE_CON(8), 3, GFLAGS),
  229. GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0,
  230. RV1108_CLKGATE_CON(19), 0, GFLAGS),
  231. GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0,
  232. RV1108_CLKGATE_CON(19), 1, GFLAGS),
  233. GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0,
  234. RV1108_CLKGATE_CON(19), 2, GFLAGS),
  235. GATE(HCLK_VPU, "hclk_vpu", "hclk_rkvdec_pre", 0,
  236. RV1108_CLKGATE_CON(19), 3, GFLAGS),
  237. GATE(0, "aclk_rkvdec_niu", "aclk_rkvdec_pre", CLK_IGNORE_UNUSED,
  238. RV1108_CLKGATE_CON(19), 4, GFLAGS),
  239. GATE(0, "hclk_rkvdec_niu", "hclk_rkvdec_pre", CLK_IGNORE_UNUSED,
  240. RV1108_CLKGATE_CON(19), 5, GFLAGS),
  241. GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", CLK_IGNORE_UNUSED,
  242. RV1108_CLKGATE_CON(19), 6, GFLAGS),
  243. /* PD_PMU_wrapper */
  244. COMPOSITE_NOMUX(0, "pmu_24m_ena", "gpll", CLK_IGNORE_UNUSED,
  245. RV1108_CLKSEL_CON(38), 0, 5, DFLAGS,
  246. RV1108_CLKGATE_CON(8), 12, GFLAGS),
  247. GATE(0, "pclk_pmu", "pmu_24m_ena", CLK_IGNORE_UNUSED,
  248. RV1108_CLKGATE_CON(10), 0, GFLAGS),
  249. GATE(0, "pclk_intmem1", "pmu_24m_ena", CLK_IGNORE_UNUSED,
  250. RV1108_CLKGATE_CON(10), 1, GFLAGS),
  251. GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pmu_24m_ena", 0,
  252. RV1108_CLKGATE_CON(10), 2, GFLAGS),
  253. GATE(0, "pclk_pmugrf", "pmu_24m_ena", CLK_IGNORE_UNUSED,
  254. RV1108_CLKGATE_CON(10), 3, GFLAGS),
  255. GATE(0, "pclk_pmu_niu", "pmu_24m_ena", CLK_IGNORE_UNUSED,
  256. RV1108_CLKGATE_CON(10), 4, GFLAGS),
  257. GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pmu_24m_ena", 0,
  258. RV1108_CLKGATE_CON(10), 5, GFLAGS),
  259. GATE(PCLK_PWM0_PMU, "pclk_pwm0_pmu", "pmu_24m_ena", 0,
  260. RV1108_CLKGATE_CON(10), 6, GFLAGS),
  261. COMPOSITE(SCLK_PWM0_PMU, "sclk_pwm0_pmu", mux_pll_src_2plls_p, 0,
  262. RV1108_CLKSEL_CON(12), 7, 1, MFLAGS, 0, 7, DFLAGS,
  263. RV1108_CLKGATE_CON(8), 15, GFLAGS),
  264. COMPOSITE(SCLK_I2C0_PMU, "sclk_i2c0_pmu", mux_pll_src_2plls_p, 0,
  265. RV1108_CLKSEL_CON(19), 7, 1, MFLAGS, 0, 7, DFLAGS,
  266. RV1108_CLKGATE_CON(8), 14, GFLAGS),
  267. GATE(0, "pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED,
  268. RV1108_CLKGATE_CON(8), 13, GFLAGS),
  269. /*
  270. * Clock-Architecture Diagram 3
  271. */
  272. COMPOSITE(SCLK_WIFI, "sclk_wifi", mux_wifi_src_p, 0,
  273. RV1108_CLKSEL_CON(28), 15, 1, MFLAGS, 8, 6, DFLAGS,
  274. RV1108_CLKGATE_CON(9), 8, GFLAGS),
  275. COMPOSITE_NODIV(0, "sclk_cifout_src", mux_cifout_src_p, 0,
  276. RV1108_CLKSEL_CON(40), 8, 1, MFLAGS,
  277. RV1108_CLKGATE_CON(9), 11, GFLAGS),
  278. COMPOSITE_NOGATE(SCLK_CIFOUT, "sclk_cifout", mux_cifout_p, 0,
  279. RV1108_CLKSEL_CON(40), 12, 1, MFLAGS, 0, 5, DFLAGS),
  280. COMPOSITE_NOMUX(SCLK_MIPI_CSI_OUT, "sclk_mipi_csi_out", "xin24m", 0,
  281. RV1108_CLKSEL_CON(41), 0, 5, DFLAGS,
  282. RV1108_CLKGATE_CON(9), 12, GFLAGS),
  283. GATE(0, "pclk_acodecphy", "pclk_top_pre", CLK_IGNORE_UNUSED,
  284. RV1108_CLKGATE_CON(14), 6, GFLAGS),
  285. GATE(0, "pclk_usbgrf", "pclk_top_pre", CLK_IGNORE_UNUSED,
  286. RV1108_CLKGATE_CON(14), 14, GFLAGS),
  287. GATE(ACLK_CIF0, "aclk_cif0", "aclk_vio1_pre", 0,
  288. RV1108_CLKGATE_CON(18), 10, GFLAGS),
  289. GATE(HCLK_CIF0, "hclk_cif0", "hclk_vio_pre", 0,
  290. RV1108_CLKGATE_CON(18), 10, GFLAGS),
  291. COMPOSITE_NODIV(SCLK_CIF0, "sclk_cif0", mux_sclk_cif0_src_p, 0,
  292. RV1108_CLKSEL_CON(31), 0, 2, MFLAGS,
  293. RV1108_CLKGATE_CON(7), 9, GFLAGS),
  294. GATE(ACLK_CIF1, "aclk_cif1", "aclk_vio1_pre", 0,
  295. RV1108_CLKGATE_CON(17), 6, GFLAGS),
  296. GATE(HCLK_CIF1, "hclk_cif1", "hclk_vio_pre", 0,
  297. RV1108_CLKGATE_CON(17), 7, GFLAGS),
  298. COMPOSITE_NODIV(SCLK_CIF1, "sclk_cif1", mux_sclk_cif1_src_p, 0,
  299. RV1108_CLKSEL_CON(31), 2, 2, MFLAGS,
  300. RV1108_CLKGATE_CON(7), 10, GFLAGS),
  301. GATE(ACLK_CIF2, "aclk_cif2", "aclk_vio1_pre", 0,
  302. RV1108_CLKGATE_CON(17), 8, GFLAGS),
  303. GATE(HCLK_CIF2, "hclk_cif2", "hclk_vio_pre", 0,
  304. RV1108_CLKGATE_CON(17), 9, GFLAGS),
  305. COMPOSITE_NODIV(SCLK_CIF2, "sclk_cif2", mux_sclk_cif2_src_p, 0,
  306. RV1108_CLKSEL_CON(31), 4, 2, MFLAGS,
  307. RV1108_CLKGATE_CON(7), 11, GFLAGS),
  308. GATE(ACLK_CIF3, "aclk_cif3", "aclk_vio1_pre", 0,
  309. RV1108_CLKGATE_CON(17), 10, GFLAGS),
  310. GATE(HCLK_CIF3, "hclk_cif3", "hclk_vio_pre", 0,
  311. RV1108_CLKGATE_CON(17), 11, GFLAGS),
  312. COMPOSITE_NODIV(SCLK_CIF3, "sclk_cif3", mux_sclk_cif3_src_p, 0,
  313. RV1108_CLKSEL_CON(31), 6, 2, MFLAGS,
  314. RV1108_CLKGATE_CON(7), 12, GFLAGS),
  315. GATE(0, "pclk_cif1to4", "pclk_vip", CLK_IGNORE_UNUSED,
  316. RV1108_CLKGATE_CON(7), 8, GFLAGS),
  317. /* PD_DSP_wrapper */
  318. COMPOSITE(SCLK_DSP, "sclk_dsp", mux_dsp_src_p, 0,
  319. RV1108_CLKSEL_CON(42), 8, 2, MFLAGS, 0, 5, DFLAGS,
  320. RV1108_CLKGATE_CON(9), 0, GFLAGS),
  321. GATE(0, "clk_dsp_sys_wd", "sclk_dsp", CLK_IGNORE_UNUSED,
  322. RV1108_CLKGATE_CON(16), 0, GFLAGS),
  323. GATE(0, "clk_dsp_epp_wd", "sclk_dsp", CLK_IGNORE_UNUSED,
  324. RV1108_CLKGATE_CON(16), 1, GFLAGS),
  325. GATE(0, "clk_dsp_edp_wd", "sclk_dsp", CLK_IGNORE_UNUSED,
  326. RV1108_CLKGATE_CON(16), 2, GFLAGS),
  327. GATE(0, "clk_dsp_iop_wd", "sclk_dsp", CLK_IGNORE_UNUSED,
  328. RV1108_CLKGATE_CON(16), 3, GFLAGS),
  329. GATE(0, "clk_dsp_free", "sclk_dsp", CLK_IGNORE_UNUSED,
  330. RV1108_CLKGATE_CON(16), 13, GFLAGS),
  331. COMPOSITE_NOMUX(SCLK_DSP_IOP, "sclk_dsp_iop", "sclk_dsp", 0,
  332. RV1108_CLKSEL_CON(44), 0, 5, DFLAGS,
  333. RV1108_CLKGATE_CON(9), 1, GFLAGS),
  334. COMPOSITE_NOMUX(SCLK_DSP_EPP, "sclk_dsp_epp", "sclk_dsp", 0,
  335. RV1108_CLKSEL_CON(44), 8, 5, DFLAGS,
  336. RV1108_CLKGATE_CON(9), 2, GFLAGS),
  337. COMPOSITE_NOMUX(SCLK_DSP_EDP, "sclk_dsp_edp", "sclk_dsp", 0,
  338. RV1108_CLKSEL_CON(45), 0, 5, DFLAGS,
  339. RV1108_CLKGATE_CON(9), 3, GFLAGS),
  340. COMPOSITE_NOMUX(SCLK_DSP_EDAP, "sclk_dsp_edap", "sclk_dsp", 0,
  341. RV1108_CLKSEL_CON(45), 8, 5, DFLAGS,
  342. RV1108_CLKGATE_CON(9), 4, GFLAGS),
  343. GATE(0, "pclk_dsp_iop_niu", "sclk_dsp_iop", CLK_IGNORE_UNUSED,
  344. RV1108_CLKGATE_CON(16), 4, GFLAGS),
  345. GATE(0, "aclk_dsp_epp_niu", "sclk_dsp_epp", CLK_IGNORE_UNUSED,
  346. RV1108_CLKGATE_CON(16), 5, GFLAGS),
  347. GATE(0, "aclk_dsp_edp_niu", "sclk_dsp_edp", CLK_IGNORE_UNUSED,
  348. RV1108_CLKGATE_CON(16), 6, GFLAGS),
  349. GATE(0, "pclk_dsp_dbg_niu", "sclk_dsp", CLK_IGNORE_UNUSED,
  350. RV1108_CLKGATE_CON(16), 7, GFLAGS),
  351. GATE(0, "aclk_dsp_edap_niu", "sclk_dsp_edap", CLK_IGNORE_UNUSED,
  352. RV1108_CLKGATE_CON(16), 14, GFLAGS),
  353. COMPOSITE_NOMUX(SCLK_DSP_PFM, "sclk_dsp_pfm", "sclk_dsp", 0,
  354. RV1108_CLKSEL_CON(43), 0, 5, DFLAGS,
  355. RV1108_CLKGATE_CON(9), 5, GFLAGS),
  356. COMPOSITE_NOMUX(PCLK_DSP_CFG, "pclk_dsp_cfg", "sclk_dsp", 0,
  357. RV1108_CLKSEL_CON(43), 8, 5, DFLAGS,
  358. RV1108_CLKGATE_CON(9), 6, GFLAGS),
  359. GATE(0, "pclk_dsp_cfg_niu", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
  360. RV1108_CLKGATE_CON(16), 8, GFLAGS),
  361. GATE(0, "pclk_dsp_pfm_mon", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
  362. RV1108_CLKGATE_CON(16), 9, GFLAGS),
  363. GATE(0, "pclk_intc", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
  364. RV1108_CLKGATE_CON(16), 10, GFLAGS),
  365. GATE(0, "pclk_dsp_grf", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
  366. RV1108_CLKGATE_CON(16), 11, GFLAGS),
  367. GATE(0, "pclk_mailbox", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
  368. RV1108_CLKGATE_CON(16), 12, GFLAGS),
  369. GATE(0, "aclk_dsp_epp_perf", "sclk_dsp_epp", CLK_IGNORE_UNUSED,
  370. RV1108_CLKGATE_CON(16), 15, GFLAGS),
  371. GATE(0, "aclk_dsp_edp_perf", "sclk_dsp_edp", CLK_IGNORE_UNUSED,
  372. RV1108_CLKGATE_CON(11), 8, GFLAGS),
  373. /*
  374. * Clock-Architecture Diagram 4
  375. */
  376. COMPOSITE(0, "aclk_vio0_pre", mux_pll_src_4plls_p, CLK_IGNORE_UNUSED,
  377. RV1108_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS,
  378. RV1108_CLKGATE_CON(6), 0, GFLAGS),
  379. GATE(ACLK_VIO0, "aclk_vio0", "aclk_vio0_pre", 0,
  380. RV1108_CLKGATE_CON(17), 0, GFLAGS),
  381. COMPOSITE_NOMUX(0, "hclk_vio_pre", "aclk_vio0_pre", 0,
  382. RV1108_CLKSEL_CON(29), 0, 5, DFLAGS,
  383. RV1108_CLKGATE_CON(7), 2, GFLAGS),
  384. GATE(HCLK_VIO, "hclk_vio", "hclk_vio_pre", 0,
  385. RV1108_CLKGATE_CON(17), 2, GFLAGS),
  386. COMPOSITE_NOMUX(0, "pclk_vio_pre", "aclk_vio0_pre", 0,
  387. RV1108_CLKSEL_CON(29), 8, 5, DFLAGS,
  388. RV1108_CLKGATE_CON(7), 3, GFLAGS),
  389. GATE(PCLK_VIO, "pclk_vio", "pclk_vio_pre", 0,
  390. RV1108_CLKGATE_CON(17), 3, GFLAGS),
  391. COMPOSITE(0, "aclk_vio1_pre", mux_pll_src_4plls_p, CLK_IGNORE_UNUSED,
  392. RV1108_CLKSEL_CON(28), 14, 2, MFLAGS, 8, 5, DFLAGS,
  393. RV1108_CLKGATE_CON(6), 1, GFLAGS),
  394. GATE(ACLK_VIO1, "aclk_vio1", "aclk_vio1_pre", 0,
  395. RV1108_CLKGATE_CON(17), 1, GFLAGS),
  396. INVERTER(0, "pclk_vip", "ext_vip",
  397. RV1108_CLKSEL_CON(31), 8, IFLAGS),
  398. GATE(0, "pclk_isp_pre", "pclk_vip", CLK_IGNORE_UNUSED,
  399. RV1108_CLKGATE_CON(7), 6, GFLAGS),
  400. GATE(0, "pclk_isp", "pclk_isp_pre", CLK_IGNORE_UNUSED,
  401. RV1108_CLKGATE_CON(18), 10, GFLAGS),
  402. GATE(0, "dclk_hdmiphy_src_gpll", "gpll", CLK_IGNORE_UNUSED,
  403. RV1108_CLKGATE_CON(6), 5, GFLAGS),
  404. GATE(0, "dclk_hdmiphy_src_dpll", "dpll", CLK_IGNORE_UNUSED,
  405. RV1108_CLKGATE_CON(6), 4, GFLAGS),
  406. COMPOSITE_NOGATE(0, "dclk_hdmiphy_pre", mux_dclk_hdmiphy_pre_p, 0,
  407. RV1108_CLKSEL_CON(32), 6, 1, MFLAGS, 8, 6, DFLAGS),
  408. COMPOSITE_NOGATE(DCLK_VOP_SRC, "dclk_vop_src", mux_dclk_hdmiphy_pre_p, 0,
  409. RV1108_CLKSEL_CON(32), 6, 1, MFLAGS, 0, 6, DFLAGS),
  410. MUX(DCLK_HDMIPHY, "dclk_hdmiphy", mux_dclk_hdmiphy_p, CLK_SET_RATE_PARENT,
  411. RV1108_CLKSEL_CON(32), 15, 1, MFLAGS),
  412. MUX(DCLK_VOP, "dclk_vop", mux_dclk_vop_p, CLK_SET_RATE_PARENT,
  413. RV1108_CLKSEL_CON(32), 7, 1, MFLAGS),
  414. GATE(ACLK_VOP, "aclk_vop", "aclk_vio0_pre", 0,
  415. RV1108_CLKGATE_CON(18), 0, GFLAGS),
  416. GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0,
  417. RV1108_CLKGATE_CON(18), 1, GFLAGS),
  418. GATE(ACLK_IEP, "aclk_iep", "aclk_vio0_pre", 0,
  419. RV1108_CLKGATE_CON(18), 2, GFLAGS),
  420. GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0,
  421. RV1108_CLKGATE_CON(18), 3, GFLAGS),
  422. GATE(ACLK_RGA, "aclk_rga", "aclk_vio1_pre", 0,
  423. RV1108_CLKGATE_CON(18), 4, GFLAGS),
  424. GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0,
  425. RV1108_CLKGATE_CON(18), 5, GFLAGS),
  426. COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_4plls_p, 0,
  427. RV1108_CLKSEL_CON(33), 6, 2, MFLAGS, 0, 5, DFLAGS,
  428. RV1108_CLKGATE_CON(6), 6, GFLAGS),
  429. COMPOSITE(SCLK_CVBS_HOST, "sclk_cvbs_host", mux_cvbs_src_p, 0,
  430. RV1108_CLKSEL_CON(33), 13, 2, MFLAGS, 8, 5, DFLAGS,
  431. RV1108_CLKGATE_CON(6), 7, GFLAGS),
  432. FACTOR(0, "sclk_cvbs_27m", "sclk_cvbs_host", 0, 1, 2),
  433. GATE(SCLK_HDMI_SFR, "sclk_hdmi_sfr", "xin24m", 0,
  434. RV1108_CLKGATE_CON(6), 8, GFLAGS),
  435. COMPOSITE(SCLK_HDMI_CEC, "sclk_hdmi_cec", mux_hdmi_cec_src_p, 0,
  436. RV1108_CLKSEL_CON(34), 14, 2, MFLAGS, 0, 14, DFLAGS,
  437. RV1108_CLKGATE_CON(6), 9, GFLAGS),
  438. GATE(PCLK_MIPI_DSI, "pclk_mipi_dsi", "pclk_vio_pre", 0,
  439. RV1108_CLKGATE_CON(18), 8, GFLAGS),
  440. GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_vio_pre", 0,
  441. RV1108_CLKGATE_CON(18), 9, GFLAGS),
  442. GATE(ACLK_ISP, "aclk_isp", "aclk_vio1_pre", 0,
  443. RV1108_CLKGATE_CON(18), 12, GFLAGS),
  444. GATE(HCLK_ISP, "hclk_isp", "hclk_vio_pre", 0,
  445. RV1108_CLKGATE_CON(18), 11, GFLAGS),
  446. COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_4plls_p, 0,
  447. RV1108_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
  448. RV1108_CLKGATE_CON(6), 3, GFLAGS),
  449. GATE(0, "clk_dsiphy24m", "xin24m", CLK_IGNORE_UNUSED,
  450. RV1108_CLKGATE_CON(9), 10, GFLAGS),
  451. GATE(0, "pclk_vdacphy", "pclk_top_pre", CLK_IGNORE_UNUSED,
  452. RV1108_CLKGATE_CON(14), 9, GFLAGS),
  453. GATE(0, "pclk_mipi_dsiphy", "pclk_top_pre", CLK_IGNORE_UNUSED,
  454. RV1108_CLKGATE_CON(14), 11, GFLAGS),
  455. GATE(0, "pclk_mipi_csiphy", "pclk_top_pre", CLK_IGNORE_UNUSED,
  456. RV1108_CLKGATE_CON(14), 12, GFLAGS),
  457. /*
  458. * Clock-Architecture Diagram 5
  459. */
  460. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  461. COMPOSITE(SCLK_I2S0_SRC, "i2s0_src", mux_pll_src_2plls_p, 0,
  462. RV1108_CLKSEL_CON(5), 8, 1, MFLAGS, 0, 7, DFLAGS,
  463. RV1108_CLKGATE_CON(2), 0, GFLAGS),
  464. COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT,
  465. RV1108_CLKSEL_CON(8), 0,
  466. RV1108_CLKGATE_CON(2), 1, GFLAGS,
  467. &rv1108_i2s0_fracmux),
  468. GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
  469. RV1108_CLKGATE_CON(2), 2, GFLAGS),
  470. COMPOSITE_NODIV(0, "i2s_out", mux_i2s_out_p, 0,
  471. RV1108_CLKSEL_CON(5), 15, 1, MFLAGS,
  472. RV1108_CLKGATE_CON(2), 3, GFLAGS),
  473. COMPOSITE(SCLK_I2S1_SRC, "i2s1_src", mux_pll_src_2plls_p, 0,
  474. RV1108_CLKSEL_CON(6), 8, 1, MFLAGS, 0, 7, DFLAGS,
  475. RV1108_CLKGATE_CON(2), 4, GFLAGS),
  476. COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT,
  477. RK2928_CLKSEL_CON(9), 0,
  478. RK2928_CLKGATE_CON(2), 5, GFLAGS,
  479. &rv1108_i2s1_fracmux),
  480. GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
  481. RV1108_CLKGATE_CON(2), 6, GFLAGS),
  482. COMPOSITE(SCLK_I2S2_SRC, "i2s2_src", mux_pll_src_2plls_p, 0,
  483. RV1108_CLKSEL_CON(7), 8, 1, MFLAGS, 0, 7, DFLAGS,
  484. RV1108_CLKGATE_CON(3), 8, GFLAGS),
  485. COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_src", CLK_SET_RATE_PARENT,
  486. RV1108_CLKSEL_CON(10), 0,
  487. RV1108_CLKGATE_CON(2), 9, GFLAGS,
  488. &rv1108_i2s2_fracmux),
  489. GATE(SCLK_I2S2, "sclk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT,
  490. RV1108_CLKGATE_CON(2), 10, GFLAGS),
  491. /* PD_BUS */
  492. GATE(0, "aclk_bus_src_gpll", "gpll", CLK_IGNORE_UNUSED,
  493. RV1108_CLKGATE_CON(1), 0, GFLAGS),
  494. GATE(0, "aclk_bus_src_apll", "apll", CLK_IGNORE_UNUSED,
  495. RV1108_CLKGATE_CON(1), 1, GFLAGS),
  496. GATE(0, "aclk_bus_src_dpll", "dpll", CLK_IGNORE_UNUSED,
  497. RV1108_CLKGATE_CON(1), 2, GFLAGS),
  498. COMPOSITE_NOGATE(ACLK_PRE, "aclk_bus_pre", mux_aclk_bus_src_p, 0,
  499. RV1108_CLKSEL_CON(2), 8, 2, MFLAGS, 0, 5, DFLAGS),
  500. COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus_pre", "aclk_bus_pre", 0,
  501. RV1108_CLKSEL_CON(3), 0, 5, DFLAGS,
  502. RV1108_CLKGATE_CON(1), 4, GFLAGS),
  503. COMPOSITE_NOMUX(0, "pclk_bus_pre", "aclk_bus_pre", 0,
  504. RV1108_CLKSEL_CON(3), 8, 5, DFLAGS,
  505. RV1108_CLKGATE_CON(1), 5, GFLAGS),
  506. GATE(PCLK_BUS, "pclk_bus", "pclk_bus_pre", 0,
  507. RV1108_CLKGATE_CON(1), 6, GFLAGS),
  508. GATE(0, "pclk_top_pre", "pclk_bus_pre", CLK_IGNORE_UNUSED,
  509. RV1108_CLKGATE_CON(1), 7, GFLAGS),
  510. GATE(0, "pclk_ddr_pre", "pclk_bus_pre", CLK_IGNORE_UNUSED,
  511. RV1108_CLKGATE_CON(1), 8, GFLAGS),
  512. GATE(SCLK_TIMER0, "clk_timer0", "xin24m", 0,
  513. RV1108_CLKGATE_CON(1), 9, GFLAGS),
  514. GATE(SCLK_TIMER1, "clk_timer1", "xin24m", CLK_IGNORE_UNUSED,
  515. RV1108_CLKGATE_CON(1), 10, GFLAGS),
  516. GATE(PCLK_TIMER, "pclk_timer", "pclk_bus_pre", CLK_IGNORE_UNUSED,
  517. RV1108_CLKGATE_CON(13), 4, GFLAGS),
  518. GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_bus_pre", 0,
  519. RV1108_CLKGATE_CON(12), 7, GFLAGS),
  520. GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_bus_pre", 0,
  521. RV1108_CLKGATE_CON(12), 8, GFLAGS),
  522. GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_bus_pre", 0,
  523. RV1108_CLKGATE_CON(12), 9, GFLAGS),
  524. GATE(HCLK_CRYPTO_MST, "hclk_crypto_mst", "hclk_bus_pre", 0,
  525. RV1108_CLKGATE_CON(12), 10, GFLAGS),
  526. GATE(HCLK_CRYPTO_SLV, "hclk_crypto_slv", "hclk_bus_pre", 0,
  527. RV1108_CLKGATE_CON(12), 11, GFLAGS),
  528. COMPOSITE(SCLK_CRYPTO, "sclk_crypto", mux_pll_src_2plls_p, 0,
  529. RV1108_CLKSEL_CON(11), 7, 1, MFLAGS, 0, 5, DFLAGS,
  530. RV1108_CLKGATE_CON(2), 12, GFLAGS),
  531. COMPOSITE(SCLK_SPI, "sclk_spi", mux_pll_src_2plls_p, 0,
  532. RV1108_CLKSEL_CON(11), 15, 1, MFLAGS, 8, 5, DFLAGS,
  533. RV1108_CLKGATE_CON(3), 0, GFLAGS),
  534. GATE(PCLK_SPI, "pclk_spi", "pclk_bus_pre", 0,
  535. RV1108_CLKGATE_CON(13), 5, GFLAGS),
  536. COMPOSITE(SCLK_UART0_SRC, "uart0_src", mux_pll_src_dpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
  537. RV1108_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS,
  538. RV1108_CLKGATE_CON(3), 1, GFLAGS),
  539. COMPOSITE(SCLK_UART1_SRC, "uart1_src", mux_pll_src_dpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
  540. RV1108_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS,
  541. RV1108_CLKGATE_CON(3), 3, GFLAGS),
  542. COMPOSITE(SCLK_UART2_SRC, "uart2_src", mux_pll_src_dpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
  543. RV1108_CLKSEL_CON(15), 12, 2, MFLAGS, 0, 7, DFLAGS,
  544. RV1108_CLKGATE_CON(3), 5, GFLAGS),
  545. COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
  546. RV1108_CLKSEL_CON(16), 0,
  547. RV1108_CLKGATE_CON(3), 2, GFLAGS,
  548. &rv1108_uart0_fracmux),
  549. COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
  550. RV1108_CLKSEL_CON(17), 0,
  551. RV1108_CLKGATE_CON(3), 4, GFLAGS,
  552. &rv1108_uart1_fracmux),
  553. COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
  554. RV1108_CLKSEL_CON(18), 0,
  555. RV1108_CLKGATE_CON(3), 6, GFLAGS,
  556. &rv1108_uart2_fracmux),
  557. GATE(PCLK_UART0, "pclk_uart0", "pclk_bus_pre", 0,
  558. RV1108_CLKGATE_CON(13), 10, GFLAGS),
  559. GATE(PCLK_UART1, "pclk_uart1", "pclk_bus_pre", 0,
  560. RV1108_CLKGATE_CON(13), 11, GFLAGS),
  561. GATE(PCLK_UART2, "pclk_uart2", "pclk_bus_pre", 0,
  562. RV1108_CLKGATE_CON(13), 12, GFLAGS),
  563. COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_2plls_p, 0,
  564. RV1108_CLKSEL_CON(19), 15, 1, MFLAGS, 8, 7, DFLAGS,
  565. RV1108_CLKGATE_CON(3), 7, GFLAGS),
  566. COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_2plls_p, 0,
  567. RV1108_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 7, DFLAGS,
  568. RV1108_CLKGATE_CON(3), 8, GFLAGS),
  569. COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_2plls_p, 0,
  570. RV1108_CLKSEL_CON(20), 15, 1, MFLAGS, 8, 7, DFLAGS,
  571. RV1108_CLKGATE_CON(3), 9, GFLAGS),
  572. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus_pre", 0,
  573. RV1108_CLKGATE_CON(13), 0, GFLAGS),
  574. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus_pre", 0,
  575. RV1108_CLKGATE_CON(13), 1, GFLAGS),
  576. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus_pre", 0,
  577. RV1108_CLKGATE_CON(13), 2, GFLAGS),
  578. COMPOSITE(SCLK_PWM, "clk_pwm", mux_pll_src_2plls_p, 0,
  579. RV1108_CLKSEL_CON(12), 15, 2, MFLAGS, 8, 7, DFLAGS,
  580. RV1108_CLKGATE_CON(3), 10, GFLAGS),
  581. GATE(PCLK_PWM, "pclk_pwm", "pclk_bus_pre", 0,
  582. RV1108_CLKGATE_CON(13), 6, GFLAGS),
  583. GATE(PCLK_WDT, "pclk_wdt", "pclk_bus_pre", 0,
  584. RV1108_CLKGATE_CON(13), 3, GFLAGS),
  585. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus_pre", 0,
  586. RV1108_CLKGATE_CON(13), 7, GFLAGS),
  587. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus_pre", 0,
  588. RV1108_CLKGATE_CON(13), 8, GFLAGS),
  589. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus_pre", 0,
  590. RV1108_CLKGATE_CON(13), 9, GFLAGS),
  591. GATE(0, "pclk_grf", "pclk_bus_pre", CLK_IGNORE_UNUSED,
  592. RV1108_CLKGATE_CON(14), 0, GFLAGS),
  593. GATE(PCLK_EFUSE0, "pclk_efuse0", "pclk_bus_pre", 0,
  594. RV1108_CLKGATE_CON(12), 12, GFLAGS),
  595. GATE(PCLK_EFUSE1, "pclk_efuse1", "pclk_bus_pre", 0,
  596. RV1108_CLKGATE_CON(12), 13, GFLAGS),
  597. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus_pre", 0,
  598. RV1108_CLKGATE_CON(13), 13, GFLAGS),
  599. COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
  600. RV1108_CLKSEL_CON(21), 0, 10, DFLAGS,
  601. RV1108_CLKGATE_CON(3), 11, GFLAGS),
  602. GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus_pre", 0,
  603. RV1108_CLKGATE_CON(13), 14, GFLAGS),
  604. COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
  605. RV1108_CLKSEL_CON(22), 0, 10, DFLAGS,
  606. RV1108_CLKGATE_CON(3), 12, GFLAGS),
  607. GATE(ACLK_DMAC, "aclk_dmac", "aclk_bus_pre", 0,
  608. RV1108_CLKGATE_CON(12), 2, GFLAGS),
  609. GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IGNORE_UNUSED,
  610. RV1108_CLKGATE_CON(12), 3, GFLAGS),
  611. GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IGNORE_UNUSED,
  612. RV1108_CLKGATE_CON(12), 1, GFLAGS),
  613. /* PD_DDR */
  614. GATE(0, "apll_ddr", "apll", CLK_IGNORE_UNUSED,
  615. RV1108_CLKGATE_CON(0), 8, GFLAGS),
  616. GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
  617. RV1108_CLKGATE_CON(0), 9, GFLAGS),
  618. GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
  619. RV1108_CLKGATE_CON(0), 10, GFLAGS),
  620. COMPOSITE_NOGATE(0, "clk_ddrphy_src", mux_ddrphy_p, CLK_IGNORE_UNUSED,
  621. RV1108_CLKSEL_CON(4), 8, 2, MFLAGS, 0, 3,
  622. DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
  623. FACTOR(0, "clk_ddr", "clk_ddrphy_src", 0, 1, 2),
  624. GATE(0, "clk_ddrphy4x", "clk_ddr", CLK_IGNORE_UNUSED,
  625. RV1108_CLKGATE_CON(10), 9, GFLAGS),
  626. GATE(0, "pclk_ddrupctl", "pclk_ddr_pre", CLK_IGNORE_UNUSED,
  627. RV1108_CLKGATE_CON(12), 4, GFLAGS),
  628. GATE(0, "nclk_ddrupctl", "clk_ddr", CLK_IGNORE_UNUSED,
  629. RV1108_CLKGATE_CON(12), 5, GFLAGS),
  630. GATE(0, "pclk_ddrmon", "pclk_ddr_pre", CLK_IGNORE_UNUSED,
  631. RV1108_CLKGATE_CON(12), 6, GFLAGS),
  632. GATE(0, "timer_clk", "xin24m", CLK_IGNORE_UNUSED,
  633. RV1108_CLKGATE_CON(0), 11, GFLAGS),
  634. GATE(0, "pclk_mschniu", "pclk_ddr_pre", CLK_IGNORE_UNUSED,
  635. RV1108_CLKGATE_CON(14), 2, GFLAGS),
  636. GATE(0, "pclk_ddrphy", "pclk_ddr_pre", CLK_IGNORE_UNUSED,
  637. RV1108_CLKGATE_CON(14), 4, GFLAGS),
  638. /*
  639. * Clock-Architecture Diagram 6
  640. */
  641. /* PD_PERI */
  642. COMPOSITE_NOMUX(0, "pclk_periph_pre", "gpll", 0,
  643. RV1108_CLKSEL_CON(23), 10, 5, DFLAGS,
  644. RV1108_CLKGATE_CON(4), 5, GFLAGS),
  645. GATE(PCLK_PERI, "pclk_periph", "pclk_periph_pre", CLK_IGNORE_UNUSED,
  646. RV1108_CLKGATE_CON(15), 13, GFLAGS),
  647. COMPOSITE_NOMUX(0, "hclk_periph_pre", "gpll", 0,
  648. RV1108_CLKSEL_CON(23), 5, 5, DFLAGS,
  649. RV1108_CLKGATE_CON(4), 4, GFLAGS),
  650. GATE(HCLK_PERI, "hclk_periph", "hclk_periph_pre", CLK_IGNORE_UNUSED,
  651. RV1108_CLKGATE_CON(15), 12, GFLAGS),
  652. GATE(0, "aclk_peri_src_dpll", "dpll", CLK_IGNORE_UNUSED,
  653. RV1108_CLKGATE_CON(4), 1, GFLAGS),
  654. GATE(0, "aclk_peri_src_gpll", "gpll", CLK_IGNORE_UNUSED,
  655. RV1108_CLKGATE_CON(4), 2, GFLAGS),
  656. COMPOSITE(ACLK_PERI, "aclk_periph", mux_aclk_peri_src_p, 0,
  657. RV1108_CLKSEL_CON(23), 15, 1, MFLAGS, 0, 5, DFLAGS,
  658. RV1108_CLKGATE_CON(15), 11, GFLAGS),
  659. COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
  660. RV1108_CLKSEL_CON(25), 8, 2, MFLAGS, 0, 8, DFLAGS,
  661. RV1108_CLKGATE_CON(5), 0, GFLAGS),
  662. COMPOSITE_NODIV(0, "sclk_sdio_src", mux_mmc_src_p, 0,
  663. RV1108_CLKSEL_CON(25), 10, 2, MFLAGS,
  664. RV1108_CLKGATE_CON(5), 2, GFLAGS),
  665. DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0,
  666. RV1108_CLKSEL_CON(26), 0, 8, DFLAGS),
  667. COMPOSITE_NODIV(0, "sclk_emmc_src", mux_mmc_src_p, 0,
  668. RV1108_CLKSEL_CON(25), 12, 2, MFLAGS,
  669. RV1108_CLKGATE_CON(5), 1, GFLAGS),
  670. DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0,
  671. RK2928_CLKSEL_CON(26), 8, 8, DFLAGS),
  672. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 0, GFLAGS),
  673. GATE(HCLK_SDIO, "hclk_sdio", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 1, GFLAGS),
  674. GATE(HCLK_EMMC, "hclk_emmc", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 2, GFLAGS),
  675. COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_2plls_p, 0,
  676. RV1108_CLKSEL_CON(27), 14, 1, MFLAGS, 8, 5, DFLAGS,
  677. RV1108_CLKGATE_CON(5), 3, GFLAGS),
  678. GATE(HCLK_NANDC, "hclk_nandc", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 3, GFLAGS),
  679. GATE(HCLK_HOST0, "hclk_host0", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 6, GFLAGS),
  680. GATE(0, "hclk_host0_arb", "hclk_periph", CLK_IGNORE_UNUSED, RV1108_CLKGATE_CON(15), 7, GFLAGS),
  681. GATE(HCLK_OTG, "hclk_otg", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 8, GFLAGS),
  682. GATE(0, "hclk_otg_pmu", "hclk_periph", CLK_IGNORE_UNUSED, RV1108_CLKGATE_CON(15), 9, GFLAGS),
  683. GATE(SCLK_USBPHY, "clk_usbphy", "xin24m", CLK_IGNORE_UNUSED, RV1108_CLKGATE_CON(5), 5, GFLAGS),
  684. COMPOSITE(SCLK_SFC, "sclk_sfc", mux_pll_src_2plls_p, 0,
  685. RV1108_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 7, DFLAGS,
  686. RV1108_CLKGATE_CON(5), 4, GFLAGS),
  687. GATE(HCLK_SFC, "hclk_sfc", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 10, GFLAGS),
  688. COMPOSITE(SCLK_MAC_PRE, "sclk_mac_pre", mux_pll_src_apll_gpll_p, 0,
  689. RV1108_CLKSEL_CON(24), 12, 1, MFLAGS, 0, 5, DFLAGS,
  690. RV1108_CLKGATE_CON(4), 10, GFLAGS),
  691. MUX(SCLK_MAC, "sclk_mac", mux_sclk_mac_p, CLK_SET_RATE_PARENT,
  692. RV1108_CLKSEL_CON(24), 8, 1, MFLAGS),
  693. GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_mac", 0, RV1108_CLKGATE_CON(4), 8, GFLAGS),
  694. GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_mac", 0, RV1108_CLKGATE_CON(4), 6, GFLAGS),
  695. GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_mac", 0, RV1108_CLKGATE_CON(4), 7, GFLAGS),
  696. GATE(ACLK_GMAC, "aclk_gmac", "aclk_periph", 0, RV1108_CLKGATE_CON(15), 4, GFLAGS),
  697. GATE(PCLK_GMAC, "pclk_gmac", "pclk_periph", 0, RV1108_CLKGATE_CON(15), 5, GFLAGS),
  698. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RV1108_SDMMC_CON0, 1),
  699. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RV1108_SDMMC_CON1, 1),
  700. MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RV1108_SDIO_CON0, 1),
  701. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RV1108_SDIO_CON1, 1),
  702. MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RV1108_EMMC_CON0, 1),
  703. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RV1108_EMMC_CON1, 1),
  704. };
  705. static const char *const rv1108_critical_clocks[] __initconst = {
  706. "aclk_core",
  707. "aclk_bus",
  708. "hclk_bus",
  709. "pclk_bus",
  710. "aclk_periph",
  711. "hclk_periph",
  712. "pclk_periph",
  713. "nclk_ddrupctl",
  714. "pclk_ddrmon",
  715. "pclk_acodecphy",
  716. "pclk_pmu",
  717. };
  718. static void __init rv1108_clk_init(struct device_node *np)
  719. {
  720. struct rockchip_clk_provider *ctx;
  721. void __iomem *reg_base;
  722. reg_base = of_iomap(np, 0);
  723. if (!reg_base) {
  724. pr_err("%s: could not map cru region\n", __func__);
  725. return;
  726. }
  727. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  728. if (IS_ERR(ctx)) {
  729. pr_err("%s: rockchip clk init failed\n", __func__);
  730. iounmap(reg_base);
  731. return;
  732. }
  733. rockchip_clk_register_plls(ctx, rv1108_pll_clks,
  734. ARRAY_SIZE(rv1108_pll_clks),
  735. RV1108_GRF_SOC_STATUS0);
  736. rockchip_clk_register_branches(ctx, rv1108_clk_branches,
  737. ARRAY_SIZE(rv1108_clk_branches));
  738. rockchip_clk_protect_critical(rv1108_critical_clocks,
  739. ARRAY_SIZE(rv1108_critical_clocks));
  740. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  741. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  742. &rv1108_cpuclk_data, rv1108_cpuclk_rates,
  743. ARRAY_SIZE(rv1108_cpuclk_rates));
  744. rockchip_register_softrst(np, 13, reg_base + RV1108_SOFTRST_CON(0),
  745. ROCKCHIP_SOFTRST_HIWORD_MASK);
  746. rockchip_register_restart_notifier(ctx, RV1108_GLB_SRST_FST, NULL);
  747. rockchip_clk_of_add_provider(np, ctx);
  748. }
  749. CLK_OF_DECLARE(rv1108_cru, "rockchip,rv1108-cru", rv1108_clk_init);