clk-rk3399.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
  4. * Author: Xing Zheng <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/io.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/regmap.h>
  14. #include <dt-bindings/clock/rk3399-cru.h>
  15. #include "clk.h"
  16. enum rk3399_plls {
  17. lpll, bpll, dpll, cpll, gpll, npll, vpll,
  18. };
  19. enum rk3399_pmu_plls {
  20. ppll,
  21. };
  22. static struct rockchip_pll_rate_table rk3399_pll_rates[] = {
  23. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  24. RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
  25. RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
  26. RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
  27. RK3036_PLL_RATE(2136000000, 1, 89, 1, 1, 1, 0),
  28. RK3036_PLL_RATE(2112000000, 1, 88, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1968000000, 1, 82, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1944000000, 1, 81, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
  38. RK3036_PLL_RATE(1872000000, 1, 78, 1, 1, 1, 0),
  39. RK3036_PLL_RATE(1848000000, 1, 77, 1, 1, 1, 0),
  40. RK3036_PLL_RATE(1824000000, 1, 76, 1, 1, 1, 0),
  41. RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
  42. RK3036_PLL_RATE(1776000000, 1, 74, 1, 1, 1, 0),
  43. RK3036_PLL_RATE(1752000000, 1, 73, 1, 1, 1, 0),
  44. RK3036_PLL_RATE(1728000000, 1, 72, 1, 1, 1, 0),
  45. RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
  46. RK3036_PLL_RATE(1680000000, 1, 70, 1, 1, 1, 0),
  47. RK3036_PLL_RATE(1656000000, 1, 69, 1, 1, 1, 0),
  48. RK3036_PLL_RATE(1632000000, 1, 68, 1, 1, 1, 0),
  49. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  50. RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
  51. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  52. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  53. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  54. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  55. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  56. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  57. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  58. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  59. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  60. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  61. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  62. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  63. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  64. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  65. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  66. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  67. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  68. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  69. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  70. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  71. RK3036_PLL_RATE(1000000000, 1, 125, 3, 1, 1, 0),
  72. RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
  73. RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
  74. RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
  75. RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
  76. RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
  77. RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
  78. RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
  79. RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
  80. RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
  81. RK3036_PLL_RATE( 800000000, 1, 100, 3, 1, 1, 0),
  82. RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
  83. RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
  84. RK3036_PLL_RATE( 676000000, 3, 169, 2, 1, 1, 0),
  85. RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
  86. RK3036_PLL_RATE( 594000000, 1, 99, 4, 1, 1, 0),
  87. RK3036_PLL_RATE( 533250000, 8, 711, 4, 1, 1, 0),
  88. RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
  89. RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
  90. RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
  91. RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
  92. RK3036_PLL_RATE( 297000000, 1, 99, 4, 2, 1, 0),
  93. RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
  94. RK3036_PLL_RATE( 148500000, 1, 99, 4, 4, 1, 0),
  95. RK3036_PLL_RATE( 106500000, 1, 71, 4, 4, 1, 0),
  96. RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0),
  97. RK3036_PLL_RATE( 74250000, 2, 99, 4, 4, 1, 0),
  98. RK3036_PLL_RATE( 65000000, 1, 65, 6, 4, 1, 0),
  99. RK3036_PLL_RATE( 54000000, 1, 54, 6, 4, 1, 0),
  100. RK3036_PLL_RATE( 27000000, 1, 27, 6, 4, 1, 0),
  101. { /* sentinel */ },
  102. };
  103. /* CRU parents */
  104. PNAME(mux_pll_p) = { "xin24m", "xin32k" };
  105. PNAME(mux_armclkl_p) = { "clk_core_l_lpll_src",
  106. "clk_core_l_bpll_src",
  107. "clk_core_l_dpll_src",
  108. "clk_core_l_gpll_src" };
  109. PNAME(mux_armclkb_p) = { "clk_core_b_lpll_src",
  110. "clk_core_b_bpll_src",
  111. "clk_core_b_dpll_src",
  112. "clk_core_b_gpll_src" };
  113. PNAME(mux_ddrclk_p) = { "clk_ddrc_lpll_src",
  114. "clk_ddrc_bpll_src",
  115. "clk_ddrc_dpll_src",
  116. "clk_ddrc_gpll_src" };
  117. PNAME(mux_aclk_cci_p) = { "cpll_aclk_cci_src",
  118. "gpll_aclk_cci_src",
  119. "npll_aclk_cci_src",
  120. "vpll_aclk_cci_src" };
  121. PNAME(mux_cci_trace_p) = { "cpll_cci_trace",
  122. "gpll_cci_trace" };
  123. PNAME(mux_cs_p) = { "cpll_cs", "gpll_cs",
  124. "npll_cs"};
  125. PNAME(mux_aclk_perihp_p) = { "cpll_aclk_perihp_src",
  126. "gpll_aclk_perihp_src" };
  127. PNAME(mux_pll_src_cpll_gpll_p) = { "cpll", "gpll" };
  128. PNAME(mux_pll_src_cpll_gpll_npll_p) = { "cpll", "gpll", "npll" };
  129. PNAME(mux_pll_src_cpll_gpll_ppll_p) = { "cpll", "gpll", "ppll" };
  130. PNAME(mux_pll_src_cpll_gpll_upll_p) = { "cpll", "gpll", "upll" };
  131. PNAME(mux_pll_src_npll_cpll_gpll_p) = { "npll", "cpll", "gpll" };
  132. PNAME(mux_pll_src_cpll_gpll_npll_ppll_p) = { "cpll", "gpll", "npll",
  133. "ppll" };
  134. PNAME(mux_pll_src_cpll_gpll_npll_24m_p) = { "cpll", "gpll", "npll",
  135. "xin24m" };
  136. PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p) = { "cpll", "gpll", "npll",
  137. "clk_usbphy_480m" };
  138. PNAME(mux_pll_src_ppll_cpll_gpll_npll_p) = { "ppll", "cpll", "gpll",
  139. "npll", "upll" };
  140. PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p) = { "cpll", "gpll", "npll",
  141. "upll", "xin24m" };
  142. PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll",
  143. "ppll", "upll", "xin24m" };
  144. PNAME(mux_pll_src_vpll_cpll_gpll_p) = { "vpll", "cpll", "gpll" };
  145. PNAME(mux_pll_src_vpll_cpll_gpll_npll_p) = { "vpll", "cpll", "gpll",
  146. "npll" };
  147. PNAME(mux_pll_src_vpll_cpll_gpll_24m_p) = { "vpll", "cpll", "gpll",
  148. "xin24m" };
  149. PNAME(mux_dclk_vop0_p) = { "dclk_vop0_div",
  150. "dclk_vop0_frac" };
  151. PNAME(mux_dclk_vop1_p) = { "dclk_vop1_div",
  152. "dclk_vop1_frac" };
  153. PNAME(mux_clk_cif_p) = { "clk_cifout_src", "xin24m" };
  154. PNAME(mux_pll_src_24m_usbphy480m_p) = { "xin24m", "clk_usbphy_480m" };
  155. PNAME(mux_pll_src_24m_pciephy_p) = { "xin24m", "clk_pciephy_ref100m" };
  156. PNAME(mux_pll_src_24m_32k_cpll_gpll_p) = { "xin24m", "xin32k",
  157. "cpll", "gpll" };
  158. PNAME(mux_pciecore_cru_phy_p) = { "clk_pcie_core_cru",
  159. "clk_pcie_core_phy" };
  160. PNAME(mux_aclk_emmc_p) = { "cpll_aclk_emmc_src",
  161. "gpll_aclk_emmc_src" };
  162. PNAME(mux_aclk_perilp0_p) = { "cpll_aclk_perilp0_src",
  163. "gpll_aclk_perilp0_src" };
  164. PNAME(mux_fclk_cm0s_p) = { "cpll_fclk_cm0s_src",
  165. "gpll_fclk_cm0s_src" };
  166. PNAME(mux_hclk_perilp1_p) = { "cpll_hclk_perilp1_src",
  167. "gpll_hclk_perilp1_src" };
  168. PNAME(mux_clk_testout1_p) = { "clk_testout1_pll_src", "xin24m" };
  169. PNAME(mux_clk_testout2_p) = { "clk_testout2_pll_src", "xin24m" };
  170. PNAME(mux_usbphy_480m_p) = { "clk_usbphy0_480m_src",
  171. "clk_usbphy1_480m_src" };
  172. PNAME(mux_aclk_gmac_p) = { "cpll_aclk_gmac_src",
  173. "gpll_aclk_gmac_src" };
  174. PNAME(mux_rmii_p) = { "clk_gmac", "clkin_gmac" };
  175. PNAME(mux_spdif_p) = { "clk_spdif_div", "clk_spdif_frac",
  176. "clkin_i2s", "xin12m" };
  177. PNAME(mux_i2s0_p) = { "clk_i2s0_div", "clk_i2s0_frac",
  178. "clkin_i2s", "xin12m" };
  179. PNAME(mux_i2s1_p) = { "clk_i2s1_div", "clk_i2s1_frac",
  180. "clkin_i2s", "xin12m" };
  181. PNAME(mux_i2s2_p) = { "clk_i2s2_div", "clk_i2s2_frac",
  182. "clkin_i2s", "xin12m" };
  183. PNAME(mux_i2sch_p) = { "clk_i2s0", "clk_i2s1",
  184. "clk_i2s2" };
  185. PNAME(mux_i2sout_p) = { "clk_i2sout_src", "xin12m" };
  186. PNAME(mux_uart0_p) = { "clk_uart0_div", "clk_uart0_frac", "xin24m" };
  187. PNAME(mux_uart1_p) = { "clk_uart1_div", "clk_uart1_frac", "xin24m" };
  188. PNAME(mux_uart2_p) = { "clk_uart2_div", "clk_uart2_frac", "xin24m" };
  189. PNAME(mux_uart3_p) = { "clk_uart3_div", "clk_uart3_frac", "xin24m" };
  190. /* PMU CRU parents */
  191. PNAME(mux_ppll_24m_p) = { "ppll", "xin24m" };
  192. PNAME(mux_24m_ppll_p) = { "xin24m", "ppll" };
  193. PNAME(mux_fclk_cm0s_pmu_ppll_p) = { "fclk_cm0s_pmu_ppll_src", "xin24m" };
  194. PNAME(mux_wifi_pmu_p) = { "clk_wifi_div", "clk_wifi_frac" };
  195. PNAME(mux_uart4_pmu_p) = { "clk_uart4_div", "clk_uart4_frac",
  196. "xin24m" };
  197. PNAME(mux_clk_testout2_2io_p) = { "clk_testout2", "clk_32k_suspend_pmu" };
  198. static struct rockchip_pll_clock rk3399_pll_clks[] __initdata = {
  199. [lpll] = PLL(pll_rk3399, PLL_APLLL, "lpll", mux_pll_p, 0, RK3399_PLL_CON(0),
  200. RK3399_PLL_CON(3), 8, 31, 0, rk3399_pll_rates),
  201. [bpll] = PLL(pll_rk3399, PLL_APLLB, "bpll", mux_pll_p, 0, RK3399_PLL_CON(8),
  202. RK3399_PLL_CON(11), 8, 31, 0, rk3399_pll_rates),
  203. [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
  204. RK3399_PLL_CON(19), 8, 31, 0, NULL),
  205. [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
  206. RK3399_PLL_CON(27), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
  207. [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RK3399_PLL_CON(32),
  208. RK3399_PLL_CON(35), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
  209. [npll] = PLL(pll_rk3399, PLL_NPLL, "npll", mux_pll_p, 0, RK3399_PLL_CON(40),
  210. RK3399_PLL_CON(43), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
  211. [vpll] = PLL(pll_rk3399, PLL_VPLL, "vpll", mux_pll_p, 0, RK3399_PLL_CON(48),
  212. RK3399_PLL_CON(51), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
  213. };
  214. static struct rockchip_pll_clock rk3399_pmu_pll_clks[] __initdata = {
  215. [ppll] = PLL(pll_rk3399, PLL_PPLL, "ppll", mux_pll_p, 0, RK3399_PMU_PLL_CON(0),
  216. RK3399_PMU_PLL_CON(3), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
  217. };
  218. #define MFLAGS CLK_MUX_HIWORD_MASK
  219. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  220. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  221. #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
  222. static struct rockchip_clk_branch rk3399_spdif_fracmux __initdata =
  223. MUX(0, "clk_spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
  224. RK3399_CLKSEL_CON(32), 13, 2, MFLAGS);
  225. static struct rockchip_clk_branch rk3399_i2s0_fracmux __initdata =
  226. MUX(0, "clk_i2s0_mux", mux_i2s0_p, CLK_SET_RATE_PARENT,
  227. RK3399_CLKSEL_CON(28), 8, 2, MFLAGS);
  228. static struct rockchip_clk_branch rk3399_i2s1_fracmux __initdata =
  229. MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
  230. RK3399_CLKSEL_CON(29), 8, 2, MFLAGS);
  231. static struct rockchip_clk_branch rk3399_i2s2_fracmux __initdata =
  232. MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
  233. RK3399_CLKSEL_CON(30), 8, 2, MFLAGS);
  234. static struct rockchip_clk_branch rk3399_uart0_fracmux __initdata =
  235. MUX(SCLK_UART0, "clk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
  236. RK3399_CLKSEL_CON(33), 8, 2, MFLAGS);
  237. static struct rockchip_clk_branch rk3399_uart1_fracmux __initdata =
  238. MUX(SCLK_UART1, "clk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
  239. RK3399_CLKSEL_CON(34), 8, 2, MFLAGS);
  240. static struct rockchip_clk_branch rk3399_uart2_fracmux __initdata =
  241. MUX(SCLK_UART2, "clk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
  242. RK3399_CLKSEL_CON(35), 8, 2, MFLAGS);
  243. static struct rockchip_clk_branch rk3399_uart3_fracmux __initdata =
  244. MUX(SCLK_UART3, "clk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
  245. RK3399_CLKSEL_CON(36), 8, 2, MFLAGS);
  246. static struct rockchip_clk_branch rk3399_uart4_pmu_fracmux __initdata =
  247. MUX(SCLK_UART4_PMU, "clk_uart4_pmu", mux_uart4_pmu_p, CLK_SET_RATE_PARENT,
  248. RK3399_PMU_CLKSEL_CON(5), 8, 2, MFLAGS);
  249. static struct rockchip_clk_branch rk3399_dclk_vop0_fracmux __initdata =
  250. MUX(DCLK_VOP0, "dclk_vop0", mux_dclk_vop0_p, CLK_SET_RATE_PARENT,
  251. RK3399_CLKSEL_CON(49), 11, 1, MFLAGS);
  252. static struct rockchip_clk_branch rk3399_dclk_vop1_fracmux __initdata =
  253. MUX(DCLK_VOP1, "dclk_vop1", mux_dclk_vop1_p, CLK_SET_RATE_PARENT,
  254. RK3399_CLKSEL_CON(50), 11, 1, MFLAGS);
  255. static struct rockchip_clk_branch rk3399_pmuclk_wifi_fracmux __initdata =
  256. MUX(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
  257. RK3399_PMU_CLKSEL_CON(1), 14, 1, MFLAGS);
  258. static const struct rockchip_cpuclk_reg_data rk3399_cpuclkl_data = {
  259. .core_reg[0] = RK3399_CLKSEL_CON(0),
  260. .div_core_shift[0] = 0,
  261. .div_core_mask[0] = 0x1f,
  262. .num_cores = 1,
  263. .mux_core_alt = 3,
  264. .mux_core_main = 0,
  265. .mux_core_shift = 6,
  266. .mux_core_mask = 0x3,
  267. };
  268. static const struct rockchip_cpuclk_reg_data rk3399_cpuclkb_data = {
  269. .core_reg[0] = RK3399_CLKSEL_CON(2),
  270. .div_core_shift[0] = 0,
  271. .div_core_mask[0] = 0x1f,
  272. .num_cores = 1,
  273. .mux_core_alt = 3,
  274. .mux_core_main = 1,
  275. .mux_core_shift = 6,
  276. .mux_core_mask = 0x3,
  277. };
  278. #define RK3399_DIV_ACLKM_MASK 0x1f
  279. #define RK3399_DIV_ACLKM_SHIFT 8
  280. #define RK3399_DIV_ATCLK_MASK 0x1f
  281. #define RK3399_DIV_ATCLK_SHIFT 0
  282. #define RK3399_DIV_PCLK_DBG_MASK 0x1f
  283. #define RK3399_DIV_PCLK_DBG_SHIFT 8
  284. #define RK3399_CLKSEL0(_offs, _aclkm) \
  285. { \
  286. .reg = RK3399_CLKSEL_CON(0 + _offs), \
  287. .val = HIWORD_UPDATE(_aclkm, RK3399_DIV_ACLKM_MASK, \
  288. RK3399_DIV_ACLKM_SHIFT), \
  289. }
  290. #define RK3399_CLKSEL1(_offs, _atclk, _pdbg) \
  291. { \
  292. .reg = RK3399_CLKSEL_CON(1 + _offs), \
  293. .val = HIWORD_UPDATE(_atclk, RK3399_DIV_ATCLK_MASK, \
  294. RK3399_DIV_ATCLK_SHIFT) | \
  295. HIWORD_UPDATE(_pdbg, RK3399_DIV_PCLK_DBG_MASK, \
  296. RK3399_DIV_PCLK_DBG_SHIFT), \
  297. }
  298. /* cluster_l: aclkm in clksel0, rest in clksel1 */
  299. #define RK3399_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg) \
  300. { \
  301. .prate = _prate##U, \
  302. .divs = { \
  303. RK3399_CLKSEL0(0, _aclkm), \
  304. RK3399_CLKSEL1(0, _atclk, _pdbg), \
  305. }, \
  306. }
  307. /* cluster_b: aclkm in clksel2, rest in clksel3 */
  308. #define RK3399_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg) \
  309. { \
  310. .prate = _prate##U, \
  311. .divs = { \
  312. RK3399_CLKSEL0(2, _aclkm), \
  313. RK3399_CLKSEL1(2, _atclk, _pdbg), \
  314. }, \
  315. }
  316. static struct rockchip_cpuclk_rate_table rk3399_cpuclkl_rates[] __initdata = {
  317. RK3399_CPUCLKL_RATE(1800000000, 1, 8, 8),
  318. RK3399_CPUCLKL_RATE(1704000000, 1, 8, 8),
  319. RK3399_CPUCLKL_RATE(1608000000, 1, 7, 7),
  320. RK3399_CPUCLKL_RATE(1512000000, 1, 7, 7),
  321. RK3399_CPUCLKL_RATE(1488000000, 1, 6, 6),
  322. RK3399_CPUCLKL_RATE(1416000000, 1, 6, 6),
  323. RK3399_CPUCLKL_RATE(1200000000, 1, 5, 5),
  324. RK3399_CPUCLKL_RATE(1008000000, 1, 5, 5),
  325. RK3399_CPUCLKL_RATE( 816000000, 1, 4, 4),
  326. RK3399_CPUCLKL_RATE( 696000000, 1, 3, 3),
  327. RK3399_CPUCLKL_RATE( 600000000, 1, 3, 3),
  328. RK3399_CPUCLKL_RATE( 408000000, 1, 2, 2),
  329. RK3399_CPUCLKL_RATE( 312000000, 1, 1, 1),
  330. RK3399_CPUCLKL_RATE( 216000000, 1, 1, 1),
  331. RK3399_CPUCLKL_RATE( 96000000, 1, 1, 1),
  332. };
  333. static struct rockchip_cpuclk_rate_table rk3399_cpuclkb_rates[] __initdata = {
  334. RK3399_CPUCLKB_RATE(2208000000, 1, 11, 11),
  335. RK3399_CPUCLKB_RATE(2184000000, 1, 11, 11),
  336. RK3399_CPUCLKB_RATE(2088000000, 1, 10, 10),
  337. RK3399_CPUCLKB_RATE(2040000000, 1, 10, 10),
  338. RK3399_CPUCLKB_RATE(2016000000, 1, 9, 9),
  339. RK3399_CPUCLKB_RATE(1992000000, 1, 9, 9),
  340. RK3399_CPUCLKB_RATE(1896000000, 1, 9, 9),
  341. RK3399_CPUCLKB_RATE(1800000000, 1, 8, 8),
  342. RK3399_CPUCLKB_RATE(1704000000, 1, 8, 8),
  343. RK3399_CPUCLKB_RATE(1608000000, 1, 7, 7),
  344. RK3399_CPUCLKB_RATE(1512000000, 1, 7, 7),
  345. RK3399_CPUCLKB_RATE(1488000000, 1, 6, 6),
  346. RK3399_CPUCLKB_RATE(1416000000, 1, 6, 6),
  347. RK3399_CPUCLKB_RATE(1200000000, 1, 5, 5),
  348. RK3399_CPUCLKB_RATE(1008000000, 1, 5, 5),
  349. RK3399_CPUCLKB_RATE( 816000000, 1, 4, 4),
  350. RK3399_CPUCLKB_RATE( 696000000, 1, 3, 3),
  351. RK3399_CPUCLKB_RATE( 600000000, 1, 3, 3),
  352. RK3399_CPUCLKB_RATE( 408000000, 1, 2, 2),
  353. RK3399_CPUCLKB_RATE( 312000000, 1, 1, 1),
  354. RK3399_CPUCLKB_RATE( 216000000, 1, 1, 1),
  355. RK3399_CPUCLKB_RATE( 96000000, 1, 1, 1),
  356. };
  357. static struct rockchip_clk_branch rk3399_clk_branches[] __initdata = {
  358. /*
  359. * CRU Clock-Architecture
  360. */
  361. /* usbphy */
  362. GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
  363. RK3399_CLKGATE_CON(6), 5, GFLAGS),
  364. GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
  365. RK3399_CLKGATE_CON(6), 6, GFLAGS),
  366. GATE(0, "clk_usbphy0_480m_src", "clk_usbphy0_480m", 0,
  367. RK3399_CLKGATE_CON(13), 12, GFLAGS),
  368. GATE(0, "clk_usbphy1_480m_src", "clk_usbphy1_480m", 0,
  369. RK3399_CLKGATE_CON(13), 12, GFLAGS),
  370. MUX(0, "clk_usbphy_480m", mux_usbphy_480m_p, 0,
  371. RK3399_CLKSEL_CON(14), 6, 1, MFLAGS),
  372. MUX(0, "upll", mux_pll_src_24m_usbphy480m_p, 0,
  373. RK3399_CLKSEL_CON(14), 15, 1, MFLAGS),
  374. COMPOSITE_NODIV(SCLK_HSICPHY, "clk_hsicphy", mux_pll_src_cpll_gpll_npll_usbphy480m_p, 0,
  375. RK3399_CLKSEL_CON(19), 0, 2, MFLAGS,
  376. RK3399_CLKGATE_CON(6), 4, GFLAGS),
  377. COMPOSITE(ACLK_USB3, "aclk_usb3", mux_pll_src_cpll_gpll_npll_p, 0,
  378. RK3399_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
  379. RK3399_CLKGATE_CON(12), 0, GFLAGS),
  380. GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IGNORE_UNUSED,
  381. RK3399_CLKGATE_CON(30), 0, GFLAGS),
  382. GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0,
  383. RK3399_CLKGATE_CON(30), 1, GFLAGS),
  384. GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0,
  385. RK3399_CLKGATE_CON(30), 2, GFLAGS),
  386. GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0,
  387. RK3399_CLKGATE_CON(30), 3, GFLAGS),
  388. GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0,
  389. RK3399_CLKGATE_CON(30), 4, GFLAGS),
  390. GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
  391. RK3399_CLKGATE_CON(12), 1, GFLAGS),
  392. GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
  393. RK3399_CLKGATE_CON(12), 2, GFLAGS),
  394. COMPOSITE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", mux_pll_p, 0,
  395. RK3399_CLKSEL_CON(40), 15, 1, MFLAGS, 0, 10, DFLAGS,
  396. RK3399_CLKGATE_CON(12), 3, GFLAGS),
  397. COMPOSITE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", mux_pll_p, 0,
  398. RK3399_CLKSEL_CON(41), 15, 1, MFLAGS, 0, 10, DFLAGS,
  399. RK3399_CLKGATE_CON(12), 4, GFLAGS),
  400. COMPOSITE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", mux_pll_p, 0,
  401. RK3399_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
  402. RK3399_CLKGATE_CON(13), 4, GFLAGS),
  403. COMPOSITE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
  404. RK3399_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 5, DFLAGS,
  405. RK3399_CLKGATE_CON(13), 5, GFLAGS),
  406. COMPOSITE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", mux_pll_p, 0,
  407. RK3399_CLKSEL_CON(65), 15, 1, MFLAGS, 8, 5, DFLAGS,
  408. RK3399_CLKGATE_CON(13), 6, GFLAGS),
  409. COMPOSITE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
  410. RK3399_CLKSEL_CON(65), 6, 2, MFLAGS, 0, 5, DFLAGS,
  411. RK3399_CLKGATE_CON(13), 7, GFLAGS),
  412. /* little core */
  413. GATE(0, "clk_core_l_lpll_src", "lpll", CLK_IGNORE_UNUSED,
  414. RK3399_CLKGATE_CON(0), 0, GFLAGS),
  415. GATE(0, "clk_core_l_bpll_src", "bpll", CLK_IGNORE_UNUSED,
  416. RK3399_CLKGATE_CON(0), 1, GFLAGS),
  417. GATE(0, "clk_core_l_dpll_src", "dpll", CLK_IGNORE_UNUSED,
  418. RK3399_CLKGATE_CON(0), 2, GFLAGS),
  419. GATE(0, "clk_core_l_gpll_src", "gpll", CLK_IGNORE_UNUSED,
  420. RK3399_CLKGATE_CON(0), 3, GFLAGS),
  421. COMPOSITE_NOMUX(0, "aclkm_core_l", "armclkl", CLK_IGNORE_UNUSED,
  422. RK3399_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  423. RK3399_CLKGATE_CON(0), 4, GFLAGS),
  424. COMPOSITE_NOMUX(0, "atclk_core_l", "armclkl", CLK_IGNORE_UNUSED,
  425. RK3399_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  426. RK3399_CLKGATE_CON(0), 5, GFLAGS),
  427. COMPOSITE_NOMUX(PCLK_COREDBG_L, "pclk_dbg_core_l", "armclkl", CLK_IGNORE_UNUSED,
  428. RK3399_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  429. RK3399_CLKGATE_CON(0), 6, GFLAGS),
  430. GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", CLK_IGNORE_UNUSED,
  431. RK3399_CLKGATE_CON(14), 12, GFLAGS),
  432. GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED,
  433. RK3399_CLKGATE_CON(14), 13, GFLAGS),
  434. GATE(0, "clk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED,
  435. RK3399_CLKGATE_CON(14), 9, GFLAGS),
  436. GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", CLK_IGNORE_UNUSED,
  437. RK3399_CLKGATE_CON(14), 10, GFLAGS),
  438. GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", CLK_IGNORE_UNUSED,
  439. RK3399_CLKGATE_CON(14), 11, GFLAGS),
  440. GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", 0,
  441. RK3399_CLKGATE_CON(0), 7, GFLAGS),
  442. /* big core */
  443. GATE(0, "clk_core_b_lpll_src", "lpll", CLK_IGNORE_UNUSED,
  444. RK3399_CLKGATE_CON(1), 0, GFLAGS),
  445. GATE(0, "clk_core_b_bpll_src", "bpll", CLK_IGNORE_UNUSED,
  446. RK3399_CLKGATE_CON(1), 1, GFLAGS),
  447. GATE(0, "clk_core_b_dpll_src", "dpll", CLK_IGNORE_UNUSED,
  448. RK3399_CLKGATE_CON(1), 2, GFLAGS),
  449. GATE(0, "clk_core_b_gpll_src", "gpll", CLK_IGNORE_UNUSED,
  450. RK3399_CLKGATE_CON(1), 3, GFLAGS),
  451. COMPOSITE_NOMUX(0, "aclkm_core_b", "armclkb", CLK_IGNORE_UNUSED,
  452. RK3399_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  453. RK3399_CLKGATE_CON(1), 4, GFLAGS),
  454. COMPOSITE_NOMUX(0, "atclk_core_b", "armclkb", CLK_IGNORE_UNUSED,
  455. RK3399_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  456. RK3399_CLKGATE_CON(1), 5, GFLAGS),
  457. COMPOSITE_NOMUX(0, "pclk_dbg_core_b", "armclkb", CLK_IGNORE_UNUSED,
  458. RK3399_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  459. RK3399_CLKGATE_CON(1), 6, GFLAGS),
  460. GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", CLK_IGNORE_UNUSED,
  461. RK3399_CLKGATE_CON(14), 5, GFLAGS),
  462. GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED,
  463. RK3399_CLKGATE_CON(14), 6, GFLAGS),
  464. GATE(0, "clk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED,
  465. RK3399_CLKGATE_CON(14), 1, GFLAGS),
  466. GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", CLK_IGNORE_UNUSED,
  467. RK3399_CLKGATE_CON(14), 3, GFLAGS),
  468. GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", CLK_IGNORE_UNUSED,
  469. RK3399_CLKGATE_CON(14), 4, GFLAGS),
  470. DIV(PCLK_COREDBG_B, "pclken_dbg_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
  471. RK3399_CLKSEL_CON(3), 13, 2, DFLAGS | CLK_DIVIDER_READ_ONLY),
  472. GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
  473. RK3399_CLKGATE_CON(14), 2, GFLAGS),
  474. GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", 0,
  475. RK3399_CLKGATE_CON(1), 7, GFLAGS),
  476. /* gmac */
  477. GATE(0, "cpll_aclk_gmac_src", "cpll", CLK_IGNORE_UNUSED,
  478. RK3399_CLKGATE_CON(6), 9, GFLAGS),
  479. GATE(0, "gpll_aclk_gmac_src", "gpll", CLK_IGNORE_UNUSED,
  480. RK3399_CLKGATE_CON(6), 8, GFLAGS),
  481. COMPOSITE(0, "aclk_gmac_pre", mux_aclk_gmac_p, 0,
  482. RK3399_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
  483. RK3399_CLKGATE_CON(6), 10, GFLAGS),
  484. GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
  485. RK3399_CLKGATE_CON(32), 0, GFLAGS),
  486. GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
  487. RK3399_CLKGATE_CON(32), 1, GFLAGS),
  488. GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", 0,
  489. RK3399_CLKGATE_CON(32), 4, GFLAGS),
  490. COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
  491. RK3399_CLKSEL_CON(19), 8, 3, DFLAGS,
  492. RK3399_CLKGATE_CON(6), 11, GFLAGS),
  493. GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
  494. RK3399_CLKGATE_CON(32), 2, GFLAGS),
  495. GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
  496. RK3399_CLKGATE_CON(32), 3, GFLAGS),
  497. COMPOSITE(SCLK_MAC, "clk_gmac", mux_pll_src_cpll_gpll_npll_p, 0,
  498. RK3399_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
  499. RK3399_CLKGATE_CON(5), 5, GFLAGS),
  500. MUX(SCLK_RMII_SRC, "clk_rmii_src", mux_rmii_p, CLK_SET_RATE_PARENT,
  501. RK3399_CLKSEL_CON(19), 4, 1, MFLAGS),
  502. GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", 0,
  503. RK3399_CLKGATE_CON(5), 6, GFLAGS),
  504. GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", 0,
  505. RK3399_CLKGATE_CON(5), 7, GFLAGS),
  506. GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", 0,
  507. RK3399_CLKGATE_CON(5), 8, GFLAGS),
  508. GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", 0,
  509. RK3399_CLKGATE_CON(5), 9, GFLAGS),
  510. /* spdif */
  511. COMPOSITE(0, "clk_spdif_div", mux_pll_src_cpll_gpll_p, 0,
  512. RK3399_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 7, DFLAGS,
  513. RK3399_CLKGATE_CON(8), 13, GFLAGS),
  514. COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", 0,
  515. RK3399_CLKSEL_CON(99), 0,
  516. RK3399_CLKGATE_CON(8), 14, GFLAGS,
  517. &rk3399_spdif_fracmux),
  518. GATE(SCLK_SPDIF_8CH, "clk_spdif", "clk_spdif_mux", CLK_SET_RATE_PARENT,
  519. RK3399_CLKGATE_CON(8), 15, GFLAGS),
  520. COMPOSITE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", mux_pll_src_cpll_gpll_p, 0,
  521. RK3399_CLKSEL_CON(32), 15, 1, MFLAGS, 8, 5, DFLAGS,
  522. RK3399_CLKGATE_CON(10), 6, GFLAGS),
  523. /* i2s */
  524. COMPOSITE(0, "clk_i2s0_div", mux_pll_src_cpll_gpll_p, 0,
  525. RK3399_CLKSEL_CON(28), 7, 1, MFLAGS, 0, 7, DFLAGS,
  526. RK3399_CLKGATE_CON(8), 3, GFLAGS),
  527. COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", 0,
  528. RK3399_CLKSEL_CON(96), 0,
  529. RK3399_CLKGATE_CON(8), 4, GFLAGS,
  530. &rk3399_i2s0_fracmux),
  531. GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", CLK_SET_RATE_PARENT,
  532. RK3399_CLKGATE_CON(8), 5, GFLAGS),
  533. COMPOSITE(0, "clk_i2s1_div", mux_pll_src_cpll_gpll_p, 0,
  534. RK3399_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 7, DFLAGS,
  535. RK3399_CLKGATE_CON(8), 6, GFLAGS),
  536. COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", 0,
  537. RK3399_CLKSEL_CON(97), 0,
  538. RK3399_CLKGATE_CON(8), 7, GFLAGS,
  539. &rk3399_i2s1_fracmux),
  540. GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
  541. RK3399_CLKGATE_CON(8), 8, GFLAGS),
  542. COMPOSITE(0, "clk_i2s2_div", mux_pll_src_cpll_gpll_p, 0,
  543. RK3399_CLKSEL_CON(30), 7, 1, MFLAGS, 0, 7, DFLAGS,
  544. RK3399_CLKGATE_CON(8), 9, GFLAGS),
  545. COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", 0,
  546. RK3399_CLKSEL_CON(98), 0,
  547. RK3399_CLKGATE_CON(8), 10, GFLAGS,
  548. &rk3399_i2s2_fracmux),
  549. GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
  550. RK3399_CLKGATE_CON(8), 11, GFLAGS),
  551. MUX(0, "clk_i2sout_src", mux_i2sch_p, CLK_SET_RATE_PARENT,
  552. RK3399_CLKSEL_CON(31), 0, 2, MFLAGS),
  553. COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "clk_i2sout", mux_i2sout_p, CLK_SET_RATE_PARENT,
  554. RK3399_CLKSEL_CON(31), 2, 1, MFLAGS,
  555. RK3399_CLKGATE_CON(8), 12, GFLAGS),
  556. /* uart */
  557. MUX(0, "clk_uart0_src", mux_pll_src_cpll_gpll_upll_p, 0,
  558. RK3399_CLKSEL_CON(33), 12, 2, MFLAGS),
  559. COMPOSITE_NOMUX(0, "clk_uart0_div", "clk_uart0_src", 0,
  560. RK3399_CLKSEL_CON(33), 0, 7, DFLAGS,
  561. RK3399_CLKGATE_CON(9), 0, GFLAGS),
  562. COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", 0,
  563. RK3399_CLKSEL_CON(100), 0,
  564. RK3399_CLKGATE_CON(9), 1, GFLAGS,
  565. &rk3399_uart0_fracmux),
  566. MUX(0, "clk_uart_src", mux_pll_src_cpll_gpll_p, 0,
  567. RK3399_CLKSEL_CON(33), 15, 1, MFLAGS),
  568. COMPOSITE_NOMUX(0, "clk_uart1_div", "clk_uart_src", 0,
  569. RK3399_CLKSEL_CON(34), 0, 7, DFLAGS,
  570. RK3399_CLKGATE_CON(9), 2, GFLAGS),
  571. COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", 0,
  572. RK3399_CLKSEL_CON(101), 0,
  573. RK3399_CLKGATE_CON(9), 3, GFLAGS,
  574. &rk3399_uart1_fracmux),
  575. COMPOSITE_NOMUX(0, "clk_uart2_div", "clk_uart_src", 0,
  576. RK3399_CLKSEL_CON(35), 0, 7, DFLAGS,
  577. RK3399_CLKGATE_CON(9), 4, GFLAGS),
  578. COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", 0,
  579. RK3399_CLKSEL_CON(102), 0,
  580. RK3399_CLKGATE_CON(9), 5, GFLAGS,
  581. &rk3399_uart2_fracmux),
  582. COMPOSITE_NOMUX(0, "clk_uart3_div", "clk_uart_src", 0,
  583. RK3399_CLKSEL_CON(36), 0, 7, DFLAGS,
  584. RK3399_CLKGATE_CON(9), 6, GFLAGS),
  585. COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_div", 0,
  586. RK3399_CLKSEL_CON(103), 0,
  587. RK3399_CLKGATE_CON(9), 7, GFLAGS,
  588. &rk3399_uart3_fracmux),
  589. COMPOSITE(PCLK_DDR, "pclk_ddr", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
  590. RK3399_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 5, DFLAGS,
  591. RK3399_CLKGATE_CON(3), 4, GFLAGS),
  592. GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", CLK_IGNORE_UNUSED,
  593. RK3399_CLKGATE_CON(18), 10, GFLAGS),
  594. GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", 0,
  595. RK3399_CLKGATE_CON(18), 12, GFLAGS),
  596. GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", CLK_IGNORE_UNUSED,
  597. RK3399_CLKGATE_CON(18), 15, GFLAGS),
  598. GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", CLK_IGNORE_UNUSED,
  599. RK3399_CLKGATE_CON(19), 2, GFLAGS),
  600. GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", 0,
  601. RK3399_CLKGATE_CON(4), 11, GFLAGS),
  602. GATE(SCLK_DFIMON0_TIMER, "clk_dfimon0_timer", "xin24m", 0,
  603. RK3399_CLKGATE_CON(3), 5, GFLAGS),
  604. GATE(SCLK_DFIMON1_TIMER, "clk_dfimon1_timer", "xin24m", 0,
  605. RK3399_CLKGATE_CON(3), 6, GFLAGS),
  606. /* cci */
  607. GATE(0, "cpll_aclk_cci_src", "cpll", CLK_IGNORE_UNUSED,
  608. RK3399_CLKGATE_CON(2), 0, GFLAGS),
  609. GATE(0, "gpll_aclk_cci_src", "gpll", CLK_IGNORE_UNUSED,
  610. RK3399_CLKGATE_CON(2), 1, GFLAGS),
  611. GATE(0, "npll_aclk_cci_src", "npll", CLK_IGNORE_UNUSED,
  612. RK3399_CLKGATE_CON(2), 2, GFLAGS),
  613. GATE(0, "vpll_aclk_cci_src", "vpll", CLK_IGNORE_UNUSED,
  614. RK3399_CLKGATE_CON(2), 3, GFLAGS),
  615. COMPOSITE(0, "aclk_cci_pre", mux_aclk_cci_p, CLK_IGNORE_UNUSED,
  616. RK3399_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
  617. RK3399_CLKGATE_CON(2), 4, GFLAGS),
  618. GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED,
  619. RK3399_CLKGATE_CON(15), 0, GFLAGS),
  620. GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED,
  621. RK3399_CLKGATE_CON(15), 1, GFLAGS),
  622. GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED,
  623. RK3399_CLKGATE_CON(15), 2, GFLAGS),
  624. GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", CLK_IGNORE_UNUSED,
  625. RK3399_CLKGATE_CON(15), 3, GFLAGS),
  626. GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", CLK_IGNORE_UNUSED,
  627. RK3399_CLKGATE_CON(15), 4, GFLAGS),
  628. GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", CLK_IGNORE_UNUSED,
  629. RK3399_CLKGATE_CON(15), 7, GFLAGS),
  630. GATE(0, "cpll_cci_trace", "cpll", CLK_IGNORE_UNUSED,
  631. RK3399_CLKGATE_CON(2), 5, GFLAGS),
  632. GATE(0, "gpll_cci_trace", "gpll", CLK_IGNORE_UNUSED,
  633. RK3399_CLKGATE_CON(2), 6, GFLAGS),
  634. COMPOSITE(SCLK_CCI_TRACE, "clk_cci_trace", mux_cci_trace_p, CLK_IGNORE_UNUSED,
  635. RK3399_CLKSEL_CON(5), 15, 2, MFLAGS, 8, 5, DFLAGS,
  636. RK3399_CLKGATE_CON(2), 7, GFLAGS),
  637. GATE(0, "cpll_cs", "cpll", CLK_IGNORE_UNUSED,
  638. RK3399_CLKGATE_CON(2), 8, GFLAGS),
  639. GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
  640. RK3399_CLKGATE_CON(2), 9, GFLAGS),
  641. GATE(0, "npll_cs", "npll", CLK_IGNORE_UNUSED,
  642. RK3399_CLKGATE_CON(2), 10, GFLAGS),
  643. COMPOSITE_NOGATE(0, "clk_cs", mux_cs_p, CLK_IGNORE_UNUSED,
  644. RK3399_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
  645. GATE(0, "clk_dbg_cxcs", "clk_cs", CLK_IGNORE_UNUSED,
  646. RK3399_CLKGATE_CON(15), 5, GFLAGS),
  647. GATE(0, "clk_dbg_noc", "clk_cs", CLK_IGNORE_UNUSED,
  648. RK3399_CLKGATE_CON(15), 6, GFLAGS),
  649. /* vcodec */
  650. COMPOSITE(0, "aclk_vcodec_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
  651. RK3399_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
  652. RK3399_CLKGATE_CON(4), 0, GFLAGS),
  653. COMPOSITE_NOMUX(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0,
  654. RK3399_CLKSEL_CON(7), 8, 5, DFLAGS,
  655. RK3399_CLKGATE_CON(4), 1, GFLAGS),
  656. GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
  657. RK3399_CLKGATE_CON(17), 2, GFLAGS),
  658. GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", CLK_IGNORE_UNUSED,
  659. RK3399_CLKGATE_CON(17), 3, GFLAGS),
  660. GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
  661. RK3399_CLKGATE_CON(17), 0, GFLAGS),
  662. GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", CLK_IGNORE_UNUSED,
  663. RK3399_CLKGATE_CON(17), 1, GFLAGS),
  664. /* vdu */
  665. COMPOSITE(SCLK_VDU_CORE, "clk_vdu_core", mux_pll_src_cpll_gpll_npll_p, 0,
  666. RK3399_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
  667. RK3399_CLKGATE_CON(4), 4, GFLAGS),
  668. COMPOSITE(SCLK_VDU_CA, "clk_vdu_ca", mux_pll_src_cpll_gpll_npll_p, 0,
  669. RK3399_CLKSEL_CON(9), 14, 2, MFLAGS, 8, 5, DFLAGS,
  670. RK3399_CLKGATE_CON(4), 5, GFLAGS),
  671. COMPOSITE(0, "aclk_vdu_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
  672. RK3399_CLKSEL_CON(8), 6, 2, MFLAGS, 0, 5, DFLAGS,
  673. RK3399_CLKGATE_CON(4), 2, GFLAGS),
  674. COMPOSITE_NOMUX(0, "hclk_vdu_pre", "aclk_vdu_pre", 0,
  675. RK3399_CLKSEL_CON(8), 8, 5, DFLAGS,
  676. RK3399_CLKGATE_CON(4), 3, GFLAGS),
  677. GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", 0,
  678. RK3399_CLKGATE_CON(17), 10, GFLAGS),
  679. GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", CLK_IGNORE_UNUSED,
  680. RK3399_CLKGATE_CON(17), 11, GFLAGS),
  681. GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", 0,
  682. RK3399_CLKGATE_CON(17), 8, GFLAGS),
  683. GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", CLK_IGNORE_UNUSED,
  684. RK3399_CLKGATE_CON(17), 9, GFLAGS),
  685. /* iep */
  686. COMPOSITE(0, "aclk_iep_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
  687. RK3399_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
  688. RK3399_CLKGATE_CON(4), 6, GFLAGS),
  689. COMPOSITE_NOMUX(0, "hclk_iep_pre", "aclk_iep_pre", 0,
  690. RK3399_CLKSEL_CON(10), 8, 5, DFLAGS,
  691. RK3399_CLKGATE_CON(4), 7, GFLAGS),
  692. GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", 0,
  693. RK3399_CLKGATE_CON(16), 2, GFLAGS),
  694. GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", CLK_IGNORE_UNUSED,
  695. RK3399_CLKGATE_CON(16), 3, GFLAGS),
  696. GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0,
  697. RK3399_CLKGATE_CON(16), 0, GFLAGS),
  698. GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", CLK_IGNORE_UNUSED,
  699. RK3399_CLKGATE_CON(16), 1, GFLAGS),
  700. /* rga */
  701. COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
  702. RK3399_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
  703. RK3399_CLKGATE_CON(4), 10, GFLAGS),
  704. COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
  705. RK3399_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
  706. RK3399_CLKGATE_CON(4), 8, GFLAGS),
  707. COMPOSITE_NOMUX(0, "hclk_rga_pre", "aclk_rga_pre", 0,
  708. RK3399_CLKSEL_CON(11), 8, 5, DFLAGS,
  709. RK3399_CLKGATE_CON(4), 9, GFLAGS),
  710. GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
  711. RK3399_CLKGATE_CON(16), 10, GFLAGS),
  712. GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", CLK_IGNORE_UNUSED,
  713. RK3399_CLKGATE_CON(16), 11, GFLAGS),
  714. GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
  715. RK3399_CLKGATE_CON(16), 8, GFLAGS),
  716. GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED,
  717. RK3399_CLKGATE_CON(16), 9, GFLAGS),
  718. /* center */
  719. COMPOSITE(0, "aclk_center", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
  720. RK3399_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
  721. RK3399_CLKGATE_CON(3), 7, GFLAGS),
  722. GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", CLK_IGNORE_UNUSED,
  723. RK3399_CLKGATE_CON(19), 0, GFLAGS),
  724. GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", CLK_IGNORE_UNUSED,
  725. RK3399_CLKGATE_CON(19), 1, GFLAGS),
  726. /* gpu */
  727. COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_ppll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
  728. RK3399_CLKSEL_CON(13), 5, 3, MFLAGS, 0, 5, DFLAGS,
  729. RK3399_CLKGATE_CON(13), 0, GFLAGS),
  730. GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0,
  731. RK3399_CLKGATE_CON(30), 8, GFLAGS),
  732. GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", 0,
  733. RK3399_CLKGATE_CON(30), 10, GFLAGS),
  734. GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", 0,
  735. RK3399_CLKGATE_CON(30), 11, GFLAGS),
  736. GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", 0,
  737. RK3399_CLKGATE_CON(13), 1, GFLAGS),
  738. /* perihp */
  739. GATE(0, "cpll_aclk_perihp_src", "cpll", CLK_IGNORE_UNUSED,
  740. RK3399_CLKGATE_CON(5), 1, GFLAGS),
  741. GATE(0, "gpll_aclk_perihp_src", "gpll", CLK_IGNORE_UNUSED,
  742. RK3399_CLKGATE_CON(5), 0, GFLAGS),
  743. COMPOSITE(ACLK_PERIHP, "aclk_perihp", mux_aclk_perihp_p, CLK_IGNORE_UNUSED,
  744. RK3399_CLKSEL_CON(14), 7, 1, MFLAGS, 0, 5, DFLAGS,
  745. RK3399_CLKGATE_CON(5), 2, GFLAGS),
  746. COMPOSITE_NOMUX(HCLK_PERIHP, "hclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
  747. RK3399_CLKSEL_CON(14), 8, 2, DFLAGS,
  748. RK3399_CLKGATE_CON(5), 3, GFLAGS),
  749. COMPOSITE_NOMUX(PCLK_PERIHP, "pclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
  750. RK3399_CLKSEL_CON(14), 12, 2, DFLAGS,
  751. RK3399_CLKGATE_CON(5), 4, GFLAGS),
  752. GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", 0,
  753. RK3399_CLKGATE_CON(20), 2, GFLAGS),
  754. GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", 0,
  755. RK3399_CLKGATE_CON(20), 10, GFLAGS),
  756. GATE(0, "aclk_perihp_noc", "aclk_perihp", CLK_IGNORE_UNUSED,
  757. RK3399_CLKGATE_CON(20), 12, GFLAGS),
  758. GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 0,
  759. RK3399_CLKGATE_CON(20), 5, GFLAGS),
  760. GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 0,
  761. RK3399_CLKGATE_CON(20), 6, GFLAGS),
  762. GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 0,
  763. RK3399_CLKGATE_CON(20), 7, GFLAGS),
  764. GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 0,
  765. RK3399_CLKGATE_CON(20), 8, GFLAGS),
  766. GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", 0,
  767. RK3399_CLKGATE_CON(20), 9, GFLAGS),
  768. GATE(0, "hclk_perihp_noc", "hclk_perihp", CLK_IGNORE_UNUSED,
  769. RK3399_CLKGATE_CON(20), 13, GFLAGS),
  770. GATE(0, "hclk_ahb1tom", "hclk_perihp", CLK_IGNORE_UNUSED,
  771. RK3399_CLKGATE_CON(20), 15, GFLAGS),
  772. GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", CLK_IGNORE_UNUSED,
  773. RK3399_CLKGATE_CON(20), 4, GFLAGS),
  774. GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", 0,
  775. RK3399_CLKGATE_CON(20), 11, GFLAGS),
  776. GATE(0, "pclk_perihp_noc", "pclk_perihp", CLK_IGNORE_UNUSED,
  777. RK3399_CLKGATE_CON(20), 14, GFLAGS),
  778. GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", 0,
  779. RK3399_CLKGATE_CON(31), 8, GFLAGS),
  780. /* sdio & sdmmc */
  781. COMPOSITE(HCLK_SD, "hclk_sd", mux_pll_src_cpll_gpll_p, 0,
  782. RK3399_CLKSEL_CON(13), 15, 1, MFLAGS, 8, 5, DFLAGS,
  783. RK3399_CLKGATE_CON(12), 13, GFLAGS),
  784. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 0,
  785. RK3399_CLKGATE_CON(33), 8, GFLAGS),
  786. GATE(0, "hclk_sdmmc_noc", "hclk_sd", CLK_IGNORE_UNUSED,
  787. RK3399_CLKGATE_CON(33), 9, GFLAGS),
  788. COMPOSITE(SCLK_SDIO, "clk_sdio", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
  789. RK3399_CLKSEL_CON(15), 8, 3, MFLAGS, 0, 7, DFLAGS,
  790. RK3399_CLKGATE_CON(6), 0, GFLAGS),
  791. COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
  792. RK3399_CLKSEL_CON(16), 8, 3, MFLAGS, 0, 7, DFLAGS,
  793. RK3399_CLKGATE_CON(6), 1, GFLAGS),
  794. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", RK3399_SDMMC_CON0, 1),
  795. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
  796. MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", RK3399_SDIO_CON0, 1),
  797. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", RK3399_SDIO_CON1, 1),
  798. /* pcie */
  799. COMPOSITE(SCLK_PCIE_PM, "clk_pcie_pm", mux_pll_src_cpll_gpll_npll_24m_p, 0,
  800. RK3399_CLKSEL_CON(17), 8, 3, MFLAGS, 0, 7, DFLAGS,
  801. RK3399_CLKGATE_CON(6), 2, GFLAGS),
  802. COMPOSITE_NOMUX(SCLK_PCIEPHY_REF100M, "clk_pciephy_ref100m", "npll", 0,
  803. RK3399_CLKSEL_CON(18), 11, 5, DFLAGS,
  804. RK3399_CLKGATE_CON(12), 6, GFLAGS),
  805. MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pll_src_24m_pciephy_p, CLK_SET_RATE_PARENT,
  806. RK3399_CLKSEL_CON(18), 10, 1, MFLAGS),
  807. COMPOSITE(0, "clk_pcie_core_cru", mux_pll_src_cpll_gpll_npll_p, 0,
  808. RK3399_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7, DFLAGS,
  809. RK3399_CLKGATE_CON(6), 3, GFLAGS),
  810. MUX(SCLK_PCIE_CORE, "clk_pcie_core", mux_pciecore_cru_phy_p, CLK_SET_RATE_PARENT,
  811. RK3399_CLKSEL_CON(18), 7, 1, MFLAGS),
  812. /* emmc */
  813. COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, 0,
  814. RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0, 7, DFLAGS,
  815. RK3399_CLKGATE_CON(6), 14, GFLAGS),
  816. GATE(0, "cpll_aclk_emmc_src", "cpll", CLK_IGNORE_UNUSED,
  817. RK3399_CLKGATE_CON(6), 13, GFLAGS),
  818. GATE(0, "gpll_aclk_emmc_src", "gpll", CLK_IGNORE_UNUSED,
  819. RK3399_CLKGATE_CON(6), 12, GFLAGS),
  820. COMPOSITE_NOGATE(ACLK_EMMC, "aclk_emmc", mux_aclk_emmc_p, CLK_IGNORE_UNUSED,
  821. RK3399_CLKSEL_CON(21), 7, 1, MFLAGS, 0, 5, DFLAGS),
  822. GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", CLK_IGNORE_UNUSED,
  823. RK3399_CLKGATE_CON(32), 8, GFLAGS),
  824. GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", CLK_IGNORE_UNUSED,
  825. RK3399_CLKGATE_CON(32), 9, GFLAGS),
  826. GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", CLK_IGNORE_UNUSED,
  827. RK3399_CLKGATE_CON(32), 10, GFLAGS),
  828. /* perilp0 */
  829. GATE(0, "cpll_aclk_perilp0_src", "cpll", CLK_IGNORE_UNUSED,
  830. RK3399_CLKGATE_CON(7), 1, GFLAGS),
  831. GATE(0, "gpll_aclk_perilp0_src", "gpll", CLK_IGNORE_UNUSED,
  832. RK3399_CLKGATE_CON(7), 0, GFLAGS),
  833. COMPOSITE(ACLK_PERILP0, "aclk_perilp0", mux_aclk_perilp0_p, CLK_IGNORE_UNUSED,
  834. RK3399_CLKSEL_CON(23), 7, 1, MFLAGS, 0, 5, DFLAGS,
  835. RK3399_CLKGATE_CON(7), 2, GFLAGS),
  836. COMPOSITE_NOMUX(HCLK_PERILP0, "hclk_perilp0", "aclk_perilp0", CLK_IGNORE_UNUSED,
  837. RK3399_CLKSEL_CON(23), 8, 2, DFLAGS,
  838. RK3399_CLKGATE_CON(7), 3, GFLAGS),
  839. COMPOSITE_NOMUX(PCLK_PERILP0, "pclk_perilp0", "aclk_perilp0", 0,
  840. RK3399_CLKSEL_CON(23), 12, 3, DFLAGS,
  841. RK3399_CLKGATE_CON(7), 4, GFLAGS),
  842. /* aclk_perilp0 gates */
  843. GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 0, GFLAGS),
  844. GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 1, GFLAGS),
  845. GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 2, GFLAGS),
  846. GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 3, GFLAGS),
  847. GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 4, GFLAGS),
  848. GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 5, GFLAGS),
  849. GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 6, GFLAGS),
  850. GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 7, GFLAGS),
  851. GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", 0, RK3399_CLKGATE_CON(23), 8, GFLAGS),
  852. GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 5, GFLAGS),
  853. GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 6, GFLAGS),
  854. GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 7, GFLAGS),
  855. /* hclk_perilp0 gates */
  856. GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 4, GFLAGS),
  857. GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 5, GFLAGS),
  858. GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 6, GFLAGS),
  859. GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 14, GFLAGS),
  860. GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 15, GFLAGS),
  861. GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 8, GFLAGS),
  862. /* pclk_perilp0 gates */
  863. GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", 0, RK3399_CLKGATE_CON(23), 9, GFLAGS),
  864. /* crypto */
  865. COMPOSITE(SCLK_CRYPTO0, "clk_crypto0", mux_pll_src_cpll_gpll_ppll_p, 0,
  866. RK3399_CLKSEL_CON(24), 6, 2, MFLAGS, 0, 5, DFLAGS,
  867. RK3399_CLKGATE_CON(7), 7, GFLAGS),
  868. COMPOSITE(SCLK_CRYPTO1, "clk_crypto1", mux_pll_src_cpll_gpll_ppll_p, 0,
  869. RK3399_CLKSEL_CON(26), 6, 2, MFLAGS, 0, 5, DFLAGS,
  870. RK3399_CLKGATE_CON(7), 8, GFLAGS),
  871. /* cm0s_perilp */
  872. GATE(0, "cpll_fclk_cm0s_src", "cpll", 0,
  873. RK3399_CLKGATE_CON(7), 6, GFLAGS),
  874. GATE(0, "gpll_fclk_cm0s_src", "gpll", 0,
  875. RK3399_CLKGATE_CON(7), 5, GFLAGS),
  876. COMPOSITE(FCLK_CM0S, "fclk_cm0s", mux_fclk_cm0s_p, 0,
  877. RK3399_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 5, DFLAGS,
  878. RK3399_CLKGATE_CON(7), 9, GFLAGS),
  879. /* fclk_cm0s gates */
  880. GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 8, GFLAGS),
  881. GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 9, GFLAGS),
  882. GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 10, GFLAGS),
  883. GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 11, GFLAGS),
  884. GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 11, GFLAGS),
  885. /* perilp1 */
  886. GATE(0, "cpll_hclk_perilp1_src", "cpll", CLK_IGNORE_UNUSED,
  887. RK3399_CLKGATE_CON(8), 1, GFLAGS),
  888. GATE(0, "gpll_hclk_perilp1_src", "gpll", CLK_IGNORE_UNUSED,
  889. RK3399_CLKGATE_CON(8), 0, GFLAGS),
  890. COMPOSITE_NOGATE(HCLK_PERILP1, "hclk_perilp1", mux_hclk_perilp1_p, CLK_IGNORE_UNUSED,
  891. RK3399_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 5, DFLAGS),
  892. COMPOSITE_NOMUX(PCLK_PERILP1, "pclk_perilp1", "hclk_perilp1", CLK_IGNORE_UNUSED,
  893. RK3399_CLKSEL_CON(25), 8, 3, DFLAGS,
  894. RK3399_CLKGATE_CON(8), 2, GFLAGS),
  895. /* hclk_perilp1 gates */
  896. GATE(0, "hclk_perilp1_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 9, GFLAGS),
  897. GATE(0, "hclk_sdio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 12, GFLAGS),
  898. GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 0, GFLAGS),
  899. GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 1, GFLAGS),
  900. GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 2, GFLAGS),
  901. GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 3, GFLAGS),
  902. GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 4, GFLAGS),
  903. GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 5, GFLAGS),
  904. GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 6, GFLAGS),
  905. /* pclk_perilp1 gates */
  906. GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 0, GFLAGS),
  907. GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 1, GFLAGS),
  908. GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 2, GFLAGS),
  909. GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 3, GFLAGS),
  910. GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 5, GFLAGS),
  911. GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 6, GFLAGS),
  912. GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 7, GFLAGS),
  913. GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 8, GFLAGS),
  914. GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 9, GFLAGS),
  915. GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 10, GFLAGS),
  916. GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 11, GFLAGS),
  917. GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 12, GFLAGS),
  918. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 13, GFLAGS),
  919. GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 14, GFLAGS),
  920. GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 15, GFLAGS),
  921. GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 10, GFLAGS),
  922. GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 11, GFLAGS),
  923. GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 12, GFLAGS),
  924. GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 13, GFLAGS),
  925. GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 0, RK3399_CLKGATE_CON(24), 13, GFLAGS),
  926. GATE(0, "pclk_perilp1_noc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(25), 10, GFLAGS),
  927. /* saradc */
  928. COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
  929. RK3399_CLKSEL_CON(26), 8, 8, DFLAGS,
  930. RK3399_CLKGATE_CON(9), 11, GFLAGS),
  931. /* tsadc */
  932. COMPOSITE(SCLK_TSADC, "clk_tsadc", mux_pll_p, 0,
  933. RK3399_CLKSEL_CON(27), 15, 1, MFLAGS, 0, 10, DFLAGS,
  934. RK3399_CLKGATE_CON(9), 10, GFLAGS),
  935. /* cif_testout */
  936. MUX(0, "clk_testout1_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
  937. RK3399_CLKSEL_CON(38), 6, 2, MFLAGS),
  938. COMPOSITE(SCLK_TESTCLKOUT1, "clk_testout1", mux_clk_testout1_p, 0,
  939. RK3399_CLKSEL_CON(38), 5, 1, MFLAGS, 0, 5, DFLAGS,
  940. RK3399_CLKGATE_CON(13), 14, GFLAGS),
  941. MUX(0, "clk_testout2_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
  942. RK3399_CLKSEL_CON(38), 14, 2, MFLAGS),
  943. COMPOSITE(SCLK_TESTCLKOUT2, "clk_testout2", mux_clk_testout2_p, 0,
  944. RK3399_CLKSEL_CON(38), 13, 1, MFLAGS, 8, 5, DFLAGS,
  945. RK3399_CLKGATE_CON(13), 15, GFLAGS),
  946. /* vio */
  947. COMPOSITE(ACLK_VIO, "aclk_vio", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
  948. RK3399_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
  949. RK3399_CLKGATE_CON(11), 0, GFLAGS),
  950. COMPOSITE_NOMUX(PCLK_VIO, "pclk_vio", "aclk_vio", 0,
  951. RK3399_CLKSEL_CON(43), 0, 5, DFLAGS,
  952. RK3399_CLKGATE_CON(11), 1, GFLAGS),
  953. GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", CLK_IGNORE_UNUSED,
  954. RK3399_CLKGATE_CON(29), 0, GFLAGS),
  955. GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", 0,
  956. RK3399_CLKGATE_CON(29), 1, GFLAGS),
  957. GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", 0,
  958. RK3399_CLKGATE_CON(29), 2, GFLAGS),
  959. GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", CLK_IGNORE_UNUSED,
  960. RK3399_CLKGATE_CON(29), 12, GFLAGS),
  961. /* hdcp */
  962. COMPOSITE(ACLK_HDCP, "aclk_hdcp", mux_pll_src_cpll_gpll_ppll_p, 0,
  963. RK3399_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
  964. RK3399_CLKGATE_CON(11), 12, GFLAGS),
  965. COMPOSITE_NOMUX(HCLK_HDCP, "hclk_hdcp", "aclk_hdcp", 0,
  966. RK3399_CLKSEL_CON(43), 5, 5, DFLAGS,
  967. RK3399_CLKGATE_CON(11), 3, GFLAGS),
  968. COMPOSITE_NOMUX(PCLK_HDCP, "pclk_hdcp", "aclk_hdcp", 0,
  969. RK3399_CLKSEL_CON(43), 10, 5, DFLAGS,
  970. RK3399_CLKGATE_CON(11), 10, GFLAGS),
  971. GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", CLK_IGNORE_UNUSED,
  972. RK3399_CLKGATE_CON(29), 4, GFLAGS),
  973. GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", 0,
  974. RK3399_CLKGATE_CON(29), 10, GFLAGS),
  975. GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", CLK_IGNORE_UNUSED,
  976. RK3399_CLKGATE_CON(29), 5, GFLAGS),
  977. GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", 0,
  978. RK3399_CLKGATE_CON(29), 9, GFLAGS),
  979. GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", CLK_IGNORE_UNUSED,
  980. RK3399_CLKGATE_CON(29), 3, GFLAGS),
  981. GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", 0,
  982. RK3399_CLKGATE_CON(29), 6, GFLAGS),
  983. GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", 0,
  984. RK3399_CLKGATE_CON(29), 7, GFLAGS),
  985. GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", 0,
  986. RK3399_CLKGATE_CON(29), 8, GFLAGS),
  987. GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", 0,
  988. RK3399_CLKGATE_CON(29), 11, GFLAGS),
  989. /* edp */
  990. COMPOSITE(SCLK_DP_CORE, "clk_dp_core", mux_pll_src_npll_cpll_gpll_p, 0,
  991. RK3399_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
  992. RK3399_CLKGATE_CON(11), 8, GFLAGS),
  993. COMPOSITE(PCLK_EDP, "pclk_edp", mux_pll_src_cpll_gpll_p, 0,
  994. RK3399_CLKSEL_CON(44), 15, 1, MFLAGS, 8, 6, DFLAGS,
  995. RK3399_CLKGATE_CON(11), 11, GFLAGS),
  996. GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", CLK_IGNORE_UNUSED,
  997. RK3399_CLKGATE_CON(32), 12, GFLAGS),
  998. GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", 0,
  999. RK3399_CLKGATE_CON(32), 13, GFLAGS),
  1000. /* hdmi */
  1001. GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
  1002. RK3399_CLKGATE_CON(11), 6, GFLAGS),
  1003. COMPOSITE(SCLK_HDMI_CEC, "clk_hdmi_cec", mux_pll_p, 0,
  1004. RK3399_CLKSEL_CON(45), 15, 1, MFLAGS, 0, 10, DFLAGS,
  1005. RK3399_CLKGATE_CON(11), 7, GFLAGS),
  1006. /* vop0 */
  1007. COMPOSITE(ACLK_VOP0_PRE, "aclk_vop0_pre", mux_pll_src_vpll_cpll_gpll_npll_p, 0,
  1008. RK3399_CLKSEL_CON(47), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1009. RK3399_CLKGATE_CON(10), 8, GFLAGS),
  1010. COMPOSITE_NOMUX(0, "hclk_vop0_pre", "aclk_vop0_pre", 0,
  1011. RK3399_CLKSEL_CON(47), 8, 5, DFLAGS,
  1012. RK3399_CLKGATE_CON(10), 9, GFLAGS),
  1013. GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", 0,
  1014. RK3399_CLKGATE_CON(28), 3, GFLAGS),
  1015. GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", CLK_IGNORE_UNUSED,
  1016. RK3399_CLKGATE_CON(28), 1, GFLAGS),
  1017. GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", 0,
  1018. RK3399_CLKGATE_CON(28), 2, GFLAGS),
  1019. GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", CLK_IGNORE_UNUSED,
  1020. RK3399_CLKGATE_CON(28), 0, GFLAGS),
  1021. COMPOSITE(DCLK_VOP0_DIV, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, 0,
  1022. RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
  1023. RK3399_CLKGATE_CON(10), 12, GFLAGS),
  1024. COMPOSITE_FRACMUX_NOGATE(DCLK_VOP0_FRAC, "dclk_vop0_frac", "dclk_vop0_div", 0,
  1025. RK3399_CLKSEL_CON(106), 0,
  1026. &rk3399_dclk_vop0_fracmux),
  1027. COMPOSITE(SCLK_VOP0_PWM, "clk_vop0_pwm", mux_pll_src_vpll_cpll_gpll_24m_p, 0,
  1028. RK3399_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1029. RK3399_CLKGATE_CON(10), 14, GFLAGS),
  1030. /* vop1 */
  1031. COMPOSITE(ACLK_VOP1_PRE, "aclk_vop1_pre", mux_pll_src_vpll_cpll_gpll_npll_p, 0,
  1032. RK3399_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1033. RK3399_CLKGATE_CON(10), 10, GFLAGS),
  1034. COMPOSITE_NOMUX(0, "hclk_vop1_pre", "aclk_vop1_pre", 0,
  1035. RK3399_CLKSEL_CON(48), 8, 5, DFLAGS,
  1036. RK3399_CLKGATE_CON(10), 11, GFLAGS),
  1037. GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", 0,
  1038. RK3399_CLKGATE_CON(28), 7, GFLAGS),
  1039. GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", CLK_IGNORE_UNUSED,
  1040. RK3399_CLKGATE_CON(28), 5, GFLAGS),
  1041. GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", 0,
  1042. RK3399_CLKGATE_CON(28), 6, GFLAGS),
  1043. GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", CLK_IGNORE_UNUSED,
  1044. RK3399_CLKGATE_CON(28), 4, GFLAGS),
  1045. COMPOSITE(DCLK_VOP1_DIV, "dclk_vop1_div", mux_pll_src_vpll_cpll_gpll_p, 0,
  1046. RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
  1047. RK3399_CLKGATE_CON(10), 13, GFLAGS),
  1048. COMPOSITE_FRACMUX_NOGATE(DCLK_VOP1_FRAC, "dclk_vop1_frac", "dclk_vop1_div", 0,
  1049. RK3399_CLKSEL_CON(107), 0,
  1050. &rk3399_dclk_vop1_fracmux),
  1051. COMPOSITE(SCLK_VOP1_PWM, "clk_vop1_pwm", mux_pll_src_vpll_cpll_gpll_24m_p, CLK_IGNORE_UNUSED,
  1052. RK3399_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1053. RK3399_CLKGATE_CON(10), 15, GFLAGS),
  1054. /* isp */
  1055. COMPOSITE(ACLK_ISP0, "aclk_isp0", mux_pll_src_cpll_gpll_ppll_p, 0,
  1056. RK3399_CLKSEL_CON(53), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1057. RK3399_CLKGATE_CON(12), 8, GFLAGS),
  1058. COMPOSITE_NOMUX(HCLK_ISP0, "hclk_isp0", "aclk_isp0", 0,
  1059. RK3399_CLKSEL_CON(53), 8, 5, DFLAGS,
  1060. RK3399_CLKGATE_CON(12), 9, GFLAGS),
  1061. GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", CLK_IGNORE_UNUSED,
  1062. RK3399_CLKGATE_CON(27), 1, GFLAGS),
  1063. GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", 0,
  1064. RK3399_CLKGATE_CON(27), 5, GFLAGS),
  1065. GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "aclk_isp0", 0,
  1066. RK3399_CLKGATE_CON(27), 7, GFLAGS),
  1067. GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", CLK_IGNORE_UNUSED,
  1068. RK3399_CLKGATE_CON(27), 0, GFLAGS),
  1069. GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", 0,
  1070. RK3399_CLKGATE_CON(27), 4, GFLAGS),
  1071. COMPOSITE(SCLK_ISP0, "clk_isp0", mux_pll_src_cpll_gpll_npll_p, 0,
  1072. RK3399_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1073. RK3399_CLKGATE_CON(11), 4, GFLAGS),
  1074. COMPOSITE(ACLK_ISP1, "aclk_isp1", mux_pll_src_cpll_gpll_ppll_p, 0,
  1075. RK3399_CLKSEL_CON(54), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1076. RK3399_CLKGATE_CON(12), 10, GFLAGS),
  1077. COMPOSITE_NOMUX(HCLK_ISP1, "hclk_isp1", "aclk_isp1", 0,
  1078. RK3399_CLKSEL_CON(54), 8, 5, DFLAGS,
  1079. RK3399_CLKGATE_CON(12), 11, GFLAGS),
  1080. GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", CLK_IGNORE_UNUSED,
  1081. RK3399_CLKGATE_CON(27), 3, GFLAGS),
  1082. GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", CLK_IGNORE_UNUSED,
  1083. RK3399_CLKGATE_CON(27), 2, GFLAGS),
  1084. GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "hclk_isp1", 0,
  1085. RK3399_CLKGATE_CON(27), 8, GFLAGS),
  1086. COMPOSITE(SCLK_ISP1, "clk_isp1", mux_pll_src_cpll_gpll_npll_p, 0,
  1087. RK3399_CLKSEL_CON(55), 14, 2, MFLAGS, 8, 5, DFLAGS,
  1088. RK3399_CLKGATE_CON(11), 5, GFLAGS),
  1089. /*
  1090. * We use pclkin_cifinv by default GRF_SOC_CON20[9] (GSC20_9) setting in system,
  1091. * so we ignore the mux and make clocks nodes as following,
  1092. *
  1093. * pclkin_cifinv --|-------\
  1094. * |GSC20_9|-- pclkin_cifmux -- |G27_6| -- pclkin_isp1_wrapper
  1095. * pclkin_cif --|-------/
  1096. */
  1097. GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cif", 0,
  1098. RK3399_CLKGATE_CON(27), 6, GFLAGS),
  1099. /* cif */
  1100. COMPOSITE_NODIV(0, "clk_cifout_src", mux_pll_src_cpll_gpll_npll_p, 0,
  1101. RK3399_CLKSEL_CON(56), 6, 2, MFLAGS,
  1102. RK3399_CLKGATE_CON(10), 7, GFLAGS),
  1103. COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cifout", mux_clk_cif_p, CLK_SET_RATE_PARENT,
  1104. RK3399_CLKSEL_CON(56), 5, 1, MFLAGS, 0, 5, DFLAGS),
  1105. /* gic */
  1106. COMPOSITE(ACLK_GIC_PRE, "aclk_gic_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
  1107. RK3399_CLKSEL_CON(56), 15, 1, MFLAGS, 8, 5, DFLAGS,
  1108. RK3399_CLKGATE_CON(12), 12, GFLAGS),
  1109. GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 0, GFLAGS),
  1110. GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 1, GFLAGS),
  1111. GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 2, GFLAGS),
  1112. GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 3, GFLAGS),
  1113. GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 4, GFLAGS),
  1114. GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 5, GFLAGS),
  1115. /* alive */
  1116. /* pclk_alive_gpll_src is controlled by PMUGRF_SOC_CON0[6] */
  1117. DIV(PCLK_ALIVE, "pclk_alive", "gpll", 0,
  1118. RK3399_CLKSEL_CON(57), 0, 5, DFLAGS),
  1119. GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 4, GFLAGS),
  1120. GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 5, GFLAGS),
  1121. GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 6, GFLAGS),
  1122. GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 8, GFLAGS),
  1123. GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 9, GFLAGS),
  1124. GATE(PCLK_GRF, "pclk_grf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 1, GFLAGS),
  1125. GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 2, GFLAGS),
  1126. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 3, GFLAGS),
  1127. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 4, GFLAGS),
  1128. GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 5, GFLAGS),
  1129. GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 6, GFLAGS),
  1130. GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 7, GFLAGS),
  1131. GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 9, GFLAGS),
  1132. GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 10, GFLAGS),
  1133. /* Watchdog pclk is controlled by RK3399 SECURE_GRF_SOC_CON3[8]. */
  1134. SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_alive"),
  1135. GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", 0, RK3399_CLKGATE_CON(11), 14, GFLAGS),
  1136. GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 0, GFLAGS),
  1137. GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", 0, RK3399_CLKGATE_CON(11), 15, GFLAGS),
  1138. GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 1, GFLAGS),
  1139. GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 2, GFLAGS),
  1140. GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 3, GFLAGS),
  1141. /* testout */
  1142. MUX(0, "clk_test_pre", mux_pll_src_cpll_gpll_p, CLK_SET_RATE_PARENT,
  1143. RK3399_CLKSEL_CON(58), 7, 1, MFLAGS),
  1144. COMPOSITE_FRAC(0, "clk_test_frac", "clk_test_pre", 0,
  1145. RK3399_CLKSEL_CON(105), 0,
  1146. RK3399_CLKGATE_CON(13), 9, GFLAGS),
  1147. DIV(0, "clk_test_24m", "xin24m", 0,
  1148. RK3399_CLKSEL_CON(57), 6, 10, DFLAGS),
  1149. /* spi */
  1150. COMPOSITE(SCLK_SPI0, "clk_spi0", mux_pll_src_cpll_gpll_p, 0,
  1151. RK3399_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
  1152. RK3399_CLKGATE_CON(9), 12, GFLAGS),
  1153. COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
  1154. RK3399_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
  1155. RK3399_CLKGATE_CON(9), 13, GFLAGS),
  1156. COMPOSITE(SCLK_SPI2, "clk_spi2", mux_pll_src_cpll_gpll_p, 0,
  1157. RK3399_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
  1158. RK3399_CLKGATE_CON(9), 14, GFLAGS),
  1159. COMPOSITE(SCLK_SPI4, "clk_spi4", mux_pll_src_cpll_gpll_p, 0,
  1160. RK3399_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
  1161. RK3399_CLKGATE_CON(9), 15, GFLAGS),
  1162. COMPOSITE(SCLK_SPI5, "clk_spi5", mux_pll_src_cpll_gpll_p, 0,
  1163. RK3399_CLKSEL_CON(58), 15, 1, MFLAGS, 8, 7, DFLAGS,
  1164. RK3399_CLKGATE_CON(13), 13, GFLAGS),
  1165. /* i2c */
  1166. COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_cpll_gpll_p, 0,
  1167. RK3399_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
  1168. RK3399_CLKGATE_CON(10), 0, GFLAGS),
  1169. COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_cpll_gpll_p, 0,
  1170. RK3399_CLKSEL_CON(62), 7, 1, MFLAGS, 0, 7, DFLAGS,
  1171. RK3399_CLKGATE_CON(10), 2, GFLAGS),
  1172. COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_cpll_gpll_p, 0,
  1173. RK3399_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 7, DFLAGS,
  1174. RK3399_CLKGATE_CON(10), 4, GFLAGS),
  1175. COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_pll_src_cpll_gpll_p, 0,
  1176. RK3399_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
  1177. RK3399_CLKGATE_CON(10), 1, GFLAGS),
  1178. COMPOSITE(SCLK_I2C6, "clk_i2c6", mux_pll_src_cpll_gpll_p, 0,
  1179. RK3399_CLKSEL_CON(62), 15, 1, MFLAGS, 8, 7, DFLAGS,
  1180. RK3399_CLKGATE_CON(10), 3, GFLAGS),
  1181. COMPOSITE(SCLK_I2C7, "clk_i2c7", mux_pll_src_cpll_gpll_p, 0,
  1182. RK3399_CLKSEL_CON(63), 15, 1, MFLAGS, 8, 7, DFLAGS,
  1183. RK3399_CLKGATE_CON(10), 5, GFLAGS),
  1184. /* timer */
  1185. GATE(SCLK_TIMER00, "clk_timer00", "xin24m", 0, RK3399_CLKGATE_CON(26), 0, GFLAGS),
  1186. GATE(SCLK_TIMER01, "clk_timer01", "xin24m", 0, RK3399_CLKGATE_CON(26), 1, GFLAGS),
  1187. GATE(SCLK_TIMER02, "clk_timer02", "xin24m", 0, RK3399_CLKGATE_CON(26), 2, GFLAGS),
  1188. GATE(SCLK_TIMER03, "clk_timer03", "xin24m", 0, RK3399_CLKGATE_CON(26), 3, GFLAGS),
  1189. GATE(SCLK_TIMER04, "clk_timer04", "xin24m", 0, RK3399_CLKGATE_CON(26), 4, GFLAGS),
  1190. GATE(SCLK_TIMER05, "clk_timer05", "xin24m", 0, RK3399_CLKGATE_CON(26), 5, GFLAGS),
  1191. GATE(SCLK_TIMER06, "clk_timer06", "xin24m", 0, RK3399_CLKGATE_CON(26), 6, GFLAGS),
  1192. GATE(SCLK_TIMER07, "clk_timer07", "xin24m", 0, RK3399_CLKGATE_CON(26), 7, GFLAGS),
  1193. GATE(SCLK_TIMER08, "clk_timer08", "xin24m", 0, RK3399_CLKGATE_CON(26), 8, GFLAGS),
  1194. GATE(SCLK_TIMER09, "clk_timer09", "xin24m", 0, RK3399_CLKGATE_CON(26), 9, GFLAGS),
  1195. GATE(SCLK_TIMER10, "clk_timer10", "xin24m", 0, RK3399_CLKGATE_CON(26), 10, GFLAGS),
  1196. GATE(SCLK_TIMER11, "clk_timer11", "xin24m", 0, RK3399_CLKGATE_CON(26), 11, GFLAGS),
  1197. /* clk_test */
  1198. /* clk_test_pre is controlled by CRU_MISC_CON[3] */
  1199. COMPOSITE_NOMUX(0, "clk_test", "clk_test_pre", CLK_IGNORE_UNUSED,
  1200. RK3399_CLKSEL_CON(58), 0, 5, DFLAGS,
  1201. RK3399_CLKGATE_CON(13), 11, GFLAGS),
  1202. /* ddrc */
  1203. GATE(0, "clk_ddrc_lpll_src", "lpll", 0, RK3399_CLKGATE_CON(3),
  1204. 0, GFLAGS),
  1205. GATE(0, "clk_ddrc_bpll_src", "bpll", 0, RK3399_CLKGATE_CON(3),
  1206. 1, GFLAGS),
  1207. GATE(0, "clk_ddrc_dpll_src", "dpll", 0, RK3399_CLKGATE_CON(3),
  1208. 2, GFLAGS),
  1209. GATE(0, "clk_ddrc_gpll_src", "gpll", 0, RK3399_CLKGATE_CON(3),
  1210. 3, GFLAGS),
  1211. COMPOSITE_DDRCLK(SCLK_DDRC, "sclk_ddrc", mux_ddrclk_p, 0,
  1212. RK3399_CLKSEL_CON(6), 4, 2, 0, 0, ROCKCHIP_DDRCLK_SIP),
  1213. };
  1214. static struct rockchip_clk_branch rk3399_clk_pmu_branches[] __initdata = {
  1215. /*
  1216. * PMU CRU Clock-Architecture
  1217. */
  1218. GATE(0, "fclk_cm0s_pmu_ppll_src", "ppll", 0,
  1219. RK3399_PMU_CLKGATE_CON(0), 1, GFLAGS),
  1220. COMPOSITE_NOGATE(FCLK_CM0S_SRC_PMU, "fclk_cm0s_src_pmu", mux_fclk_cm0s_pmu_ppll_p, 0,
  1221. RK3399_PMU_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
  1222. COMPOSITE(SCLK_SPI3_PMU, "clk_spi3_pmu", mux_24m_ppll_p, 0,
  1223. RK3399_PMU_CLKSEL_CON(1), 7, 1, MFLAGS, 0, 7, DFLAGS,
  1224. RK3399_PMU_CLKGATE_CON(0), 2, GFLAGS),
  1225. COMPOSITE(0, "clk_wifi_div", mux_ppll_24m_p, CLK_IGNORE_UNUSED,
  1226. RK3399_PMU_CLKSEL_CON(1), 13, 1, MFLAGS, 8, 5, DFLAGS,
  1227. RK3399_PMU_CLKGATE_CON(0), 8, GFLAGS),
  1228. COMPOSITE_FRACMUX_NOGATE(0, "clk_wifi_frac", "clk_wifi_div", 0,
  1229. RK3399_PMU_CLKSEL_CON(7), 0,
  1230. &rk3399_pmuclk_wifi_fracmux),
  1231. MUX(0, "clk_timer_src_pmu", mux_pll_p, CLK_IGNORE_UNUSED,
  1232. RK3399_PMU_CLKSEL_CON(1), 15, 1, MFLAGS),
  1233. COMPOSITE_NOMUX(SCLK_I2C0_PMU, "clk_i2c0_pmu", "ppll", 0,
  1234. RK3399_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
  1235. RK3399_PMU_CLKGATE_CON(0), 9, GFLAGS),
  1236. COMPOSITE_NOMUX(SCLK_I2C4_PMU, "clk_i2c4_pmu", "ppll", 0,
  1237. RK3399_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
  1238. RK3399_PMU_CLKGATE_CON(0), 10, GFLAGS),
  1239. COMPOSITE_NOMUX(SCLK_I2C8_PMU, "clk_i2c8_pmu", "ppll", 0,
  1240. RK3399_PMU_CLKSEL_CON(2), 8, 7, DFLAGS,
  1241. RK3399_PMU_CLKGATE_CON(0), 11, GFLAGS),
  1242. DIV(0, "clk_32k_suspend_pmu", "xin24m", CLK_IGNORE_UNUSED,
  1243. RK3399_PMU_CLKSEL_CON(4), 0, 10, DFLAGS),
  1244. MUX(0, "clk_testout_2io", mux_clk_testout2_2io_p, CLK_IGNORE_UNUSED,
  1245. RK3399_PMU_CLKSEL_CON(4), 15, 1, MFLAGS),
  1246. COMPOSITE(0, "clk_uart4_div", mux_24m_ppll_p, 0,
  1247. RK3399_PMU_CLKSEL_CON(5), 10, 1, MFLAGS, 0, 7, DFLAGS,
  1248. RK3399_PMU_CLKGATE_CON(0), 5, GFLAGS),
  1249. COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_div", 0,
  1250. RK3399_PMU_CLKSEL_CON(6), 0,
  1251. RK3399_PMU_CLKGATE_CON(0), 6, GFLAGS,
  1252. &rk3399_uart4_pmu_fracmux),
  1253. DIV(PCLK_SRC_PMU, "pclk_pmu_src", "ppll", CLK_IGNORE_UNUSED,
  1254. RK3399_PMU_CLKSEL_CON(0), 0, 5, DFLAGS),
  1255. /* pmu clock gates */
  1256. GATE(SCLK_TIMER12_PMU, "clk_timer0_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 3, GFLAGS),
  1257. GATE(SCLK_TIMER13_PMU, "clk_timer1_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 4, GFLAGS),
  1258. GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(0), 7, GFLAGS),
  1259. GATE(PCLK_PMU, "pclk_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 0, GFLAGS),
  1260. GATE(PCLK_PMUGRF_PMU, "pclk_pmugrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 1, GFLAGS),
  1261. GATE(PCLK_INTMEM1_PMU, "pclk_intmem1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 2, GFLAGS),
  1262. GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 3, GFLAGS),
  1263. GATE(PCLK_GPIO1_PMU, "pclk_gpio1_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 4, GFLAGS),
  1264. GATE(PCLK_SGRF_PMU, "pclk_sgrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 5, GFLAGS),
  1265. GATE(PCLK_NOC_PMU, "pclk_noc_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 6, GFLAGS),
  1266. GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 7, GFLAGS),
  1267. GATE(PCLK_I2C4_PMU, "pclk_i2c4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 8, GFLAGS),
  1268. GATE(PCLK_I2C8_PMU, "pclk_i2c8_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 9, GFLAGS),
  1269. GATE(PCLK_RKPWM_PMU, "pclk_rkpwm_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 10, GFLAGS),
  1270. GATE(PCLK_SPI3_PMU, "pclk_spi3_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 11, GFLAGS),
  1271. GATE(PCLK_TIMER_PMU, "pclk_timer_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 12, GFLAGS),
  1272. GATE(PCLK_MAILBOX_PMU, "pclk_mailbox_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 13, GFLAGS),
  1273. GATE(PCLK_UART4_PMU, "pclk_uart4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 14, GFLAGS),
  1274. GATE(PCLK_WDT_M0_PMU, "pclk_wdt_m0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 15, GFLAGS),
  1275. GATE(FCLK_CM0S_PMU, "fclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 0, GFLAGS),
  1276. GATE(SCLK_CM0S_PMU, "sclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 1, GFLAGS),
  1277. GATE(HCLK_CM0S_PMU, "hclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 2, GFLAGS),
  1278. GATE(DCLK_CM0S_PMU, "dclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 3, GFLAGS),
  1279. GATE(HCLK_NOC_PMU, "hclk_noc_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 5, GFLAGS),
  1280. };
  1281. static const char *const rk3399_cru_critical_clocks[] __initconst = {
  1282. "aclk_cci_pre",
  1283. "aclk_gic",
  1284. "aclk_gic_noc",
  1285. "aclk_hdcp_noc",
  1286. "hclk_hdcp_noc",
  1287. "pclk_hdcp_noc",
  1288. "pclk_perilp0",
  1289. "pclk_perilp0",
  1290. "hclk_perilp0",
  1291. "hclk_perilp0_noc",
  1292. "pclk_perilp1",
  1293. "pclk_perilp1_noc",
  1294. "pclk_perihp",
  1295. "pclk_perihp_noc",
  1296. "hclk_perihp",
  1297. "aclk_perihp",
  1298. "aclk_perihp_noc",
  1299. "aclk_perilp0",
  1300. "aclk_perilp0_noc",
  1301. "hclk_perilp1",
  1302. "hclk_perilp1_noc",
  1303. "aclk_dmac0_perilp",
  1304. "aclk_emmc_noc",
  1305. "gpll_hclk_perilp1_src",
  1306. "gpll_aclk_perilp0_src",
  1307. "gpll_aclk_perihp_src",
  1308. "aclk_vio_noc",
  1309. /* ddrc */
  1310. "sclk_ddrc",
  1311. "armclkl",
  1312. "armclkb",
  1313. };
  1314. static const char *const rk3399_pmucru_critical_clocks[] __initconst = {
  1315. "ppll",
  1316. "pclk_pmu_src",
  1317. "fclk_cm0s_src_pmu",
  1318. "clk_timer_src_pmu",
  1319. "pclk_rkpwm_pmu",
  1320. };
  1321. static void __init rk3399_clk_init(struct device_node *np)
  1322. {
  1323. struct rockchip_clk_provider *ctx;
  1324. void __iomem *reg_base;
  1325. reg_base = of_iomap(np, 0);
  1326. if (!reg_base) {
  1327. pr_err("%s: could not map cru region\n", __func__);
  1328. return;
  1329. }
  1330. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  1331. if (IS_ERR(ctx)) {
  1332. pr_err("%s: rockchip clk init failed\n", __func__);
  1333. iounmap(reg_base);
  1334. return;
  1335. }
  1336. rockchip_clk_register_plls(ctx, rk3399_pll_clks,
  1337. ARRAY_SIZE(rk3399_pll_clks), -1);
  1338. rockchip_clk_register_branches(ctx, rk3399_clk_branches,
  1339. ARRAY_SIZE(rk3399_clk_branches));
  1340. rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
  1341. mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
  1342. &rk3399_cpuclkl_data, rk3399_cpuclkl_rates,
  1343. ARRAY_SIZE(rk3399_cpuclkl_rates));
  1344. rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
  1345. mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
  1346. &rk3399_cpuclkb_data, rk3399_cpuclkb_rates,
  1347. ARRAY_SIZE(rk3399_cpuclkb_rates));
  1348. rockchip_clk_protect_critical(rk3399_cru_critical_clocks,
  1349. ARRAY_SIZE(rk3399_cru_critical_clocks));
  1350. rockchip_register_softrst(np, 21, reg_base + RK3399_SOFTRST_CON(0),
  1351. ROCKCHIP_SOFTRST_HIWORD_MASK);
  1352. rockchip_register_restart_notifier(ctx, RK3399_GLB_SRST_FST, NULL);
  1353. rockchip_clk_of_add_provider(np, ctx);
  1354. }
  1355. CLK_OF_DECLARE(rk3399_cru, "rockchip,rk3399-cru", rk3399_clk_init);
  1356. static void __init rk3399_pmu_clk_init(struct device_node *np)
  1357. {
  1358. struct rockchip_clk_provider *ctx;
  1359. void __iomem *reg_base;
  1360. reg_base = of_iomap(np, 0);
  1361. if (!reg_base) {
  1362. pr_err("%s: could not map cru pmu region\n", __func__);
  1363. return;
  1364. }
  1365. ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
  1366. if (IS_ERR(ctx)) {
  1367. pr_err("%s: rockchip pmu clk init failed\n", __func__);
  1368. iounmap(reg_base);
  1369. return;
  1370. }
  1371. rockchip_clk_register_plls(ctx, rk3399_pmu_pll_clks,
  1372. ARRAY_SIZE(rk3399_pmu_pll_clks), -1);
  1373. rockchip_clk_register_branches(ctx, rk3399_clk_pmu_branches,
  1374. ARRAY_SIZE(rk3399_clk_pmu_branches));
  1375. rockchip_clk_protect_critical(rk3399_pmucru_critical_clocks,
  1376. ARRAY_SIZE(rk3399_pmucru_critical_clocks));
  1377. rockchip_register_softrst(np, 2, reg_base + RK3399_PMU_SOFTRST_CON(0),
  1378. ROCKCHIP_SOFTRST_HIWORD_MASK);
  1379. rockchip_clk_of_add_provider(np, ctx);
  1380. }
  1381. CLK_OF_DECLARE(rk3399_cru_pmu, "rockchip,rk3399-pmucru", rk3399_pmu_clk_init);
  1382. struct clk_rk3399_inits {
  1383. void (*inits)(struct device_node *np);
  1384. };
  1385. static const struct clk_rk3399_inits clk_rk3399_pmucru_init = {
  1386. .inits = rk3399_pmu_clk_init,
  1387. };
  1388. static const struct clk_rk3399_inits clk_rk3399_cru_init = {
  1389. .inits = rk3399_clk_init,
  1390. };
  1391. static const struct of_device_id clk_rk3399_match_table[] = {
  1392. {
  1393. .compatible = "rockchip,rk3399-cru",
  1394. .data = &clk_rk3399_cru_init,
  1395. }, {
  1396. .compatible = "rockchip,rk3399-pmucru",
  1397. .data = &clk_rk3399_pmucru_init,
  1398. },
  1399. { }
  1400. };
  1401. static int __init clk_rk3399_probe(struct platform_device *pdev)
  1402. {
  1403. struct device_node *np = pdev->dev.of_node;
  1404. const struct of_device_id *match;
  1405. const struct clk_rk3399_inits *init_data;
  1406. match = of_match_device(clk_rk3399_match_table, &pdev->dev);
  1407. if (!match || !match->data)
  1408. return -EINVAL;
  1409. init_data = match->data;
  1410. if (init_data->inits)
  1411. init_data->inits(np);
  1412. return 0;
  1413. }
  1414. static struct platform_driver clk_rk3399_driver = {
  1415. .driver = {
  1416. .name = "clk-rk3399",
  1417. .of_match_table = clk_rk3399_match_table,
  1418. .suppress_bind_attrs = true,
  1419. },
  1420. };
  1421. builtin_platform_driver_probe(clk_rk3399_driver, clk_rk3399_probe);