clk-rk3308.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2019 Rockchip Electronics Co. Ltd.
  4. * Author: Finley Xiao <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/io.h>
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/syscore_ops.h>
  11. #include <dt-bindings/clock/rk3308-cru.h>
  12. #include "clk.h"
  13. #define RK3308_GRF_SOC_STATUS0 0x380
  14. enum rk3308_plls {
  15. apll, dpll, vpll0, vpll1,
  16. };
  17. static struct rockchip_pll_rate_table rk3308_pll_rates[] = {
  18. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  19. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  20. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  21. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  22. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  23. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  24. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  25. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  26. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  27. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  28. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  38. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  39. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  40. RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
  41. RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
  42. RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
  43. RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
  44. RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
  45. RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
  46. RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
  47. RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
  48. RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
  49. RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
  50. RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
  51. RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
  52. RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
  53. RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0),
  54. RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
  55. RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
  56. RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
  57. RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
  58. RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
  59. RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
  60. RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
  61. RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
  62. { /* sentinel */ },
  63. };
  64. #define RK3308_DIV_ACLKM_MASK 0x7
  65. #define RK3308_DIV_ACLKM_SHIFT 12
  66. #define RK3308_DIV_PCLK_DBG_MASK 0xf
  67. #define RK3308_DIV_PCLK_DBG_SHIFT 8
  68. #define RK3308_CLKSEL0(_aclk_core, _pclk_dbg) \
  69. { \
  70. .reg = RK3308_CLKSEL_CON(0), \
  71. .val = HIWORD_UPDATE(_aclk_core, RK3308_DIV_ACLKM_MASK, \
  72. RK3308_DIV_ACLKM_SHIFT) | \
  73. HIWORD_UPDATE(_pclk_dbg, RK3308_DIV_PCLK_DBG_MASK, \
  74. RK3308_DIV_PCLK_DBG_SHIFT), \
  75. }
  76. #define RK3308_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \
  77. { \
  78. .prate = _prate, \
  79. .divs = { \
  80. RK3308_CLKSEL0(_aclk_core, _pclk_dbg), \
  81. }, \
  82. }
  83. static struct rockchip_cpuclk_rate_table rk3308_cpuclk_rates[] __initdata = {
  84. RK3308_CPUCLK_RATE(1608000000, 1, 7),
  85. RK3308_CPUCLK_RATE(1512000000, 1, 7),
  86. RK3308_CPUCLK_RATE(1488000000, 1, 5),
  87. RK3308_CPUCLK_RATE(1416000000, 1, 5),
  88. RK3308_CPUCLK_RATE(1392000000, 1, 5),
  89. RK3308_CPUCLK_RATE(1296000000, 1, 5),
  90. RK3308_CPUCLK_RATE(1200000000, 1, 5),
  91. RK3308_CPUCLK_RATE(1104000000, 1, 5),
  92. RK3308_CPUCLK_RATE(1008000000, 1, 5),
  93. RK3308_CPUCLK_RATE(912000000, 1, 5),
  94. RK3308_CPUCLK_RATE(816000000, 1, 3),
  95. RK3308_CPUCLK_RATE(696000000, 1, 3),
  96. RK3308_CPUCLK_RATE(600000000, 1, 3),
  97. RK3308_CPUCLK_RATE(408000000, 1, 1),
  98. RK3308_CPUCLK_RATE(312000000, 1, 1),
  99. RK3308_CPUCLK_RATE(216000000, 1, 1),
  100. RK3308_CPUCLK_RATE(96000000, 1, 1),
  101. };
  102. static const struct rockchip_cpuclk_reg_data rk3308_cpuclk_data = {
  103. .core_reg[0] = RK3308_CLKSEL_CON(0),
  104. .div_core_shift[0] = 0,
  105. .div_core_mask[0] = 0xf,
  106. .num_cores = 1,
  107. .mux_core_alt = 1,
  108. .mux_core_main = 0,
  109. .mux_core_shift = 6,
  110. .mux_core_mask = 0x3,
  111. };
  112. PNAME(mux_pll_p) = { "xin24m" };
  113. PNAME(mux_usb480m_p) = { "xin24m", "usb480m_phy", "clk_rtc32k" };
  114. PNAME(mux_armclk_p) = { "apll_core", "vpll0_core", "vpll1_core" };
  115. PNAME(mux_dpll_vpll0_p) = { "dpll", "vpll0" };
  116. PNAME(mux_dpll_vpll0_xin24m_p) = { "dpll", "vpll0", "xin24m" };
  117. PNAME(mux_dpll_vpll0_vpll1_p) = { "dpll", "vpll0", "vpll1" };
  118. PNAME(mux_dpll_vpll0_vpll1_xin24m_p) = { "dpll", "vpll0", "vpll1", "xin24m" };
  119. PNAME(mux_dpll_vpll0_vpll1_usb480m_xin24m_p) = { "dpll", "vpll0", "vpll1", "usb480m", "xin24m" };
  120. PNAME(mux_vpll0_vpll1_p) = { "vpll0", "vpll1" };
  121. PNAME(mux_vpll0_vpll1_xin24m_p) = { "vpll0", "vpll1", "xin24m" };
  122. PNAME(mux_uart0_p) = { "clk_uart0_src", "dummy", "clk_uart0_frac" };
  123. PNAME(mux_uart1_p) = { "clk_uart1_src", "dummy", "clk_uart1_frac" };
  124. PNAME(mux_uart2_p) = { "clk_uart2_src", "dummy", "clk_uart2_frac" };
  125. PNAME(mux_uart3_p) = { "clk_uart3_src", "dummy", "clk_uart3_frac" };
  126. PNAME(mux_uart4_p) = { "clk_uart4_src", "dummy", "clk_uart4_frac" };
  127. PNAME(mux_dclk_vop_p) = { "dclk_vop_src", "dclk_vop_frac", "xin24m" };
  128. PNAME(mux_nandc_p) = { "clk_nandc_div", "clk_nandc_div50" };
  129. PNAME(mux_sdmmc_p) = { "clk_sdmmc_div", "clk_sdmmc_div50" };
  130. PNAME(mux_sdio_p) = { "clk_sdio_div", "clk_sdio_div50" };
  131. PNAME(mux_emmc_p) = { "clk_emmc_div", "clk_emmc_div50" };
  132. PNAME(mux_mac_p) = { "clk_mac_src", "mac_clkin" };
  133. PNAME(mux_mac_rmii_sel_p) = { "clk_mac_rx_tx_div20", "clk_mac_rx_tx_div2" };
  134. PNAME(mux_ddrstdby_p) = { "clk_ddrphy1x_out", "clk_ddr_stdby_div4" };
  135. PNAME(mux_rtc32k_p) = { "xin32k", "clk_pvtm_32k", "clk_rtc32k_frac", "clk_rtc32k_div" };
  136. PNAME(mux_usbphy_ref_p) = { "xin24m", "clk_usbphy_ref_src" };
  137. PNAME(mux_wifi_src_p) = { "clk_wifi_dpll", "clk_wifi_vpll0" };
  138. PNAME(mux_wifi_p) = { "clk_wifi_osc", "clk_wifi_src" };
  139. PNAME(mux_pdm_p) = { "clk_pdm_src", "clk_pdm_frac" };
  140. PNAME(mux_i2s0_8ch_tx_p) = { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "mclk_i2s0_8ch_in" };
  141. PNAME(mux_i2s0_8ch_tx_rx_p) = { "clk_i2s0_8ch_tx_mux", "clk_i2s0_8ch_rx_mux"};
  142. PNAME(mux_i2s0_8ch_tx_out_p) = { "clk_i2s0_8ch_tx", "xin12m" };
  143. PNAME(mux_i2s0_8ch_rx_p) = { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "mclk_i2s0_8ch_in" };
  144. PNAME(mux_i2s0_8ch_rx_tx_p) = { "clk_i2s0_8ch_rx_mux", "clk_i2s0_8ch_tx_mux"};
  145. PNAME(mux_i2s1_8ch_tx_p) = { "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "mclk_i2s1_8ch_in" };
  146. PNAME(mux_i2s1_8ch_tx_rx_p) = { "clk_i2s1_8ch_tx_mux", "clk_i2s1_8ch_rx_mux"};
  147. PNAME(mux_i2s1_8ch_tx_out_p) = { "clk_i2s1_8ch_tx", "xin12m" };
  148. PNAME(mux_i2s1_8ch_rx_p) = { "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "mclk_i2s1_8ch_in" };
  149. PNAME(mux_i2s1_8ch_rx_tx_p) = { "clk_i2s1_8ch_rx_mux", "clk_i2s1_8ch_tx_mux"};
  150. PNAME(mux_i2s2_8ch_tx_p) = { "clk_i2s2_8ch_tx_src", "clk_i2s2_8ch_tx_frac", "mclk_i2s2_8ch_in" };
  151. PNAME(mux_i2s2_8ch_tx_rx_p) = { "clk_i2s2_8ch_tx_mux", "clk_i2s2_8ch_rx_mux"};
  152. PNAME(mux_i2s2_8ch_tx_out_p) = { "clk_i2s2_8ch_tx", "xin12m" };
  153. PNAME(mux_i2s2_8ch_rx_p) = { "clk_i2s2_8ch_rx_src", "clk_i2s2_8ch_rx_frac", "mclk_i2s2_8ch_in" };
  154. PNAME(mux_i2s2_8ch_rx_tx_p) = { "clk_i2s2_8ch_rx_mux", "clk_i2s2_8ch_tx_mux"};
  155. PNAME(mux_i2s3_8ch_tx_p) = { "clk_i2s3_8ch_tx_src", "clk_i2s3_8ch_tx_frac", "mclk_i2s3_8ch_in" };
  156. PNAME(mux_i2s3_8ch_tx_rx_p) = { "clk_i2s3_8ch_tx_mux", "clk_i2s3_8ch_rx_mux"};
  157. PNAME(mux_i2s3_8ch_tx_out_p) = { "clk_i2s3_8ch_tx", "xin12m" };
  158. PNAME(mux_i2s3_8ch_rx_p) = { "clk_i2s3_8ch_rx_src", "clk_i2s3_8ch_rx_frac", "mclk_i2s3_8ch_in" };
  159. PNAME(mux_i2s3_8ch_rx_tx_p) = { "clk_i2s3_8ch_rx_mux", "clk_i2s3_8ch_tx_mux"};
  160. PNAME(mux_i2s0_2ch_p) = { "clk_i2s0_2ch_src", "clk_i2s0_2ch_frac", "mclk_i2s0_2ch_in" };
  161. PNAME(mux_i2s0_2ch_out_p) = { "clk_i2s0_2ch", "xin12m" };
  162. PNAME(mux_i2s1_2ch_p) = { "clk_i2s1_2ch_src", "clk_i2s1_2ch_frac", "mclk_i2s1_2ch_in"};
  163. PNAME(mux_i2s1_2ch_out_p) = { "clk_i2s1_2ch", "xin12m" };
  164. PNAME(mux_spdif_tx_src_p) = { "clk_spdif_tx_div", "clk_spdif_tx_div50" };
  165. PNAME(mux_spdif_tx_p) = { "clk_spdif_tx_src", "clk_spdif_tx_frac", "mclk_i2s0_2ch_in" };
  166. PNAME(mux_spdif_rx_src_p) = { "clk_spdif_rx_div", "clk_spdif_rx_div50" };
  167. PNAME(mux_spdif_rx_p) = { "clk_spdif_rx_src", "clk_spdif_rx_frac" };
  168. static struct rockchip_pll_clock rk3308_pll_clks[] __initdata = {
  169. [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
  170. 0, RK3308_PLL_CON(0),
  171. RK3308_MODE_CON, 0, 0, 0, rk3308_pll_rates),
  172. [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
  173. 0, RK3308_PLL_CON(8),
  174. RK3308_MODE_CON, 2, 1, 0, rk3308_pll_rates),
  175. [vpll0] = PLL(pll_rk3328, PLL_VPLL0, "vpll0", mux_pll_p,
  176. 0, RK3308_PLL_CON(16),
  177. RK3308_MODE_CON, 4, 2, 0, rk3308_pll_rates),
  178. [vpll1] = PLL(pll_rk3328, PLL_VPLL1, "vpll1", mux_pll_p,
  179. 0, RK3308_PLL_CON(24),
  180. RK3308_MODE_CON, 6, 3, 0, rk3308_pll_rates),
  181. };
  182. #define MFLAGS CLK_MUX_HIWORD_MASK
  183. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  184. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  185. static struct rockchip_clk_branch rk3308_uart0_fracmux __initdata =
  186. MUX(0, "clk_uart0_mux", mux_uart0_p, CLK_SET_RATE_PARENT,
  187. RK3308_CLKSEL_CON(11), 14, 2, MFLAGS);
  188. static struct rockchip_clk_branch rk3308_uart1_fracmux __initdata =
  189. MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
  190. RK3308_CLKSEL_CON(14), 14, 2, MFLAGS);
  191. static struct rockchip_clk_branch rk3308_uart2_fracmux __initdata =
  192. MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
  193. RK3308_CLKSEL_CON(17), 14, 2, MFLAGS);
  194. static struct rockchip_clk_branch rk3308_uart3_fracmux __initdata =
  195. MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
  196. RK3308_CLKSEL_CON(20), 14, 2, MFLAGS);
  197. static struct rockchip_clk_branch rk3308_uart4_fracmux __initdata =
  198. MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
  199. RK3308_CLKSEL_CON(23), 14, 2, MFLAGS);
  200. static struct rockchip_clk_branch rk3308_dclk_vop_fracmux __initdata =
  201. MUX(0, "dclk_vop_mux", mux_dclk_vop_p, CLK_SET_RATE_PARENT,
  202. RK3308_CLKSEL_CON(8), 14, 2, MFLAGS);
  203. static struct rockchip_clk_branch rk3308_rtc32k_fracmux __initdata =
  204. MUX(SCLK_RTC32K, "clk_rtc32k", mux_rtc32k_p, CLK_SET_RATE_PARENT,
  205. RK3308_CLKSEL_CON(2), 8, 2, MFLAGS);
  206. static struct rockchip_clk_branch rk3308_pdm_fracmux __initdata =
  207. MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT,
  208. RK3308_CLKSEL_CON(46), 15, 1, MFLAGS);
  209. static struct rockchip_clk_branch rk3308_i2s0_8ch_tx_fracmux __initdata =
  210. MUX(SCLK_I2S0_8CH_TX_MUX, "clk_i2s0_8ch_tx_mux", mux_i2s0_8ch_tx_p, CLK_SET_RATE_PARENT,
  211. RK3308_CLKSEL_CON(52), 10, 2, MFLAGS);
  212. static struct rockchip_clk_branch rk3308_i2s0_8ch_rx_fracmux __initdata =
  213. MUX(SCLK_I2S0_8CH_RX_MUX, "clk_i2s0_8ch_rx_mux", mux_i2s0_8ch_rx_p, CLK_SET_RATE_PARENT,
  214. RK3308_CLKSEL_CON(54), 10, 2, MFLAGS);
  215. static struct rockchip_clk_branch rk3308_i2s1_8ch_tx_fracmux __initdata =
  216. MUX(SCLK_I2S1_8CH_TX_MUX, "clk_i2s1_8ch_tx_mux", mux_i2s1_8ch_tx_p, CLK_SET_RATE_PARENT,
  217. RK3308_CLKSEL_CON(56), 10, 2, MFLAGS);
  218. static struct rockchip_clk_branch rk3308_i2s1_8ch_rx_fracmux __initdata =
  219. MUX(SCLK_I2S1_8CH_RX_MUX, "clk_i2s1_8ch_rx_mux", mux_i2s1_8ch_rx_p, CLK_SET_RATE_PARENT,
  220. RK3308_CLKSEL_CON(58), 10, 2, MFLAGS);
  221. static struct rockchip_clk_branch rk3308_i2s2_8ch_tx_fracmux __initdata =
  222. MUX(SCLK_I2S2_8CH_TX_MUX, "clk_i2s2_8ch_tx_mux", mux_i2s2_8ch_tx_p, CLK_SET_RATE_PARENT,
  223. RK3308_CLKSEL_CON(60), 10, 2, MFLAGS);
  224. static struct rockchip_clk_branch rk3308_i2s2_8ch_rx_fracmux __initdata =
  225. MUX(SCLK_I2S2_8CH_RX_MUX, "clk_i2s2_8ch_rx_mux", mux_i2s2_8ch_rx_p, CLK_SET_RATE_PARENT,
  226. RK3308_CLKSEL_CON(62), 10, 2, MFLAGS);
  227. static struct rockchip_clk_branch rk3308_i2s3_8ch_tx_fracmux __initdata =
  228. MUX(SCLK_I2S3_8CH_TX_MUX, "clk_i2s3_8ch_tx_mux", mux_i2s3_8ch_tx_p, CLK_SET_RATE_PARENT,
  229. RK3308_CLKSEL_CON(64), 10, 2, MFLAGS);
  230. static struct rockchip_clk_branch rk3308_i2s3_8ch_rx_fracmux __initdata =
  231. MUX(SCLK_I2S3_8CH_RX_MUX, "clk_i2s3_8ch_rx_mux", mux_i2s3_8ch_rx_p, CLK_SET_RATE_PARENT,
  232. RK3308_CLKSEL_CON(66), 10, 2, MFLAGS);
  233. static struct rockchip_clk_branch rk3308_i2s0_2ch_fracmux __initdata =
  234. MUX(0, "clk_i2s0_2ch_mux", mux_i2s0_2ch_p, CLK_SET_RATE_PARENT,
  235. RK3308_CLKSEL_CON(68), 10, 2, MFLAGS);
  236. static struct rockchip_clk_branch rk3308_i2s1_2ch_fracmux __initdata =
  237. MUX(0, "clk_i2s1_2ch_mux", mux_i2s1_2ch_p, CLK_SET_RATE_PARENT,
  238. RK3308_CLKSEL_CON(70), 10, 2, MFLAGS);
  239. static struct rockchip_clk_branch rk3308_spdif_tx_fracmux __initdata =
  240. MUX(0, "clk_spdif_tx_mux", mux_spdif_tx_p, CLK_SET_RATE_PARENT,
  241. RK3308_CLKSEL_CON(48), 14, 2, MFLAGS);
  242. static struct rockchip_clk_branch rk3308_spdif_rx_fracmux __initdata =
  243. MUX(0, "clk_spdif_rx_mux", mux_spdif_rx_p, CLK_SET_RATE_PARENT,
  244. RK3308_CLKSEL_CON(50), 15, 1, MFLAGS);
  245. static struct rockchip_clk_branch rk3308_clk_branches[] __initdata = {
  246. /*
  247. * Clock-Architecture Diagram 1
  248. */
  249. MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
  250. RK3308_MODE_CON, 8, 2, MFLAGS),
  251. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  252. /*
  253. * Clock-Architecture Diagram 2
  254. */
  255. GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
  256. RK3308_CLKGATE_CON(0), 0, GFLAGS),
  257. GATE(0, "vpll0_core", "vpll0", CLK_IGNORE_UNUSED,
  258. RK3308_CLKGATE_CON(0), 0, GFLAGS),
  259. GATE(0, "vpll1_core", "vpll1", CLK_IGNORE_UNUSED,
  260. RK3308_CLKGATE_CON(0), 0, GFLAGS),
  261. COMPOSITE_NOMUX(0, "pclk_core_dbg", "armclk", CLK_IGNORE_UNUSED,
  262. RK3308_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  263. RK3308_CLKGATE_CON(0), 2, GFLAGS),
  264. COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
  265. RK3308_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  266. RK3308_CLKGATE_CON(0), 1, GFLAGS),
  267. GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
  268. RK3308_CLKGATE_CON(0), 3, GFLAGS),
  269. GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
  270. RK3308_CLKGATE_CON(0), 4, GFLAGS),
  271. /*
  272. * Clock-Architecture Diagram 3
  273. */
  274. COMPOSITE_NODIV(ACLK_BUS_SRC, "clk_bus_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
  275. RK3308_CLKSEL_CON(5), 6, 2, MFLAGS,
  276. RK3308_CLKGATE_CON(1), 0, GFLAGS),
  277. COMPOSITE_NOMUX(PCLK_BUS, "pclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
  278. RK3308_CLKSEL_CON(6), 8, 5, DFLAGS,
  279. RK3308_CLKGATE_CON(1), 3, GFLAGS),
  280. GATE(PCLK_DDR, "pclk_ddr", "pclk_bus", CLK_IGNORE_UNUSED,
  281. RK3308_CLKGATE_CON(4), 15, GFLAGS),
  282. COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
  283. RK3308_CLKSEL_CON(6), 0, 5, DFLAGS,
  284. RK3308_CLKGATE_CON(1), 2, GFLAGS),
  285. COMPOSITE_NOMUX(ACLK_BUS, "aclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
  286. RK3308_CLKSEL_CON(5), 0, 5, DFLAGS,
  287. RK3308_CLKGATE_CON(1), 1, GFLAGS),
  288. COMPOSITE(0, "clk_uart0_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
  289. RK3308_CLKSEL_CON(10), 13, 3, MFLAGS, 0, 5, DFLAGS,
  290. RK3308_CLKGATE_CON(1), 9, GFLAGS),
  291. COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_src", CLK_SET_RATE_PARENT,
  292. RK3308_CLKSEL_CON(12), 0,
  293. RK3308_CLKGATE_CON(1), 11, GFLAGS,
  294. &rk3308_uart0_fracmux),
  295. GATE(SCLK_UART0, "clk_uart0", "clk_uart0_mux", 0,
  296. RK3308_CLKGATE_CON(1), 12, GFLAGS),
  297. COMPOSITE(0, "clk_uart1_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
  298. RK3308_CLKSEL_CON(13), 13, 3, MFLAGS, 0, 5, DFLAGS,
  299. RK3308_CLKGATE_CON(1), 13, GFLAGS),
  300. COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
  301. RK3308_CLKSEL_CON(15), 0,
  302. RK3308_CLKGATE_CON(1), 15, GFLAGS,
  303. &rk3308_uart1_fracmux),
  304. GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", 0,
  305. RK3308_CLKGATE_CON(2), 0, GFLAGS),
  306. COMPOSITE(0, "clk_uart2_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
  307. RK3308_CLKSEL_CON(16), 13, 3, MFLAGS, 0, 5, DFLAGS,
  308. RK3308_CLKGATE_CON(2), 1, GFLAGS),
  309. COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
  310. RK3308_CLKSEL_CON(18), 0,
  311. RK3308_CLKGATE_CON(2), 3, GFLAGS,
  312. &rk3308_uart2_fracmux),
  313. GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", CLK_SET_RATE_PARENT,
  314. RK3308_CLKGATE_CON(2), 4, GFLAGS),
  315. COMPOSITE(0, "clk_uart3_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
  316. RK3308_CLKSEL_CON(19), 13, 3, MFLAGS, 0, 5, DFLAGS,
  317. RK3308_CLKGATE_CON(2), 5, GFLAGS),
  318. COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
  319. RK3308_CLKSEL_CON(21), 0,
  320. RK3308_CLKGATE_CON(2), 7, GFLAGS,
  321. &rk3308_uart3_fracmux),
  322. GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", 0,
  323. RK3308_CLKGATE_CON(2), 8, GFLAGS),
  324. COMPOSITE(0, "clk_uart4_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
  325. RK3308_CLKSEL_CON(22), 13, 3, MFLAGS, 0, 5, DFLAGS,
  326. RK3308_CLKGATE_CON(2), 9, GFLAGS),
  327. COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
  328. RK3308_CLKSEL_CON(24), 0,
  329. RK3308_CLKGATE_CON(2), 11, GFLAGS,
  330. &rk3308_uart4_fracmux),
  331. GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", 0,
  332. RK3308_CLKGATE_CON(2), 12, GFLAGS),
  333. COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_dpll_vpll0_xin24m_p, 0,
  334. RK3308_CLKSEL_CON(25), 14, 2, MFLAGS, 0, 7, DFLAGS,
  335. RK3308_CLKGATE_CON(2), 13, GFLAGS),
  336. COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_dpll_vpll0_xin24m_p, 0,
  337. RK3308_CLKSEL_CON(26), 14, 2, MFLAGS, 0, 7, DFLAGS,
  338. RK3308_CLKGATE_CON(2), 14, GFLAGS),
  339. COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_dpll_vpll0_xin24m_p, 0,
  340. RK3308_CLKSEL_CON(27), 14, 2, MFLAGS, 0, 7, DFLAGS,
  341. RK3308_CLKGATE_CON(2), 15, GFLAGS),
  342. COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_dpll_vpll0_xin24m_p, 0,
  343. RK3308_CLKSEL_CON(28), 14, 2, MFLAGS, 0, 7, DFLAGS,
  344. RK3308_CLKGATE_CON(3), 0, GFLAGS),
  345. COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_dpll_vpll0_xin24m_p, 0,
  346. RK3308_CLKSEL_CON(29), 14, 2, MFLAGS, 0, 7, DFLAGS,
  347. RK3308_CLKGATE_CON(3), 1, GFLAGS),
  348. COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_dpll_vpll0_xin24m_p, 0,
  349. RK3308_CLKSEL_CON(74), 14, 2, MFLAGS, 0, 7, DFLAGS,
  350. RK3308_CLKGATE_CON(15), 0, GFLAGS),
  351. COMPOSITE(SCLK_PWM2, "clk_pwm2", mux_dpll_vpll0_xin24m_p, 0,
  352. RK3308_CLKSEL_CON(75), 14, 2, MFLAGS, 0, 7, DFLAGS,
  353. RK3308_CLKGATE_CON(15), 1, GFLAGS),
  354. COMPOSITE(SCLK_SPI0, "clk_spi0", mux_dpll_vpll0_xin24m_p, 0,
  355. RK3308_CLKSEL_CON(30), 14, 2, MFLAGS, 0, 7, DFLAGS,
  356. RK3308_CLKGATE_CON(3), 2, GFLAGS),
  357. COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
  358. RK3308_CLKSEL_CON(31), 14, 2, MFLAGS, 0, 7, DFLAGS,
  359. RK3308_CLKGATE_CON(3), 3, GFLAGS),
  360. COMPOSITE(SCLK_SPI2, "clk_spi2", mux_dpll_vpll0_xin24m_p, 0,
  361. RK3308_CLKSEL_CON(32), 14, 2, MFLAGS, 0, 7, DFLAGS,
  362. RK3308_CLKGATE_CON(3), 4, GFLAGS),
  363. GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
  364. RK3308_CLKGATE_CON(3), 10, GFLAGS),
  365. GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
  366. RK3308_CLKGATE_CON(3), 11, GFLAGS),
  367. GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
  368. RK3308_CLKGATE_CON(3), 12, GFLAGS),
  369. GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
  370. RK3308_CLKGATE_CON(3), 13, GFLAGS),
  371. GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
  372. RK3308_CLKGATE_CON(3), 14, GFLAGS),
  373. GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
  374. RK3308_CLKGATE_CON(3), 15, GFLAGS),
  375. COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0,
  376. RK3308_CLKSEL_CON(33), 0, 11, DFLAGS,
  377. RK3308_CLKGATE_CON(3), 5, GFLAGS),
  378. COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
  379. RK3308_CLKSEL_CON(34), 0, 11, DFLAGS,
  380. RK3308_CLKGATE_CON(3), 6, GFLAGS),
  381. COMPOSITE_NOMUX(SCLK_OTP, "clk_otp", "xin24m", 0,
  382. RK3308_CLKSEL_CON(35), 0, 4, DFLAGS,
  383. RK3308_CLKGATE_CON(3), 7, GFLAGS),
  384. COMPOSITE_NOMUX(SCLK_OTP_USR, "clk_otp_usr", "clk_otp", 0,
  385. RK3308_CLKSEL_CON(35), 4, 2, DFLAGS,
  386. RK3308_CLKGATE_CON(3), 8, GFLAGS),
  387. GATE(SCLK_CPU_BOOST, "clk_cpu_boost", "xin24m", CLK_IGNORE_UNUSED,
  388. RK3308_CLKGATE_CON(3), 9, GFLAGS),
  389. COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_dpll_vpll0_vpll1_p, 0,
  390. RK3308_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
  391. RK3308_CLKGATE_CON(1), 4, GFLAGS),
  392. COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_dpll_vpll0_vpll1_p, 0,
  393. RK3308_CLKSEL_CON(7), 14, 2, MFLAGS, 8, 5, DFLAGS,
  394. RK3308_CLKGATE_CON(1), 5, GFLAGS),
  395. COMPOSITE(0, "dclk_vop_src", mux_dpll_vpll0_vpll1_p, 0,
  396. RK3308_CLKSEL_CON(8), 10, 2, MFLAGS, 0, 8, DFLAGS,
  397. RK3308_CLKGATE_CON(1), 6, GFLAGS),
  398. COMPOSITE_FRACMUX(0, "dclk_vop_frac", "dclk_vop_src", CLK_SET_RATE_PARENT,
  399. RK3308_CLKSEL_CON(9), 0,
  400. RK3308_CLKGATE_CON(1), 7, GFLAGS,
  401. &rk3308_dclk_vop_fracmux),
  402. GATE(DCLK_VOP, "dclk_vop", "dclk_vop_mux", 0,
  403. RK3308_CLKGATE_CON(1), 8, GFLAGS),
  404. /*
  405. * Clock-Architecture Diagram 4
  406. */
  407. COMPOSITE_NODIV(ACLK_PERI_SRC, "clk_peri_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
  408. RK3308_CLKSEL_CON(36), 6, 2, MFLAGS,
  409. RK3308_CLKGATE_CON(8), 0, GFLAGS),
  410. COMPOSITE_NOMUX(ACLK_PERI, "aclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
  411. RK3308_CLKSEL_CON(36), 0, 5, DFLAGS,
  412. RK3308_CLKGATE_CON(8), 1, GFLAGS),
  413. COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
  414. RK3308_CLKSEL_CON(37), 0, 5, DFLAGS,
  415. RK3308_CLKGATE_CON(8), 2, GFLAGS),
  416. COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
  417. RK3308_CLKSEL_CON(37), 8, 5, DFLAGS,
  418. RK3308_CLKGATE_CON(8), 3, GFLAGS),
  419. COMPOSITE(SCLK_NANDC_DIV, "clk_nandc_div", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
  420. RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
  421. RK3308_CLKGATE_CON(8), 4, GFLAGS),
  422. COMPOSITE(SCLK_NANDC_DIV50, "clk_nandc_div50", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
  423. RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
  424. RK3308_CLKGATE_CON(8), 4, GFLAGS),
  425. COMPOSITE_NODIV(SCLK_NANDC, "clk_nandc", mux_nandc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  426. RK3308_CLKSEL_CON(38), 15, 1, MFLAGS,
  427. RK3308_CLKGATE_CON(8), 5, GFLAGS),
  428. COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  429. RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
  430. RK3308_CLKGATE_CON(8), 6, GFLAGS),
  431. COMPOSITE(SCLK_SDMMC_DIV50, "clk_sdmmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  432. RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
  433. RK3308_CLKGATE_CON(8), 6, GFLAGS),
  434. COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  435. RK3308_CLKSEL_CON(39), 15, 1, MFLAGS,
  436. RK3308_CLKGATE_CON(8), 7, GFLAGS),
  437. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", RK3308_SDMMC_CON0, 1),
  438. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", RK3308_SDMMC_CON1, 1),
  439. COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  440. RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
  441. RK3308_CLKGATE_CON(8), 8, GFLAGS),
  442. COMPOSITE(SCLK_SDIO_DIV50, "clk_sdio_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  443. RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
  444. RK3308_CLKGATE_CON(8), 8, GFLAGS),
  445. COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  446. RK3308_CLKSEL_CON(40), 15, 1, MFLAGS,
  447. RK3308_CLKGATE_CON(8), 9, GFLAGS),
  448. MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", RK3308_SDIO_CON0, 1),
  449. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", RK3308_SDIO_CON1, 1),
  450. COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  451. RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
  452. RK3308_CLKGATE_CON(8), 10, GFLAGS),
  453. COMPOSITE(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  454. RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
  455. RK3308_CLKGATE_CON(8), 10, GFLAGS),
  456. COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  457. RK3308_CLKSEL_CON(41), 15, 1, MFLAGS,
  458. RK3308_CLKGATE_CON(8), 11, GFLAGS),
  459. MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", RK3308_EMMC_CON0, 1),
  460. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", RK3308_EMMC_CON1, 1),
  461. COMPOSITE(SCLK_SFC, "clk_sfc", mux_dpll_vpll0_vpll1_p, 0,
  462. RK3308_CLKSEL_CON(42), 14, 2, MFLAGS, 0, 7, DFLAGS,
  463. RK3308_CLKGATE_CON(8), 12, GFLAGS),
  464. GATE(SCLK_OTG_ADP, "clk_otg_adp", "clk_rtc32k", 0,
  465. RK3308_CLKGATE_CON(8), 13, GFLAGS),
  466. COMPOSITE(SCLK_MAC_SRC, "clk_mac_src", mux_dpll_vpll0_vpll1_p, 0,
  467. RK3308_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS,
  468. RK3308_CLKGATE_CON(8), 14, GFLAGS),
  469. MUX(SCLK_MAC, "clk_mac", mux_mac_p, CLK_SET_RATE_PARENT,
  470. RK3308_CLKSEL_CON(43), 14, 1, MFLAGS),
  471. GATE(SCLK_MAC_REF, "clk_mac_ref", "clk_mac", 0,
  472. RK3308_CLKGATE_CON(9), 1, GFLAGS),
  473. GATE(SCLK_MAC_RX_TX, "clk_mac_rx_tx", "clk_mac", 0,
  474. RK3308_CLKGATE_CON(9), 0, GFLAGS),
  475. FACTOR(0, "clk_mac_rx_tx_div2", "clk_mac_rx_tx", 0, 1, 2),
  476. FACTOR(0, "clk_mac_rx_tx_div20", "clk_mac_rx_tx", 0, 1, 20),
  477. MUX(SCLK_MAC_RMII, "clk_mac_rmii_sel", mux_mac_rmii_sel_p, CLK_SET_RATE_PARENT,
  478. RK3308_CLKSEL_CON(43), 15, 1, MFLAGS),
  479. COMPOSITE(SCLK_OWIRE, "clk_owire", mux_dpll_vpll0_xin24m_p, 0,
  480. RK3308_CLKSEL_CON(44), 14, 2, MFLAGS, 8, 6, DFLAGS,
  481. RK3308_CLKGATE_CON(8), 15, GFLAGS),
  482. /*
  483. * Clock-Architecture Diagram 5
  484. */
  485. GATE(0, "clk_ddr_mon_timer", "xin24m", CLK_IGNORE_UNUSED,
  486. RK3308_CLKGATE_CON(0), 12, GFLAGS),
  487. GATE(0, "clk_ddr_mon", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
  488. RK3308_CLKGATE_CON(4), 10, GFLAGS),
  489. GATE(0, "clk_ddr_upctrl", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
  490. RK3308_CLKGATE_CON(4), 11, GFLAGS),
  491. GATE(0, "clk_ddr_msch", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
  492. RK3308_CLKGATE_CON(4), 12, GFLAGS),
  493. GATE(0, "clk_ddr_msch_peribus", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
  494. RK3308_CLKGATE_CON(4), 13, GFLAGS),
  495. COMPOSITE(SCLK_DDRCLK, "clk_ddrphy4x_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
  496. RK3308_CLKSEL_CON(1), 6, 2, MFLAGS, 0, 3, DFLAGS,
  497. RK3308_CLKGATE_CON(0), 10, GFLAGS),
  498. GATE(0, "clk_ddrphy4x", "clk_ddrphy4x_src", CLK_IGNORE_UNUSED,
  499. RK3308_CLKGATE_CON(0), 11, GFLAGS),
  500. FACTOR_GATE(0, "clk_ddr_stdby_div4", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
  501. RK3308_CLKGATE_CON(0), 13, GFLAGS),
  502. COMPOSITE_NODIV(0, "clk_ddrstdby", mux_ddrstdby_p, CLK_IGNORE_UNUSED,
  503. RK3308_CLKSEL_CON(1), 8, 1, MFLAGS,
  504. RK3308_CLKGATE_CON(4), 14, GFLAGS),
  505. /*
  506. * Clock-Architecture Diagram 6
  507. */
  508. GATE(PCLK_PMU, "pclk_pmu", "pclk_bus", CLK_IGNORE_UNUSED,
  509. RK3308_CLKGATE_CON(4), 5, GFLAGS),
  510. GATE(SCLK_PMU, "clk_pmu", "pclk_bus", CLK_IGNORE_UNUSED,
  511. RK3308_CLKGATE_CON(4), 6, GFLAGS),
  512. COMPOSITE_FRACMUX(0, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
  513. RK3308_CLKSEL_CON(3), 0,
  514. RK3308_CLKGATE_CON(4), 3, GFLAGS,
  515. &rk3308_rtc32k_fracmux),
  516. MUX(0, "clk_rtc32k_div_src", mux_vpll0_vpll1_p, 0,
  517. RK3308_CLKSEL_CON(2), 10, 1, MFLAGS),
  518. COMPOSITE_NOMUX(0, "clk_rtc32k_div", "clk_rtc32k_div_src", CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT,
  519. RK3308_CLKSEL_CON(4), 0, 16, DFLAGS,
  520. RK3308_CLKGATE_CON(4), 2, GFLAGS),
  521. COMPOSITE(0, "clk_usbphy_ref_src", mux_dpll_vpll0_p, 0,
  522. RK3308_CLKSEL_CON(72), 6, 1, MFLAGS, 0, 6, DFLAGS,
  523. RK3308_CLKGATE_CON(4), 7, GFLAGS),
  524. COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, CLK_SET_RATE_PARENT,
  525. RK3308_CLKSEL_CON(72), 7, 1, MFLAGS,
  526. RK3308_CLKGATE_CON(4), 8, GFLAGS),
  527. GATE(0, "clk_wifi_dpll", "dpll", 0,
  528. RK3308_CLKGATE_CON(15), 2, GFLAGS),
  529. GATE(0, "clk_wifi_vpll0", "vpll0", 0,
  530. RK3308_CLKGATE_CON(15), 3, GFLAGS),
  531. GATE(0, "clk_wifi_osc", "xin24m", 0,
  532. RK3308_CLKGATE_CON(15), 4, GFLAGS),
  533. COMPOSITE(0, "clk_wifi_src", mux_wifi_src_p, 0,
  534. RK3308_CLKSEL_CON(44), 6, 1, MFLAGS, 0, 6, DFLAGS,
  535. RK3308_CLKGATE_CON(4), 0, GFLAGS),
  536. COMPOSITE_NODIV(SCLK_WIFI, "clk_wifi", mux_wifi_p, CLK_SET_RATE_PARENT,
  537. RK3308_CLKSEL_CON(44), 7, 1, MFLAGS,
  538. RK3308_CLKGATE_CON(4), 1, GFLAGS),
  539. GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0,
  540. RK3308_CLKGATE_CON(4), 4, GFLAGS),
  541. /*
  542. * Clock-Architecture Diagram 7
  543. */
  544. COMPOSITE_NODIV(0, "clk_audio_src", mux_vpll0_vpll1_xin24m_p, 0,
  545. RK3308_CLKSEL_CON(45), 6, 2, MFLAGS,
  546. RK3308_CLKGATE_CON(10), 0, GFLAGS),
  547. COMPOSITE_NOMUX(HCLK_AUDIO, "hclk_audio", "clk_audio_src", 0,
  548. RK3308_CLKSEL_CON(45), 0, 5, DFLAGS,
  549. RK3308_CLKGATE_CON(10), 1, GFLAGS),
  550. COMPOSITE_NOMUX(PCLK_AUDIO, "pclk_audio", "clk_audio_src", 0,
  551. RK3308_CLKSEL_CON(45), 8, 5, DFLAGS,
  552. RK3308_CLKGATE_CON(10), 2, GFLAGS),
  553. COMPOSITE(0, "clk_pdm_src", mux_vpll0_vpll1_xin24m_p, 0,
  554. RK3308_CLKSEL_CON(46), 8, 2, MFLAGS, 0, 7, DFLAGS,
  555. RK3308_CLKGATE_CON(10), 3, GFLAGS),
  556. COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", CLK_SET_RATE_PARENT,
  557. RK3308_CLKSEL_CON(47), 0,
  558. RK3308_CLKGATE_CON(10), 4, GFLAGS,
  559. &rk3308_pdm_fracmux),
  560. GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", 0,
  561. RK3308_CLKGATE_CON(10), 5, GFLAGS),
  562. COMPOSITE(SCLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
  563. RK3308_CLKSEL_CON(52), 8, 2, MFLAGS, 0, 7, DFLAGS,
  564. RK3308_CLKGATE_CON(10), 12, GFLAGS),
  565. COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", CLK_SET_RATE_PARENT,
  566. RK3308_CLKSEL_CON(53), 0,
  567. RK3308_CLKGATE_CON(10), 13, GFLAGS,
  568. &rk3308_i2s0_8ch_tx_fracmux),
  569. COMPOSITE_NODIV(SCLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", mux_i2s0_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
  570. RK3308_CLKSEL_CON(52), 12, 1, MFLAGS,
  571. RK3308_CLKGATE_CON(10), 14, GFLAGS),
  572. COMPOSITE_NODIV(SCLK_I2S0_8CH_TX_OUT, "clk_i2s0_8ch_tx_out", mux_i2s0_8ch_tx_out_p, CLK_SET_RATE_PARENT,
  573. RK3308_CLKSEL_CON(52), 15, 1, MFLAGS,
  574. RK3308_CLKGATE_CON(10), 15, GFLAGS),
  575. COMPOSITE(SCLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
  576. RK3308_CLKSEL_CON(54), 8, 2, MFLAGS, 0, 7, DFLAGS,
  577. RK3308_CLKGATE_CON(11), 0, GFLAGS),
  578. COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", CLK_SET_RATE_PARENT,
  579. RK3308_CLKSEL_CON(55), 0,
  580. RK3308_CLKGATE_CON(11), 1, GFLAGS,
  581. &rk3308_i2s0_8ch_rx_fracmux),
  582. COMPOSITE_NODIV(SCLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", mux_i2s0_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
  583. RK3308_CLKSEL_CON(54), 12, 1, MFLAGS,
  584. RK3308_CLKGATE_CON(11), 2, GFLAGS),
  585. GATE(SCLK_I2S0_8CH_RX_OUT, "clk_i2s0_8ch_rx_out", "clk_i2s0_8ch_rx", 0,
  586. RK3308_CLKGATE_CON(11), 3, GFLAGS),
  587. COMPOSITE(SCLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
  588. RK3308_CLKSEL_CON(56), 8, 2, MFLAGS, 0, 7, DFLAGS,
  589. RK3308_CLKGATE_CON(11), 4, GFLAGS),
  590. COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_tx_frac", "clk_i2s1_8ch_tx_src", CLK_SET_RATE_PARENT,
  591. RK3308_CLKSEL_CON(57), 0,
  592. RK3308_CLKGATE_CON(11), 5, GFLAGS,
  593. &rk3308_i2s1_8ch_tx_fracmux),
  594. COMPOSITE_NODIV(SCLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx", mux_i2s1_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
  595. RK3308_CLKSEL_CON(56), 12, 1, MFLAGS,
  596. RK3308_CLKGATE_CON(11), 6, GFLAGS),
  597. COMPOSITE_NODIV(SCLK_I2S1_8CH_TX_OUT, "clk_i2s1_8ch_tx_out", mux_i2s1_8ch_tx_out_p, CLK_SET_RATE_PARENT,
  598. RK3308_CLKSEL_CON(56), 15, 1, MFLAGS,
  599. RK3308_CLKGATE_CON(11), 7, GFLAGS),
  600. COMPOSITE(SCLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
  601. RK3308_CLKSEL_CON(58), 8, 2, MFLAGS, 0, 7, DFLAGS,
  602. RK3308_CLKGATE_CON(11), 8, GFLAGS),
  603. COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_rx_frac", "clk_i2s1_8ch_rx_src", CLK_SET_RATE_PARENT,
  604. RK3308_CLKSEL_CON(59), 0,
  605. RK3308_CLKGATE_CON(11), 9, GFLAGS,
  606. &rk3308_i2s1_8ch_rx_fracmux),
  607. COMPOSITE_NODIV(SCLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx", mux_i2s1_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
  608. RK3308_CLKSEL_CON(58), 12, 1, MFLAGS,
  609. RK3308_CLKGATE_CON(11), 10, GFLAGS),
  610. GATE(SCLK_I2S1_8CH_RX_OUT, "clk_i2s1_8ch_rx_out", "clk_i2s1_8ch_rx", 0,
  611. RK3308_CLKGATE_CON(11), 11, GFLAGS),
  612. COMPOSITE(SCLK_I2S2_8CH_TX_SRC, "clk_i2s2_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
  613. RK3308_CLKSEL_CON(60), 8, 2, MFLAGS, 0, 7, DFLAGS,
  614. RK3308_CLKGATE_CON(11), 12, GFLAGS),
  615. COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_tx_frac", "clk_i2s2_8ch_tx_src", CLK_SET_RATE_PARENT,
  616. RK3308_CLKSEL_CON(61), 0,
  617. RK3308_CLKGATE_CON(11), 13, GFLAGS,
  618. &rk3308_i2s2_8ch_tx_fracmux),
  619. COMPOSITE_NODIV(SCLK_I2S2_8CH_TX, "clk_i2s2_8ch_tx", mux_i2s2_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
  620. RK3308_CLKSEL_CON(60), 12, 1, MFLAGS,
  621. RK3308_CLKGATE_CON(11), 14, GFLAGS),
  622. COMPOSITE_NODIV(SCLK_I2S2_8CH_TX_OUT, "clk_i2s2_8ch_tx_out", mux_i2s2_8ch_tx_out_p, CLK_SET_RATE_PARENT,
  623. RK3308_CLKSEL_CON(60), 15, 1, MFLAGS,
  624. RK3308_CLKGATE_CON(11), 15, GFLAGS),
  625. COMPOSITE(SCLK_I2S2_8CH_RX_SRC, "clk_i2s2_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
  626. RK3308_CLKSEL_CON(62), 8, 2, MFLAGS, 0, 7, DFLAGS,
  627. RK3308_CLKGATE_CON(12), 0, GFLAGS),
  628. COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_rx_frac", "clk_i2s2_8ch_rx_src", CLK_SET_RATE_PARENT,
  629. RK3308_CLKSEL_CON(63), 0,
  630. RK3308_CLKGATE_CON(12), 1, GFLAGS,
  631. &rk3308_i2s2_8ch_rx_fracmux),
  632. COMPOSITE_NODIV(SCLK_I2S2_8CH_RX, "clk_i2s2_8ch_rx", mux_i2s2_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
  633. RK3308_CLKSEL_CON(62), 12, 1, MFLAGS,
  634. RK3308_CLKGATE_CON(12), 2, GFLAGS),
  635. GATE(SCLK_I2S2_8CH_RX_OUT, "clk_i2s2_8ch_rx_out", "clk_i2s2_8ch_rx", 0,
  636. RK3308_CLKGATE_CON(12), 3, GFLAGS),
  637. COMPOSITE(SCLK_I2S3_8CH_TX_SRC, "clk_i2s3_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
  638. RK3308_CLKSEL_CON(64), 8, 2, MFLAGS, 0, 7, DFLAGS,
  639. RK3308_CLKGATE_CON(12), 4, GFLAGS),
  640. COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_tx_frac", "clk_i2s3_8ch_tx_src", CLK_SET_RATE_PARENT,
  641. RK3308_CLKSEL_CON(65), 0,
  642. RK3308_CLKGATE_CON(12), 5, GFLAGS,
  643. &rk3308_i2s3_8ch_tx_fracmux),
  644. COMPOSITE_NODIV(SCLK_I2S3_8CH_TX, "clk_i2s3_8ch_tx", mux_i2s3_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
  645. RK3308_CLKSEL_CON(64), 12, 1, MFLAGS,
  646. RK3308_CLKGATE_CON(12), 6, GFLAGS),
  647. COMPOSITE_NODIV(SCLK_I2S3_8CH_TX_OUT, "clk_i2s3_8ch_tx_out", mux_i2s3_8ch_tx_out_p, CLK_SET_RATE_PARENT,
  648. RK3308_CLKSEL_CON(64), 15, 1, MFLAGS,
  649. RK3308_CLKGATE_CON(12), 7, GFLAGS),
  650. COMPOSITE(SCLK_I2S3_8CH_RX_SRC, "clk_i2s3_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
  651. RK3308_CLKSEL_CON(66), 8, 2, MFLAGS, 0, 7, DFLAGS,
  652. RK3308_CLKGATE_CON(12), 8, GFLAGS),
  653. COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_rx_frac", "clk_i2s3_8ch_rx_src", CLK_SET_RATE_PARENT,
  654. RK3308_CLKSEL_CON(67), 0,
  655. RK3308_CLKGATE_CON(12), 9, GFLAGS,
  656. &rk3308_i2s3_8ch_rx_fracmux),
  657. COMPOSITE_NODIV(SCLK_I2S3_8CH_RX, "clk_i2s3_8ch_rx", mux_i2s3_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
  658. RK3308_CLKSEL_CON(66), 12, 1, MFLAGS,
  659. RK3308_CLKGATE_CON(12), 10, GFLAGS),
  660. GATE(SCLK_I2S3_8CH_RX_OUT, "clk_i2s3_8ch_rx_out", "clk_i2s3_8ch_rx", 0,
  661. RK3308_CLKGATE_CON(12), 11, GFLAGS),
  662. COMPOSITE(SCLK_I2S0_2CH_SRC, "clk_i2s0_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
  663. RK3308_CLKSEL_CON(68), 8, 2, MFLAGS, 0, 7, DFLAGS,
  664. RK3308_CLKGATE_CON(12), 12, GFLAGS),
  665. COMPOSITE_FRACMUX(0, "clk_i2s0_2ch_frac", "clk_i2s0_2ch_src", CLK_SET_RATE_PARENT,
  666. RK3308_CLKSEL_CON(69), 0,
  667. RK3308_CLKGATE_CON(12), 13, GFLAGS,
  668. &rk3308_i2s0_2ch_fracmux),
  669. GATE(SCLK_I2S0_2CH, "clk_i2s0_2ch", "clk_i2s0_2ch_mux", 0,
  670. RK3308_CLKGATE_CON(12), 14, GFLAGS),
  671. COMPOSITE_NODIV(SCLK_I2S0_2CH_OUT, "clk_i2s0_2ch_out", mux_i2s0_2ch_out_p, CLK_SET_RATE_PARENT,
  672. RK3308_CLKSEL_CON(68), 15, 1, MFLAGS,
  673. RK3308_CLKGATE_CON(12), 15, GFLAGS),
  674. COMPOSITE(SCLK_I2S1_2CH_SRC, "clk_i2s1_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
  675. RK3308_CLKSEL_CON(70), 8, 2, MFLAGS, 0, 7, DFLAGS,
  676. RK3308_CLKGATE_CON(13), 0, GFLAGS),
  677. COMPOSITE_FRACMUX(0, "clk_i2s1_2ch_frac", "clk_i2s1_2ch_src", CLK_SET_RATE_PARENT,
  678. RK3308_CLKSEL_CON(71), 0,
  679. RK3308_CLKGATE_CON(13), 1, GFLAGS,
  680. &rk3308_i2s1_2ch_fracmux),
  681. GATE(SCLK_I2S1_2CH, "clk_i2s1_2ch", "clk_i2s1_2ch_mux", 0,
  682. RK3308_CLKGATE_CON(13), 2, GFLAGS),
  683. COMPOSITE_NODIV(SCLK_I2S1_2CH_OUT, "clk_i2s1_2ch_out", mux_i2s1_2ch_out_p, CLK_SET_RATE_PARENT,
  684. RK3308_CLKSEL_CON(70), 15, 1, MFLAGS,
  685. RK3308_CLKGATE_CON(13), 3, GFLAGS),
  686. COMPOSITE(SCLK_SPDIF_TX_DIV, "clk_spdif_tx_div", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  687. RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
  688. RK3308_CLKGATE_CON(10), 6, GFLAGS),
  689. COMPOSITE(SCLK_SPDIF_TX_DIV50, "clk_spdif_tx_div50", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  690. RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
  691. RK3308_CLKGATE_CON(10), 6, GFLAGS),
  692. MUX(0, "clk_spdif_tx_src", mux_spdif_tx_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  693. RK3308_CLKSEL_CON(48), 12, 1, MFLAGS),
  694. COMPOSITE_FRACMUX(0, "clk_spdif_tx_frac", "clk_spdif_tx_src", CLK_SET_RATE_PARENT,
  695. RK3308_CLKSEL_CON(49), 0,
  696. RK3308_CLKGATE_CON(10), 7, GFLAGS,
  697. &rk3308_spdif_tx_fracmux),
  698. GATE(SCLK_SPDIF_TX, "clk_spdif_tx", "clk_spdif_tx_mux", 0,
  699. RK3308_CLKGATE_CON(10), 8, GFLAGS),
  700. COMPOSITE(SCLK_SPDIF_RX_DIV, "clk_spdif_rx_div", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  701. RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
  702. RK3308_CLKGATE_CON(10), 9, GFLAGS),
  703. COMPOSITE(SCLK_SPDIF_RX_DIV50, "clk_spdif_rx_div50", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
  704. RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
  705. RK3308_CLKGATE_CON(10), 9, GFLAGS),
  706. MUX(0, "clk_spdif_rx_src", mux_spdif_rx_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  707. RK3308_CLKSEL_CON(50), 14, 1, MFLAGS),
  708. COMPOSITE_FRACMUX(0, "clk_spdif_rx_frac", "clk_spdif_rx_src", CLK_SET_RATE_PARENT,
  709. RK3308_CLKSEL_CON(51), 0,
  710. RK3308_CLKGATE_CON(10), 10, GFLAGS,
  711. &rk3308_spdif_rx_fracmux),
  712. GATE(SCLK_SPDIF_RX, "clk_spdif_rx", "clk_spdif_rx_mux", 0,
  713. RK3308_CLKGATE_CON(10), 11, GFLAGS),
  714. /*
  715. * Clock-Architecture Diagram 8
  716. */
  717. GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 5, GFLAGS),
  718. GATE(0, "pclk_core_dbg_niu", "aclk_core", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 6, GFLAGS),
  719. GATE(0, "pclk_core_dbg_daplite", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 7, GFLAGS),
  720. GATE(0, "aclk_core_perf", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 8, GFLAGS),
  721. GATE(0, "pclk_core_grf", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 9, GFLAGS),
  722. GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 2, GFLAGS),
  723. GATE(0, "aclk_peribus_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 3, GFLAGS),
  724. GATE(ACLK_MAC, "aclk_mac", "aclk_peri", 0, RK3308_CLKGATE_CON(9), 4, GFLAGS),
  725. GATE(0, "hclk_peri_niu", "hclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 5, GFLAGS),
  726. GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 6, GFLAGS),
  727. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 7, GFLAGS),
  728. GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 8, GFLAGS),
  729. GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 9, GFLAGS),
  730. GATE(HCLK_SFC, "hclk_sfc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 10, GFLAGS),
  731. GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 11, GFLAGS),
  732. GATE(HCLK_HOST, "hclk_host", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 12, GFLAGS),
  733. GATE(HCLK_HOST_ARB, "hclk_host_arb", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 13, GFLAGS),
  734. GATE(0, "pclk_peri_niu", "pclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 14, GFLAGS),
  735. GATE(PCLK_MAC, "pclk_mac", "pclk_peri", 0, RK3308_CLKGATE_CON(9), 15, GFLAGS),
  736. GATE(0, "hclk_audio_niu", "hclk_audio", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 0, GFLAGS),
  737. GATE(HCLK_PDM, "hclk_pdm", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 1, GFLAGS),
  738. GATE(HCLK_SPDIFTX, "hclk_spdiftx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 2, GFLAGS),
  739. GATE(HCLK_SPDIFRX, "hclk_spdifrx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 3, GFLAGS),
  740. GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 4, GFLAGS),
  741. GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 5, GFLAGS),
  742. GATE(HCLK_I2S2_8CH, "hclk_i2s2_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 6, GFLAGS),
  743. GATE(HCLK_I2S3_8CH, "hclk_i2s3_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 7, GFLAGS),
  744. GATE(HCLK_I2S0_2CH, "hclk_i2s0_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 8, GFLAGS),
  745. GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 9, GFLAGS),
  746. GATE(HCLK_VAD, "hclk_vad", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 10, GFLAGS),
  747. GATE(0, "pclk_audio_niu", "pclk_audio", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 11, GFLAGS),
  748. GATE(PCLK_ACODEC, "pclk_acodec", "pclk_audio", 0, RK3308_CLKGATE_CON(14), 12, GFLAGS),
  749. GATE(0, "aclk_bus_niu", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 0, GFLAGS),
  750. GATE(0, "aclk_intmem", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 1, GFLAGS),
  751. GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 2, GFLAGS),
  752. GATE(ACLK_VOP, "aclk_vop", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 3, GFLAGS),
  753. GATE(0, "aclk_gic", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 4, GFLAGS),
  754. /* aclk_dmaci0 is controlled by sgrf_clkgat_con. */
  755. SGRF_GATE(ACLK_DMAC0, "aclk_dmac0", "aclk_bus"),
  756. /* aclk_dmac1 is controlled by sgrf_clkgat_con. */
  757. SGRF_GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_bus"),
  758. /* watchdog pclk is controlled by sgrf_clkgat_con. */
  759. SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"),
  760. GATE(0, "hclk_bus_niu", "hclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 5, GFLAGS),
  761. GATE(0, "hclk_rom", "hclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 6, GFLAGS),
  762. GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 7, GFLAGS),
  763. GATE(HCLK_VOP, "hclk_vop", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 8, GFLAGS),
  764. GATE(0, "pclk_bus_niu", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 9, GFLAGS),
  765. GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 10, GFLAGS),
  766. GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 11, GFLAGS),
  767. GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 12, GFLAGS),
  768. GATE(PCLK_UART3, "pclk_uart3", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 13, GFLAGS),
  769. GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 14, GFLAGS),
  770. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 15, GFLAGS),
  771. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 0, GFLAGS),
  772. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 1, GFLAGS),
  773. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 2, GFLAGS),
  774. GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 3, GFLAGS),
  775. GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 4, GFLAGS),
  776. GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 5, GFLAGS),
  777. GATE(PCLK_SPI2, "pclk_spi2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 6, GFLAGS),
  778. GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 7, GFLAGS),
  779. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 8, GFLAGS),
  780. GATE(PCLK_TIMER, "pclk_timer", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 9, GFLAGS),
  781. GATE(PCLK_OTP_NS, "pclk_otp_ns", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 10, GFLAGS),
  782. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 12, GFLAGS),
  783. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 13, GFLAGS),
  784. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 14, GFLAGS),
  785. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 15, GFLAGS),
  786. GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 0, GFLAGS),
  787. GATE(PCLK_SGRF, "pclk_sgrf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 1, GFLAGS),
  788. GATE(PCLK_GRF, "pclk_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 2, GFLAGS),
  789. GATE(PCLK_USBSD_DET, "pclk_usbsd_det", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 3, GFLAGS),
  790. GATE(PCLK_DDR_UPCTL, "pclk_ddr_upctl", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 4, GFLAGS),
  791. GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 5, GFLAGS),
  792. GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 6, GFLAGS),
  793. GATE(PCLK_DDR_STDBY, "pclk_ddr_stdby", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 7, GFLAGS),
  794. GATE(PCLK_USB_GRF, "pclk_usb_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 8, GFLAGS),
  795. GATE(PCLK_CRU, "pclk_cru", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 9, GFLAGS),
  796. GATE(PCLK_OTP_PHY, "pclk_otp_phy", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 10, GFLAGS),
  797. GATE(PCLK_CPU_BOOST, "pclk_cpu_boost", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 11, GFLAGS),
  798. GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 12, GFLAGS),
  799. GATE(PCLK_PWM2, "pclk_pwm2", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 13, GFLAGS),
  800. GATE(PCLK_CAN, "pclk_can", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 14, GFLAGS),
  801. GATE(PCLK_OWIRE, "pclk_owire", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 15, GFLAGS),
  802. };
  803. static const char *const rk3308_critical_clocks[] __initconst = {
  804. "aclk_bus",
  805. "hclk_bus",
  806. "pclk_bus",
  807. "aclk_peri",
  808. "hclk_peri",
  809. "pclk_peri",
  810. "hclk_audio",
  811. "pclk_audio",
  812. "sclk_ddrc",
  813. "clk_ddrphy4x",
  814. };
  815. static void __init rk3308_clk_init(struct device_node *np)
  816. {
  817. struct rockchip_clk_provider *ctx;
  818. void __iomem *reg_base;
  819. reg_base = of_iomap(np, 0);
  820. if (!reg_base) {
  821. pr_err("%s: could not map cru region\n", __func__);
  822. return;
  823. }
  824. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  825. if (IS_ERR(ctx)) {
  826. pr_err("%s: rockchip clk init failed\n", __func__);
  827. iounmap(reg_base);
  828. return;
  829. }
  830. rockchip_clk_register_plls(ctx, rk3308_pll_clks,
  831. ARRAY_SIZE(rk3308_pll_clks),
  832. RK3308_GRF_SOC_STATUS0);
  833. rockchip_clk_register_branches(ctx, rk3308_clk_branches,
  834. ARRAY_SIZE(rk3308_clk_branches));
  835. rockchip_clk_protect_critical(rk3308_critical_clocks,
  836. ARRAY_SIZE(rk3308_critical_clocks));
  837. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  838. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  839. &rk3308_cpuclk_data, rk3308_cpuclk_rates,
  840. ARRAY_SIZE(rk3308_cpuclk_rates));
  841. rockchip_register_softrst(np, 10, reg_base + RK3308_SOFTRST_CON(0),
  842. ROCKCHIP_SOFTRST_HIWORD_MASK);
  843. rockchip_register_restart_notifier(ctx, RK3308_GLB_SRST_FST, NULL);
  844. rockchip_clk_of_add_provider(np, ctx);
  845. }
  846. CLK_OF_DECLARE(rk3308_cru, "rockchip,rk3308-cru", rk3308_clk_init);