clk-ddr.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
  4. * Author: Lin Huang <[email protected]>
  5. */
  6. #include <linux/arm-smccc.h>
  7. #include <linux/clk.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/io.h>
  10. #include <linux/slab.h>
  11. #include <soc/rockchip/rockchip_sip.h>
  12. #include "clk.h"
  13. struct rockchip_ddrclk {
  14. struct clk_hw hw;
  15. void __iomem *reg_base;
  16. int mux_offset;
  17. int mux_shift;
  18. int mux_width;
  19. int div_shift;
  20. int div_width;
  21. int ddr_flag;
  22. spinlock_t *lock;
  23. };
  24. #define to_rockchip_ddrclk_hw(hw) container_of(hw, struct rockchip_ddrclk, hw)
  25. static int rockchip_ddrclk_sip_set_rate(struct clk_hw *hw, unsigned long drate,
  26. unsigned long prate)
  27. {
  28. struct rockchip_ddrclk *ddrclk = to_rockchip_ddrclk_hw(hw);
  29. unsigned long flags;
  30. struct arm_smccc_res res;
  31. spin_lock_irqsave(ddrclk->lock, flags);
  32. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, drate, 0,
  33. ROCKCHIP_SIP_CONFIG_DRAM_SET_RATE,
  34. 0, 0, 0, 0, &res);
  35. spin_unlock_irqrestore(ddrclk->lock, flags);
  36. return res.a0;
  37. }
  38. static unsigned long
  39. rockchip_ddrclk_sip_recalc_rate(struct clk_hw *hw,
  40. unsigned long parent_rate)
  41. {
  42. struct arm_smccc_res res;
  43. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
  44. ROCKCHIP_SIP_CONFIG_DRAM_GET_RATE,
  45. 0, 0, 0, 0, &res);
  46. return res.a0;
  47. }
  48. static long rockchip_ddrclk_sip_round_rate(struct clk_hw *hw,
  49. unsigned long rate,
  50. unsigned long *prate)
  51. {
  52. struct arm_smccc_res res;
  53. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, rate, 0,
  54. ROCKCHIP_SIP_CONFIG_DRAM_ROUND_RATE,
  55. 0, 0, 0, 0, &res);
  56. return res.a0;
  57. }
  58. static u8 rockchip_ddrclk_get_parent(struct clk_hw *hw)
  59. {
  60. struct rockchip_ddrclk *ddrclk = to_rockchip_ddrclk_hw(hw);
  61. u32 val;
  62. val = readl(ddrclk->reg_base +
  63. ddrclk->mux_offset) >> ddrclk->mux_shift;
  64. val &= GENMASK(ddrclk->mux_width - 1, 0);
  65. return val;
  66. }
  67. static const struct clk_ops rockchip_ddrclk_sip_ops = {
  68. .recalc_rate = rockchip_ddrclk_sip_recalc_rate,
  69. .set_rate = rockchip_ddrclk_sip_set_rate,
  70. .round_rate = rockchip_ddrclk_sip_round_rate,
  71. .get_parent = rockchip_ddrclk_get_parent,
  72. };
  73. struct clk *rockchip_clk_register_ddrclk(const char *name, int flags,
  74. const char *const *parent_names,
  75. u8 num_parents, int mux_offset,
  76. int mux_shift, int mux_width,
  77. int div_shift, int div_width,
  78. int ddr_flag, void __iomem *reg_base,
  79. spinlock_t *lock)
  80. {
  81. struct rockchip_ddrclk *ddrclk;
  82. struct clk_init_data init;
  83. struct clk *clk;
  84. ddrclk = kzalloc(sizeof(*ddrclk), GFP_KERNEL);
  85. if (!ddrclk)
  86. return ERR_PTR(-ENOMEM);
  87. init.name = name;
  88. init.parent_names = parent_names;
  89. init.num_parents = num_parents;
  90. init.flags = flags;
  91. init.flags |= CLK_SET_RATE_NO_REPARENT;
  92. switch (ddr_flag) {
  93. case ROCKCHIP_DDRCLK_SIP:
  94. init.ops = &rockchip_ddrclk_sip_ops;
  95. break;
  96. default:
  97. pr_err("%s: unsupported ddrclk type %d\n", __func__, ddr_flag);
  98. kfree(ddrclk);
  99. return ERR_PTR(-EINVAL);
  100. }
  101. ddrclk->reg_base = reg_base;
  102. ddrclk->lock = lock;
  103. ddrclk->hw.init = &init;
  104. ddrclk->mux_offset = mux_offset;
  105. ddrclk->mux_shift = mux_shift;
  106. ddrclk->mux_width = mux_width;
  107. ddrclk->div_shift = div_shift;
  108. ddrclk->div_width = div_width;
  109. ddrclk->ddr_flag = ddr_flag;
  110. clk = clk_register(NULL, &ddrclk->hw);
  111. if (IS_ERR(clk))
  112. kfree(ddrclk);
  113. return clk;
  114. }
  115. EXPORT_SYMBOL_GPL(rockchip_clk_register_ddrclk);