renesas-cpg-mssr.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Renesas Clock Pulse Generator / Module Standby and Software Reset
  4. *
  5. * Copyright (C) 2015 Glider bvba
  6. *
  7. * Based on clk-mstp.c, clk-rcar-gen2.c, and clk-rcar-gen3.c
  8. *
  9. * Copyright (C) 2013 Ideas On Board SPRL
  10. * Copyright (C) 2015 Renesas Electronics Corp.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/clk/renesas.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/mod_devicetable.h>
  20. #include <linux/module.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_device.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/pm_clock.h>
  25. #include <linux/pm_domain.h>
  26. #include <linux/psci.h>
  27. #include <linux/reset-controller.h>
  28. #include <linux/slab.h>
  29. #include <dt-bindings/clock/renesas-cpg-mssr.h>
  30. #include "renesas-cpg-mssr.h"
  31. #include "clk-div6.h"
  32. #ifdef DEBUG
  33. #define WARN_DEBUG(x) WARN_ON(x)
  34. #else
  35. #define WARN_DEBUG(x) do { } while (0)
  36. #endif
  37. /*
  38. * Module Standby and Software Reset register offets.
  39. *
  40. * If the registers exist, these are valid for SH-Mobile, R-Mobile,
  41. * R-Car Gen2, R-Car Gen3, and RZ/G1.
  42. * These are NOT valid for R-Car Gen1 and RZ/A1!
  43. */
  44. /*
  45. * Module Stop Status Register offsets
  46. */
  47. static const u16 mstpsr[] = {
  48. 0x030, 0x038, 0x040, 0x048, 0x04C, 0x03C, 0x1C0, 0x1C4,
  49. 0x9A0, 0x9A4, 0x9A8, 0x9AC,
  50. };
  51. static const u16 mstpsr_for_gen4[] = {
  52. 0x2E00, 0x2E04, 0x2E08, 0x2E0C, 0x2E10, 0x2E14, 0x2E18, 0x2E1C,
  53. 0x2E20, 0x2E24, 0x2E28, 0x2E2C, 0x2E30, 0x2E34, 0x2E38, 0x2E3C,
  54. 0x2E40, 0x2E44, 0x2E48, 0x2E4C, 0x2E50, 0x2E54, 0x2E58, 0x2E5C,
  55. 0x2E60, 0x2E64, 0x2E68, 0x2E6C,
  56. };
  57. /*
  58. * System Module Stop Control Register offsets
  59. */
  60. static const u16 smstpcr[] = {
  61. 0x130, 0x134, 0x138, 0x13C, 0x140, 0x144, 0x148, 0x14C,
  62. 0x990, 0x994, 0x998, 0x99C,
  63. };
  64. static const u16 mstpcr_for_gen4[] = {
  65. 0x2D00, 0x2D04, 0x2D08, 0x2D0C, 0x2D10, 0x2D14, 0x2D18, 0x2D1C,
  66. 0x2D20, 0x2D24, 0x2D28, 0x2D2C, 0x2D30, 0x2D34, 0x2D38, 0x2D3C,
  67. 0x2D40, 0x2D44, 0x2D48, 0x2D4C, 0x2D50, 0x2D54, 0x2D58, 0x2D5C,
  68. 0x2D60, 0x2D64, 0x2D68, 0x2D6C,
  69. };
  70. /*
  71. * Standby Control Register offsets (RZ/A)
  72. * Base address is FRQCR register
  73. */
  74. static const u16 stbcr[] = {
  75. 0xFFFF/*dummy*/, 0x010, 0x014, 0x410, 0x414, 0x418, 0x41C, 0x420,
  76. 0x424, 0x428, 0x42C,
  77. };
  78. /*
  79. * Software Reset Register offsets
  80. */
  81. static const u16 srcr[] = {
  82. 0x0A0, 0x0A8, 0x0B0, 0x0B8, 0x0BC, 0x0C4, 0x1C8, 0x1CC,
  83. 0x920, 0x924, 0x928, 0x92C,
  84. };
  85. static const u16 srcr_for_gen4[] = {
  86. 0x2C00, 0x2C04, 0x2C08, 0x2C0C, 0x2C10, 0x2C14, 0x2C18, 0x2C1C,
  87. 0x2C20, 0x2C24, 0x2C28, 0x2C2C, 0x2C30, 0x2C34, 0x2C38, 0x2C3C,
  88. 0x2C40, 0x2C44, 0x2C48, 0x2C4C, 0x2C50, 0x2C54, 0x2C58, 0x2C5C,
  89. 0x2C60, 0x2C64, 0x2C68, 0x2C6C,
  90. };
  91. /*
  92. * Software Reset Clearing Register offsets
  93. */
  94. static const u16 srstclr[] = {
  95. 0x940, 0x944, 0x948, 0x94C, 0x950, 0x954, 0x958, 0x95C,
  96. 0x960, 0x964, 0x968, 0x96C,
  97. };
  98. static const u16 srstclr_for_gen4[] = {
  99. 0x2C80, 0x2C84, 0x2C88, 0x2C8C, 0x2C90, 0x2C94, 0x2C98, 0x2C9C,
  100. 0x2CA0, 0x2CA4, 0x2CA8, 0x2CAC, 0x2CB0, 0x2CB4, 0x2CB8, 0x2CBC,
  101. 0x2CC0, 0x2CC4, 0x2CC8, 0x2CCC, 0x2CD0, 0x2CD4, 0x2CD8, 0x2CDC,
  102. 0x2CE0, 0x2CE4, 0x2CE8, 0x2CEC,
  103. };
  104. /**
  105. * struct cpg_mssr_priv - Clock Pulse Generator / Module Standby
  106. * and Software Reset Private Data
  107. *
  108. * @rcdev: Optional reset controller entity
  109. * @dev: CPG/MSSR device
  110. * @base: CPG/MSSR register block base address
  111. * @reg_layout: CPG/MSSR register layout
  112. * @rmw_lock: protects RMW register accesses
  113. * @np: Device node in DT for this CPG/MSSR module
  114. * @num_core_clks: Number of Core Clocks in clks[]
  115. * @num_mod_clks: Number of Module Clocks in clks[]
  116. * @last_dt_core_clk: ID of the last Core Clock exported to DT
  117. * @notifiers: Notifier chain to save/restore clock state for system resume
  118. * @status_regs: Pointer to status registers array
  119. * @control_regs: Pointer to control registers array
  120. * @reset_regs: Pointer to reset registers array
  121. * @reset_clear_regs: Pointer to reset clearing registers array
  122. * @smstpcr_saved: [].mask: Mask of SMSTPCR[] bits under our control
  123. * [].val: Saved values of SMSTPCR[]
  124. * @clks: Array containing all Core and Module Clocks
  125. */
  126. struct cpg_mssr_priv {
  127. #ifdef CONFIG_RESET_CONTROLLER
  128. struct reset_controller_dev rcdev;
  129. #endif
  130. struct device *dev;
  131. void __iomem *base;
  132. enum clk_reg_layout reg_layout;
  133. spinlock_t rmw_lock;
  134. struct device_node *np;
  135. unsigned int num_core_clks;
  136. unsigned int num_mod_clks;
  137. unsigned int last_dt_core_clk;
  138. struct raw_notifier_head notifiers;
  139. const u16 *status_regs;
  140. const u16 *control_regs;
  141. const u16 *reset_regs;
  142. const u16 *reset_clear_regs;
  143. struct {
  144. u32 mask;
  145. u32 val;
  146. } smstpcr_saved[ARRAY_SIZE(mstpsr_for_gen4)];
  147. struct clk *clks[];
  148. };
  149. static struct cpg_mssr_priv *cpg_mssr_priv;
  150. /**
  151. * struct mstp_clock - MSTP gating clock
  152. * @hw: handle between common and hardware-specific interfaces
  153. * @index: MSTP clock number
  154. * @priv: CPG/MSSR private data
  155. */
  156. struct mstp_clock {
  157. struct clk_hw hw;
  158. u32 index;
  159. struct cpg_mssr_priv *priv;
  160. };
  161. #define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw)
  162. static int cpg_mstp_clock_endisable(struct clk_hw *hw, bool enable)
  163. {
  164. struct mstp_clock *clock = to_mstp_clock(hw);
  165. struct cpg_mssr_priv *priv = clock->priv;
  166. unsigned int reg = clock->index / 32;
  167. unsigned int bit = clock->index % 32;
  168. struct device *dev = priv->dev;
  169. u32 bitmask = BIT(bit);
  170. unsigned long flags;
  171. unsigned int i;
  172. u32 value;
  173. dev_dbg(dev, "MSTP %u%02u/%pC %s\n", reg, bit, hw->clk,
  174. enable ? "ON" : "OFF");
  175. spin_lock_irqsave(&priv->rmw_lock, flags);
  176. if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) {
  177. value = readb(priv->base + priv->control_regs[reg]);
  178. if (enable)
  179. value &= ~bitmask;
  180. else
  181. value |= bitmask;
  182. writeb(value, priv->base + priv->control_regs[reg]);
  183. /* dummy read to ensure write has completed */
  184. readb(priv->base + priv->control_regs[reg]);
  185. barrier_data(priv->base + priv->control_regs[reg]);
  186. } else {
  187. value = readl(priv->base + priv->control_regs[reg]);
  188. if (enable)
  189. value &= ~bitmask;
  190. else
  191. value |= bitmask;
  192. writel(value, priv->base + priv->control_regs[reg]);
  193. }
  194. spin_unlock_irqrestore(&priv->rmw_lock, flags);
  195. if (!enable || priv->reg_layout == CLK_REG_LAYOUT_RZ_A)
  196. return 0;
  197. for (i = 1000; i > 0; --i) {
  198. if (!(readl(priv->base + priv->status_regs[reg]) & bitmask))
  199. break;
  200. cpu_relax();
  201. }
  202. if (!i) {
  203. dev_err(dev, "Failed to enable SMSTP %p[%d]\n",
  204. priv->base + priv->control_regs[reg], bit);
  205. return -ETIMEDOUT;
  206. }
  207. return 0;
  208. }
  209. static int cpg_mstp_clock_enable(struct clk_hw *hw)
  210. {
  211. return cpg_mstp_clock_endisable(hw, true);
  212. }
  213. static void cpg_mstp_clock_disable(struct clk_hw *hw)
  214. {
  215. cpg_mstp_clock_endisable(hw, false);
  216. }
  217. static int cpg_mstp_clock_is_enabled(struct clk_hw *hw)
  218. {
  219. struct mstp_clock *clock = to_mstp_clock(hw);
  220. struct cpg_mssr_priv *priv = clock->priv;
  221. u32 value;
  222. if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A)
  223. value = readb(priv->base + priv->control_regs[clock->index / 32]);
  224. else
  225. value = readl(priv->base + priv->status_regs[clock->index / 32]);
  226. return !(value & BIT(clock->index % 32));
  227. }
  228. static const struct clk_ops cpg_mstp_clock_ops = {
  229. .enable = cpg_mstp_clock_enable,
  230. .disable = cpg_mstp_clock_disable,
  231. .is_enabled = cpg_mstp_clock_is_enabled,
  232. };
  233. static
  234. struct clk *cpg_mssr_clk_src_twocell_get(struct of_phandle_args *clkspec,
  235. void *data)
  236. {
  237. unsigned int clkidx = clkspec->args[1];
  238. struct cpg_mssr_priv *priv = data;
  239. struct device *dev = priv->dev;
  240. unsigned int idx;
  241. const char *type;
  242. struct clk *clk;
  243. int range_check;
  244. switch (clkspec->args[0]) {
  245. case CPG_CORE:
  246. type = "core";
  247. if (clkidx > priv->last_dt_core_clk) {
  248. dev_err(dev, "Invalid %s clock index %u\n", type,
  249. clkidx);
  250. return ERR_PTR(-EINVAL);
  251. }
  252. clk = priv->clks[clkidx];
  253. break;
  254. case CPG_MOD:
  255. type = "module";
  256. if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) {
  257. idx = MOD_CLK_PACK_10(clkidx);
  258. range_check = 7 - (clkidx % 10);
  259. } else {
  260. idx = MOD_CLK_PACK(clkidx);
  261. range_check = 31 - (clkidx % 100);
  262. }
  263. if (range_check < 0 || idx >= priv->num_mod_clks) {
  264. dev_err(dev, "Invalid %s clock index %u\n", type,
  265. clkidx);
  266. return ERR_PTR(-EINVAL);
  267. }
  268. clk = priv->clks[priv->num_core_clks + idx];
  269. break;
  270. default:
  271. dev_err(dev, "Invalid CPG clock type %u\n", clkspec->args[0]);
  272. return ERR_PTR(-EINVAL);
  273. }
  274. if (IS_ERR(clk))
  275. dev_err(dev, "Cannot get %s clock %u: %ld", type, clkidx,
  276. PTR_ERR(clk));
  277. else
  278. dev_dbg(dev, "clock (%u, %u) is %pC at %lu Hz\n",
  279. clkspec->args[0], clkspec->args[1], clk,
  280. clk_get_rate(clk));
  281. return clk;
  282. }
  283. static void __init cpg_mssr_register_core_clk(const struct cpg_core_clk *core,
  284. const struct cpg_mssr_info *info,
  285. struct cpg_mssr_priv *priv)
  286. {
  287. struct clk *clk = ERR_PTR(-ENOTSUPP), *parent;
  288. struct device *dev = priv->dev;
  289. unsigned int id = core->id, div = core->div;
  290. const char *parent_name;
  291. WARN_DEBUG(id >= priv->num_core_clks);
  292. WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT);
  293. if (!core->name) {
  294. /* Skip NULLified clock */
  295. return;
  296. }
  297. switch (core->type) {
  298. case CLK_TYPE_IN:
  299. clk = of_clk_get_by_name(priv->np, core->name);
  300. break;
  301. case CLK_TYPE_FF:
  302. case CLK_TYPE_DIV6P1:
  303. case CLK_TYPE_DIV6_RO:
  304. WARN_DEBUG(core->parent >= priv->num_core_clks);
  305. parent = priv->clks[core->parent];
  306. if (IS_ERR(parent)) {
  307. clk = parent;
  308. goto fail;
  309. }
  310. parent_name = __clk_get_name(parent);
  311. if (core->type == CLK_TYPE_DIV6_RO)
  312. /* Multiply with the DIV6 register value */
  313. div *= (readl(priv->base + core->offset) & 0x3f) + 1;
  314. if (core->type == CLK_TYPE_DIV6P1) {
  315. clk = cpg_div6_register(core->name, 1, &parent_name,
  316. priv->base + core->offset,
  317. &priv->notifiers);
  318. } else {
  319. clk = clk_register_fixed_factor(NULL, core->name,
  320. parent_name, 0,
  321. core->mult, div);
  322. }
  323. break;
  324. case CLK_TYPE_FR:
  325. clk = clk_register_fixed_rate(NULL, core->name, NULL, 0,
  326. core->mult);
  327. break;
  328. default:
  329. if (info->cpg_clk_register)
  330. clk = info->cpg_clk_register(dev, core, info,
  331. priv->clks, priv->base,
  332. &priv->notifiers);
  333. else
  334. dev_err(dev, "%s has unsupported core clock type %u\n",
  335. core->name, core->type);
  336. break;
  337. }
  338. if (IS_ERR_OR_NULL(clk))
  339. goto fail;
  340. dev_dbg(dev, "Core clock %pC at %lu Hz\n", clk, clk_get_rate(clk));
  341. priv->clks[id] = clk;
  342. return;
  343. fail:
  344. dev_err(dev, "Failed to register %s clock %s: %ld\n", "core",
  345. core->name, PTR_ERR(clk));
  346. }
  347. static void __init cpg_mssr_register_mod_clk(const struct mssr_mod_clk *mod,
  348. const struct cpg_mssr_info *info,
  349. struct cpg_mssr_priv *priv)
  350. {
  351. struct mstp_clock *clock = NULL;
  352. struct device *dev = priv->dev;
  353. unsigned int id = mod->id;
  354. struct clk_init_data init = {};
  355. struct clk *parent, *clk;
  356. const char *parent_name;
  357. unsigned int i;
  358. WARN_DEBUG(id < priv->num_core_clks);
  359. WARN_DEBUG(id >= priv->num_core_clks + priv->num_mod_clks);
  360. WARN_DEBUG(mod->parent >= priv->num_core_clks + priv->num_mod_clks);
  361. WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT);
  362. if (!mod->name) {
  363. /* Skip NULLified clock */
  364. return;
  365. }
  366. parent = priv->clks[mod->parent];
  367. if (IS_ERR(parent)) {
  368. clk = parent;
  369. goto fail;
  370. }
  371. clock = kzalloc(sizeof(*clock), GFP_KERNEL);
  372. if (!clock) {
  373. clk = ERR_PTR(-ENOMEM);
  374. goto fail;
  375. }
  376. init.name = mod->name;
  377. init.ops = &cpg_mstp_clock_ops;
  378. init.flags = CLK_SET_RATE_PARENT;
  379. parent_name = __clk_get_name(parent);
  380. init.parent_names = &parent_name;
  381. init.num_parents = 1;
  382. clock->index = id - priv->num_core_clks;
  383. clock->priv = priv;
  384. clock->hw.init = &init;
  385. for (i = 0; i < info->num_crit_mod_clks; i++)
  386. if (id == info->crit_mod_clks[i] &&
  387. cpg_mstp_clock_is_enabled(&clock->hw)) {
  388. dev_dbg(dev, "MSTP %s setting CLK_IS_CRITICAL\n",
  389. mod->name);
  390. init.flags |= CLK_IS_CRITICAL;
  391. break;
  392. }
  393. clk = clk_register(NULL, &clock->hw);
  394. if (IS_ERR(clk))
  395. goto fail;
  396. dev_dbg(dev, "Module clock %pC at %lu Hz\n", clk, clk_get_rate(clk));
  397. priv->clks[id] = clk;
  398. priv->smstpcr_saved[clock->index / 32].mask |= BIT(clock->index % 32);
  399. return;
  400. fail:
  401. dev_err(dev, "Failed to register %s clock %s: %ld\n", "module",
  402. mod->name, PTR_ERR(clk));
  403. kfree(clock);
  404. }
  405. struct cpg_mssr_clk_domain {
  406. struct generic_pm_domain genpd;
  407. unsigned int num_core_pm_clks;
  408. unsigned int core_pm_clks[];
  409. };
  410. static struct cpg_mssr_clk_domain *cpg_mssr_clk_domain;
  411. static bool cpg_mssr_is_pm_clk(const struct of_phandle_args *clkspec,
  412. struct cpg_mssr_clk_domain *pd)
  413. {
  414. unsigned int i;
  415. if (clkspec->np != pd->genpd.dev.of_node || clkspec->args_count != 2)
  416. return false;
  417. switch (clkspec->args[0]) {
  418. case CPG_CORE:
  419. for (i = 0; i < pd->num_core_pm_clks; i++)
  420. if (clkspec->args[1] == pd->core_pm_clks[i])
  421. return true;
  422. return false;
  423. case CPG_MOD:
  424. return true;
  425. default:
  426. return false;
  427. }
  428. }
  429. int cpg_mssr_attach_dev(struct generic_pm_domain *unused, struct device *dev)
  430. {
  431. struct cpg_mssr_clk_domain *pd = cpg_mssr_clk_domain;
  432. struct device_node *np = dev->of_node;
  433. struct of_phandle_args clkspec;
  434. struct clk *clk;
  435. int i = 0;
  436. int error;
  437. if (!pd) {
  438. dev_dbg(dev, "CPG/MSSR clock domain not yet available\n");
  439. return -EPROBE_DEFER;
  440. }
  441. while (!of_parse_phandle_with_args(np, "clocks", "#clock-cells", i,
  442. &clkspec)) {
  443. if (cpg_mssr_is_pm_clk(&clkspec, pd))
  444. goto found;
  445. of_node_put(clkspec.np);
  446. i++;
  447. }
  448. return 0;
  449. found:
  450. clk = of_clk_get_from_provider(&clkspec);
  451. of_node_put(clkspec.np);
  452. if (IS_ERR(clk))
  453. return PTR_ERR(clk);
  454. error = pm_clk_create(dev);
  455. if (error)
  456. goto fail_put;
  457. error = pm_clk_add_clk(dev, clk);
  458. if (error)
  459. goto fail_destroy;
  460. return 0;
  461. fail_destroy:
  462. pm_clk_destroy(dev);
  463. fail_put:
  464. clk_put(clk);
  465. return error;
  466. }
  467. void cpg_mssr_detach_dev(struct generic_pm_domain *unused, struct device *dev)
  468. {
  469. if (!pm_clk_no_clocks(dev))
  470. pm_clk_destroy(dev);
  471. }
  472. static void cpg_mssr_genpd_remove(void *data)
  473. {
  474. pm_genpd_remove(data);
  475. }
  476. static int __init cpg_mssr_add_clk_domain(struct device *dev,
  477. const unsigned int *core_pm_clks,
  478. unsigned int num_core_pm_clks)
  479. {
  480. struct device_node *np = dev->of_node;
  481. struct generic_pm_domain *genpd;
  482. struct cpg_mssr_clk_domain *pd;
  483. size_t pm_size = num_core_pm_clks * sizeof(core_pm_clks[0]);
  484. int ret;
  485. pd = devm_kzalloc(dev, sizeof(*pd) + pm_size, GFP_KERNEL);
  486. if (!pd)
  487. return -ENOMEM;
  488. pd->num_core_pm_clks = num_core_pm_clks;
  489. memcpy(pd->core_pm_clks, core_pm_clks, pm_size);
  490. genpd = &pd->genpd;
  491. genpd->name = np->name;
  492. genpd->flags = GENPD_FLAG_PM_CLK | GENPD_FLAG_ALWAYS_ON |
  493. GENPD_FLAG_ACTIVE_WAKEUP;
  494. genpd->attach_dev = cpg_mssr_attach_dev;
  495. genpd->detach_dev = cpg_mssr_detach_dev;
  496. ret = pm_genpd_init(genpd, &pm_domain_always_on_gov, false);
  497. if (ret)
  498. return ret;
  499. ret = devm_add_action_or_reset(dev, cpg_mssr_genpd_remove, genpd);
  500. if (ret)
  501. return ret;
  502. cpg_mssr_clk_domain = pd;
  503. return of_genpd_add_provider_simple(np, genpd);
  504. }
  505. #ifdef CONFIG_RESET_CONTROLLER
  506. #define rcdev_to_priv(x) container_of(x, struct cpg_mssr_priv, rcdev)
  507. static int cpg_mssr_reset(struct reset_controller_dev *rcdev,
  508. unsigned long id)
  509. {
  510. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  511. unsigned int reg = id / 32;
  512. unsigned int bit = id % 32;
  513. u32 bitmask = BIT(bit);
  514. dev_dbg(priv->dev, "reset %u%02u\n", reg, bit);
  515. /* Reset module */
  516. writel(bitmask, priv->base + priv->reset_regs[reg]);
  517. /* Wait for at least one cycle of the RCLK clock (@ ca. 32 kHz) */
  518. udelay(35);
  519. /* Release module from reset state */
  520. writel(bitmask, priv->base + priv->reset_clear_regs[reg]);
  521. return 0;
  522. }
  523. static int cpg_mssr_assert(struct reset_controller_dev *rcdev, unsigned long id)
  524. {
  525. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  526. unsigned int reg = id / 32;
  527. unsigned int bit = id % 32;
  528. u32 bitmask = BIT(bit);
  529. dev_dbg(priv->dev, "assert %u%02u\n", reg, bit);
  530. writel(bitmask, priv->base + priv->reset_regs[reg]);
  531. return 0;
  532. }
  533. static int cpg_mssr_deassert(struct reset_controller_dev *rcdev,
  534. unsigned long id)
  535. {
  536. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  537. unsigned int reg = id / 32;
  538. unsigned int bit = id % 32;
  539. u32 bitmask = BIT(bit);
  540. dev_dbg(priv->dev, "deassert %u%02u\n", reg, bit);
  541. writel(bitmask, priv->base + priv->reset_clear_regs[reg]);
  542. return 0;
  543. }
  544. static int cpg_mssr_status(struct reset_controller_dev *rcdev,
  545. unsigned long id)
  546. {
  547. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  548. unsigned int reg = id / 32;
  549. unsigned int bit = id % 32;
  550. u32 bitmask = BIT(bit);
  551. return !!(readl(priv->base + priv->reset_regs[reg]) & bitmask);
  552. }
  553. static const struct reset_control_ops cpg_mssr_reset_ops = {
  554. .reset = cpg_mssr_reset,
  555. .assert = cpg_mssr_assert,
  556. .deassert = cpg_mssr_deassert,
  557. .status = cpg_mssr_status,
  558. };
  559. static int cpg_mssr_reset_xlate(struct reset_controller_dev *rcdev,
  560. const struct of_phandle_args *reset_spec)
  561. {
  562. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  563. unsigned int unpacked = reset_spec->args[0];
  564. unsigned int idx = MOD_CLK_PACK(unpacked);
  565. if (unpacked % 100 > 31 || idx >= rcdev->nr_resets) {
  566. dev_err(priv->dev, "Invalid reset index %u\n", unpacked);
  567. return -EINVAL;
  568. }
  569. return idx;
  570. }
  571. static int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv)
  572. {
  573. priv->rcdev.ops = &cpg_mssr_reset_ops;
  574. priv->rcdev.of_node = priv->dev->of_node;
  575. priv->rcdev.of_reset_n_cells = 1;
  576. priv->rcdev.of_xlate = cpg_mssr_reset_xlate;
  577. priv->rcdev.nr_resets = priv->num_mod_clks;
  578. return devm_reset_controller_register(priv->dev, &priv->rcdev);
  579. }
  580. #else /* !CONFIG_RESET_CONTROLLER */
  581. static inline int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv)
  582. {
  583. return 0;
  584. }
  585. #endif /* !CONFIG_RESET_CONTROLLER */
  586. static const struct of_device_id cpg_mssr_match[] = {
  587. #ifdef CONFIG_CLK_R7S9210
  588. {
  589. .compatible = "renesas,r7s9210-cpg-mssr",
  590. .data = &r7s9210_cpg_mssr_info,
  591. },
  592. #endif
  593. #ifdef CONFIG_CLK_R8A7742
  594. {
  595. .compatible = "renesas,r8a7742-cpg-mssr",
  596. .data = &r8a7742_cpg_mssr_info,
  597. },
  598. #endif
  599. #ifdef CONFIG_CLK_R8A7743
  600. {
  601. .compatible = "renesas,r8a7743-cpg-mssr",
  602. .data = &r8a7743_cpg_mssr_info,
  603. },
  604. /* RZ/G1N is (almost) identical to RZ/G1M w.r.t. clocks. */
  605. {
  606. .compatible = "renesas,r8a7744-cpg-mssr",
  607. .data = &r8a7743_cpg_mssr_info,
  608. },
  609. #endif
  610. #ifdef CONFIG_CLK_R8A7745
  611. {
  612. .compatible = "renesas,r8a7745-cpg-mssr",
  613. .data = &r8a7745_cpg_mssr_info,
  614. },
  615. #endif
  616. #ifdef CONFIG_CLK_R8A77470
  617. {
  618. .compatible = "renesas,r8a77470-cpg-mssr",
  619. .data = &r8a77470_cpg_mssr_info,
  620. },
  621. #endif
  622. #ifdef CONFIG_CLK_R8A774A1
  623. {
  624. .compatible = "renesas,r8a774a1-cpg-mssr",
  625. .data = &r8a774a1_cpg_mssr_info,
  626. },
  627. #endif
  628. #ifdef CONFIG_CLK_R8A774B1
  629. {
  630. .compatible = "renesas,r8a774b1-cpg-mssr",
  631. .data = &r8a774b1_cpg_mssr_info,
  632. },
  633. #endif
  634. #ifdef CONFIG_CLK_R8A774C0
  635. {
  636. .compatible = "renesas,r8a774c0-cpg-mssr",
  637. .data = &r8a774c0_cpg_mssr_info,
  638. },
  639. #endif
  640. #ifdef CONFIG_CLK_R8A774E1
  641. {
  642. .compatible = "renesas,r8a774e1-cpg-mssr",
  643. .data = &r8a774e1_cpg_mssr_info,
  644. },
  645. #endif
  646. #ifdef CONFIG_CLK_R8A7790
  647. {
  648. .compatible = "renesas,r8a7790-cpg-mssr",
  649. .data = &r8a7790_cpg_mssr_info,
  650. },
  651. #endif
  652. #ifdef CONFIG_CLK_R8A7791
  653. {
  654. .compatible = "renesas,r8a7791-cpg-mssr",
  655. .data = &r8a7791_cpg_mssr_info,
  656. },
  657. /* R-Car M2-N is (almost) identical to R-Car M2-W w.r.t. clocks. */
  658. {
  659. .compatible = "renesas,r8a7793-cpg-mssr",
  660. .data = &r8a7791_cpg_mssr_info,
  661. },
  662. #endif
  663. #ifdef CONFIG_CLK_R8A7792
  664. {
  665. .compatible = "renesas,r8a7792-cpg-mssr",
  666. .data = &r8a7792_cpg_mssr_info,
  667. },
  668. #endif
  669. #ifdef CONFIG_CLK_R8A7794
  670. {
  671. .compatible = "renesas,r8a7794-cpg-mssr",
  672. .data = &r8a7794_cpg_mssr_info,
  673. },
  674. #endif
  675. #ifdef CONFIG_CLK_R8A7795
  676. {
  677. .compatible = "renesas,r8a7795-cpg-mssr",
  678. .data = &r8a7795_cpg_mssr_info,
  679. },
  680. #endif
  681. #ifdef CONFIG_CLK_R8A77960
  682. {
  683. .compatible = "renesas,r8a7796-cpg-mssr",
  684. .data = &r8a7796_cpg_mssr_info,
  685. },
  686. #endif
  687. #ifdef CONFIG_CLK_R8A77961
  688. {
  689. .compatible = "renesas,r8a77961-cpg-mssr",
  690. .data = &r8a7796_cpg_mssr_info,
  691. },
  692. #endif
  693. #ifdef CONFIG_CLK_R8A77965
  694. {
  695. .compatible = "renesas,r8a77965-cpg-mssr",
  696. .data = &r8a77965_cpg_mssr_info,
  697. },
  698. #endif
  699. #ifdef CONFIG_CLK_R8A77970
  700. {
  701. .compatible = "renesas,r8a77970-cpg-mssr",
  702. .data = &r8a77970_cpg_mssr_info,
  703. },
  704. #endif
  705. #ifdef CONFIG_CLK_R8A77980
  706. {
  707. .compatible = "renesas,r8a77980-cpg-mssr",
  708. .data = &r8a77980_cpg_mssr_info,
  709. },
  710. #endif
  711. #ifdef CONFIG_CLK_R8A77990
  712. {
  713. .compatible = "renesas,r8a77990-cpg-mssr",
  714. .data = &r8a77990_cpg_mssr_info,
  715. },
  716. #endif
  717. #ifdef CONFIG_CLK_R8A77995
  718. {
  719. .compatible = "renesas,r8a77995-cpg-mssr",
  720. .data = &r8a77995_cpg_mssr_info,
  721. },
  722. #endif
  723. #ifdef CONFIG_CLK_R8A779A0
  724. {
  725. .compatible = "renesas,r8a779a0-cpg-mssr",
  726. .data = &r8a779a0_cpg_mssr_info,
  727. },
  728. #endif
  729. #ifdef CONFIG_CLK_R8A779F0
  730. {
  731. .compatible = "renesas,r8a779f0-cpg-mssr",
  732. .data = &r8a779f0_cpg_mssr_info,
  733. },
  734. #endif
  735. #ifdef CONFIG_CLK_R8A779G0
  736. {
  737. .compatible = "renesas,r8a779g0-cpg-mssr",
  738. .data = &r8a779g0_cpg_mssr_info,
  739. },
  740. #endif
  741. { /* sentinel */ }
  742. };
  743. static void cpg_mssr_del_clk_provider(void *data)
  744. {
  745. of_clk_del_provider(data);
  746. }
  747. #if defined(CONFIG_PM_SLEEP) && defined(CONFIG_ARM_PSCI_FW)
  748. static int cpg_mssr_suspend_noirq(struct device *dev)
  749. {
  750. struct cpg_mssr_priv *priv = dev_get_drvdata(dev);
  751. unsigned int reg;
  752. /* This is the best we can do to check for the presence of PSCI */
  753. if (!psci_ops.cpu_suspend)
  754. return 0;
  755. /* Save module registers with bits under our control */
  756. for (reg = 0; reg < ARRAY_SIZE(priv->smstpcr_saved); reg++) {
  757. if (priv->smstpcr_saved[reg].mask)
  758. priv->smstpcr_saved[reg].val =
  759. priv->reg_layout == CLK_REG_LAYOUT_RZ_A ?
  760. readb(priv->base + priv->control_regs[reg]) :
  761. readl(priv->base + priv->control_regs[reg]);
  762. }
  763. /* Save core clocks */
  764. raw_notifier_call_chain(&priv->notifiers, PM_EVENT_SUSPEND, NULL);
  765. return 0;
  766. }
  767. static int cpg_mssr_resume_noirq(struct device *dev)
  768. {
  769. struct cpg_mssr_priv *priv = dev_get_drvdata(dev);
  770. unsigned int reg, i;
  771. u32 mask, oldval, newval;
  772. /* This is the best we can do to check for the presence of PSCI */
  773. if (!psci_ops.cpu_suspend)
  774. return 0;
  775. /* Restore core clocks */
  776. raw_notifier_call_chain(&priv->notifiers, PM_EVENT_RESUME, NULL);
  777. /* Restore module clocks */
  778. for (reg = 0; reg < ARRAY_SIZE(priv->smstpcr_saved); reg++) {
  779. mask = priv->smstpcr_saved[reg].mask;
  780. if (!mask)
  781. continue;
  782. if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A)
  783. oldval = readb(priv->base + priv->control_regs[reg]);
  784. else
  785. oldval = readl(priv->base + priv->control_regs[reg]);
  786. newval = oldval & ~mask;
  787. newval |= priv->smstpcr_saved[reg].val & mask;
  788. if (newval == oldval)
  789. continue;
  790. if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) {
  791. writeb(newval, priv->base + priv->control_regs[reg]);
  792. /* dummy read to ensure write has completed */
  793. readb(priv->base + priv->control_regs[reg]);
  794. barrier_data(priv->base + priv->control_regs[reg]);
  795. continue;
  796. } else
  797. writel(newval, priv->base + priv->control_regs[reg]);
  798. /* Wait until enabled clocks are really enabled */
  799. mask &= ~priv->smstpcr_saved[reg].val;
  800. if (!mask)
  801. continue;
  802. for (i = 1000; i > 0; --i) {
  803. oldval = readl(priv->base + priv->status_regs[reg]);
  804. if (!(oldval & mask))
  805. break;
  806. cpu_relax();
  807. }
  808. if (!i)
  809. dev_warn(dev, "Failed to enable %s%u[0x%x]\n",
  810. priv->reg_layout == CLK_REG_LAYOUT_RZ_A ?
  811. "STB" : "SMSTP", reg, oldval & mask);
  812. }
  813. return 0;
  814. }
  815. static const struct dev_pm_ops cpg_mssr_pm = {
  816. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cpg_mssr_suspend_noirq,
  817. cpg_mssr_resume_noirq)
  818. };
  819. #define DEV_PM_OPS &cpg_mssr_pm
  820. #else
  821. #define DEV_PM_OPS NULL
  822. #endif /* CONFIG_PM_SLEEP && CONFIG_ARM_PSCI_FW */
  823. static int __init cpg_mssr_common_init(struct device *dev,
  824. struct device_node *np,
  825. const struct cpg_mssr_info *info)
  826. {
  827. struct cpg_mssr_priv *priv;
  828. unsigned int nclks, i;
  829. int error;
  830. if (info->init) {
  831. error = info->init(dev);
  832. if (error)
  833. return error;
  834. }
  835. nclks = info->num_total_core_clks + info->num_hw_mod_clks;
  836. priv = kzalloc(struct_size(priv, clks, nclks), GFP_KERNEL);
  837. if (!priv)
  838. return -ENOMEM;
  839. priv->np = np;
  840. priv->dev = dev;
  841. spin_lock_init(&priv->rmw_lock);
  842. priv->base = of_iomap(np, 0);
  843. if (!priv->base) {
  844. error = -ENOMEM;
  845. goto out_err;
  846. }
  847. cpg_mssr_priv = priv;
  848. priv->num_core_clks = info->num_total_core_clks;
  849. priv->num_mod_clks = info->num_hw_mod_clks;
  850. priv->last_dt_core_clk = info->last_dt_core_clk;
  851. RAW_INIT_NOTIFIER_HEAD(&priv->notifiers);
  852. priv->reg_layout = info->reg_layout;
  853. if (priv->reg_layout == CLK_REG_LAYOUT_RCAR_GEN2_AND_GEN3) {
  854. priv->status_regs = mstpsr;
  855. priv->control_regs = smstpcr;
  856. priv->reset_regs = srcr;
  857. priv->reset_clear_regs = srstclr;
  858. } else if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) {
  859. priv->control_regs = stbcr;
  860. } else if (priv->reg_layout == CLK_REG_LAYOUT_RCAR_GEN4) {
  861. priv->status_regs = mstpsr_for_gen4;
  862. priv->control_regs = mstpcr_for_gen4;
  863. priv->reset_regs = srcr_for_gen4;
  864. priv->reset_clear_regs = srstclr_for_gen4;
  865. } else {
  866. error = -EINVAL;
  867. goto out_err;
  868. }
  869. for (i = 0; i < nclks; i++)
  870. priv->clks[i] = ERR_PTR(-ENOENT);
  871. error = of_clk_add_provider(np, cpg_mssr_clk_src_twocell_get, priv);
  872. if (error)
  873. goto out_err;
  874. return 0;
  875. out_err:
  876. if (priv->base)
  877. iounmap(priv->base);
  878. kfree(priv);
  879. return error;
  880. }
  881. void __init cpg_mssr_early_init(struct device_node *np,
  882. const struct cpg_mssr_info *info)
  883. {
  884. int error;
  885. int i;
  886. error = cpg_mssr_common_init(NULL, np, info);
  887. if (error)
  888. return;
  889. for (i = 0; i < info->num_early_core_clks; i++)
  890. cpg_mssr_register_core_clk(&info->early_core_clks[i], info,
  891. cpg_mssr_priv);
  892. for (i = 0; i < info->num_early_mod_clks; i++)
  893. cpg_mssr_register_mod_clk(&info->early_mod_clks[i], info,
  894. cpg_mssr_priv);
  895. }
  896. static int __init cpg_mssr_probe(struct platform_device *pdev)
  897. {
  898. struct device *dev = &pdev->dev;
  899. struct device_node *np = dev->of_node;
  900. const struct cpg_mssr_info *info;
  901. struct cpg_mssr_priv *priv;
  902. unsigned int i;
  903. int error;
  904. info = of_device_get_match_data(dev);
  905. if (!cpg_mssr_priv) {
  906. error = cpg_mssr_common_init(dev, dev->of_node, info);
  907. if (error)
  908. return error;
  909. }
  910. priv = cpg_mssr_priv;
  911. priv->dev = dev;
  912. dev_set_drvdata(dev, priv);
  913. for (i = 0; i < info->num_core_clks; i++)
  914. cpg_mssr_register_core_clk(&info->core_clks[i], info, priv);
  915. for (i = 0; i < info->num_mod_clks; i++)
  916. cpg_mssr_register_mod_clk(&info->mod_clks[i], info, priv);
  917. error = devm_add_action_or_reset(dev,
  918. cpg_mssr_del_clk_provider,
  919. np);
  920. if (error)
  921. return error;
  922. error = cpg_mssr_add_clk_domain(dev, info->core_pm_clks,
  923. info->num_core_pm_clks);
  924. if (error)
  925. return error;
  926. /* Reset Controller not supported for Standby Control SoCs */
  927. if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A)
  928. return 0;
  929. error = cpg_mssr_reset_controller_register(priv);
  930. if (error)
  931. return error;
  932. return 0;
  933. }
  934. static struct platform_driver cpg_mssr_driver = {
  935. .driver = {
  936. .name = "renesas-cpg-mssr",
  937. .of_match_table = cpg_mssr_match,
  938. .pm = DEV_PM_OPS,
  939. },
  940. };
  941. static int __init cpg_mssr_init(void)
  942. {
  943. return platform_driver_probe(&cpg_mssr_driver, cpg_mssr_probe);
  944. }
  945. subsys_initcall(cpg_mssr_init);
  946. void __init mssr_mod_nullify(struct mssr_mod_clk *mod_clks,
  947. unsigned int num_mod_clks,
  948. const unsigned int *clks, unsigned int n)
  949. {
  950. unsigned int i, j;
  951. for (i = 0, j = 0; i < num_mod_clks && j < n; i++)
  952. if (mod_clks[i].id == clks[j]) {
  953. mod_clks[i].name = NULL;
  954. j++;
  955. }
  956. }
  957. MODULE_DESCRIPTION("Renesas CPG/MSSR Driver");
  958. MODULE_LICENSE("GPL v2");