clk-r8a7779.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * r8a7779 Core CPG Clocks
  4. *
  5. * Copyright (C) 2013, 2014 Horms Solutions Ltd.
  6. *
  7. * Contact: Simon Horman <[email protected]>
  8. */
  9. #include <linux/clk-provider.h>
  10. #include <linux/clk/renesas.h>
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/slab.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/soc/renesas/rcar-rst.h>
  18. #include <dt-bindings/clock/r8a7779-clock.h>
  19. #define CPG_NUM_CLOCKS (R8A7779_CLK_OUT + 1)
  20. /* -----------------------------------------------------------------------------
  21. * CPG Clock Data
  22. */
  23. /*
  24. * MD1 = 1 MD1 = 0
  25. * (PLLA = 1500) (PLLA = 1600)
  26. * (MHz) (MHz)
  27. *------------------------------------------------+--------------------
  28. * clkz 1000 (2/3) 800 (1/2)
  29. * clkzs 250 (1/6) 200 (1/8)
  30. * clki 750 (1/2) 800 (1/2)
  31. * clks 250 (1/6) 200 (1/8)
  32. * clks1 125 (1/12) 100 (1/16)
  33. * clks3 187.5 (1/8) 200 (1/8)
  34. * clks4 93.7 (1/16) 100 (1/16)
  35. * clkp 62.5 (1/24) 50 (1/32)
  36. * clkg 62.5 (1/24) 66.6 (1/24)
  37. * clkb, CLKOUT
  38. * (MD2 = 0) 62.5 (1/24) 66.6 (1/24)
  39. * (MD2 = 1) 41.6 (1/36) 50 (1/32)
  40. */
  41. #define CPG_CLK_CONFIG_INDEX(md) (((md) & (BIT(2)|BIT(1))) >> 1)
  42. struct cpg_clk_config {
  43. unsigned int z_mult;
  44. unsigned int z_div;
  45. unsigned int zs_and_s_div;
  46. unsigned int s1_div;
  47. unsigned int p_div;
  48. unsigned int b_and_out_div;
  49. };
  50. static const struct cpg_clk_config cpg_clk_configs[4] __initconst = {
  51. { 1, 2, 8, 16, 32, 24 },
  52. { 2, 3, 6, 12, 24, 24 },
  53. { 1, 2, 8, 16, 32, 32 },
  54. { 2, 3, 6, 12, 24, 36 },
  55. };
  56. /*
  57. * MD PLLA Ratio
  58. * 12 11
  59. *------------------------
  60. * 0 0 x42
  61. * 0 1 x48
  62. * 1 0 x56
  63. * 1 1 x64
  64. */
  65. #define CPG_PLLA_MULT_INDEX(md) (((md) & (BIT(12)|BIT(11))) >> 11)
  66. static const unsigned int cpg_plla_mult[4] __initconst = { 42, 48, 56, 64 };
  67. /* -----------------------------------------------------------------------------
  68. * Initialization
  69. */
  70. static struct clk * __init
  71. r8a7779_cpg_register_clock(struct device_node *np,
  72. const struct cpg_clk_config *config,
  73. unsigned int plla_mult, const char *name)
  74. {
  75. const char *parent_name = "plla";
  76. unsigned int mult = 1;
  77. unsigned int div = 1;
  78. if (!strcmp(name, "plla")) {
  79. parent_name = of_clk_get_parent_name(np, 0);
  80. mult = plla_mult;
  81. } else if (!strcmp(name, "z")) {
  82. div = config->z_div;
  83. mult = config->z_mult;
  84. } else if (!strcmp(name, "zs") || !strcmp(name, "s")) {
  85. div = config->zs_and_s_div;
  86. } else if (!strcmp(name, "s1")) {
  87. div = config->s1_div;
  88. } else if (!strcmp(name, "p")) {
  89. div = config->p_div;
  90. } else if (!strcmp(name, "b") || !strcmp(name, "out")) {
  91. div = config->b_and_out_div;
  92. } else {
  93. return ERR_PTR(-EINVAL);
  94. }
  95. return clk_register_fixed_factor(NULL, name, parent_name, 0, mult, div);
  96. }
  97. static void __init r8a7779_cpg_clocks_init(struct device_node *np)
  98. {
  99. const struct cpg_clk_config *config;
  100. struct clk_onecell_data *data;
  101. struct clk **clks;
  102. unsigned int i, plla_mult;
  103. int num_clks;
  104. u32 mode;
  105. if (rcar_rst_read_mode_pins(&mode))
  106. return;
  107. num_clks = of_property_count_strings(np, "clock-output-names");
  108. if (num_clks < 0) {
  109. pr_err("%s: failed to count clocks\n", __func__);
  110. return;
  111. }
  112. data = kzalloc(sizeof(*data), GFP_KERNEL);
  113. clks = kcalloc(CPG_NUM_CLOCKS, sizeof(*clks), GFP_KERNEL);
  114. if (data == NULL || clks == NULL) {
  115. /* We're leaking memory on purpose, there's no point in cleaning
  116. * up as the system won't boot anyway.
  117. */
  118. return;
  119. }
  120. data->clks = clks;
  121. data->clk_num = num_clks;
  122. config = &cpg_clk_configs[CPG_CLK_CONFIG_INDEX(mode)];
  123. plla_mult = cpg_plla_mult[CPG_PLLA_MULT_INDEX(mode)];
  124. for (i = 0; i < num_clks; ++i) {
  125. const char *name;
  126. struct clk *clk;
  127. of_property_read_string_index(np, "clock-output-names", i,
  128. &name);
  129. clk = r8a7779_cpg_register_clock(np, config, plla_mult, name);
  130. if (IS_ERR(clk))
  131. pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
  132. __func__, np, name, PTR_ERR(clk));
  133. else
  134. data->clks[i] = clk;
  135. }
  136. of_clk_add_provider(np, of_clk_src_onecell_get, data);
  137. cpg_mstp_add_clk_domain(np);
  138. }
  139. CLK_OF_DECLARE(r8a7779_cpg_clks, "renesas,r8a7779-cpg-clocks",
  140. r8a7779_cpg_clocks_init);