clk-mt8186-mdp.c 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // Copyright (c) 2022 MediaTek Inc.
  4. // Author: Chun-Jie Chen <[email protected]>
  5. #include <linux/clk-provider.h>
  6. #include <linux/platform_device.h>
  7. #include <dt-bindings/clock/mt8186-clk.h>
  8. #include "clk-gate.h"
  9. #include "clk-mtk.h"
  10. static const struct mtk_gate_regs mdp0_cg_regs = {
  11. .set_ofs = 0x104,
  12. .clr_ofs = 0x108,
  13. .sta_ofs = 0x100,
  14. };
  15. static const struct mtk_gate_regs mdp2_cg_regs = {
  16. .set_ofs = 0x124,
  17. .clr_ofs = 0x128,
  18. .sta_ofs = 0x120,
  19. };
  20. #define GATE_MDP0(_id, _name, _parent, _shift) \
  21. GATE_MTK(_id, _name, _parent, &mdp0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  22. #define GATE_MDP2(_id, _name, _parent, _shift) \
  23. GATE_MTK(_id, _name, _parent, &mdp2_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  24. static const struct mtk_gate mdp_clks[] = {
  25. /* MDP0 */
  26. GATE_MDP0(CLK_MDP_RDMA0, "mdp_rdma0", "top_mdp", 0),
  27. GATE_MDP0(CLK_MDP_TDSHP0, "mdp_tdshp0", "top_mdp", 1),
  28. GATE_MDP0(CLK_MDP_IMG_DL_ASYNC0, "mdp_img_dl_async0", "top_mdp", 2),
  29. GATE_MDP0(CLK_MDP_IMG_DL_ASYNC1, "mdp_img_dl_async1", "top_mdp", 3),
  30. GATE_MDP0(CLK_MDP_DISP_RDMA, "mdp_disp_rdma", "top_mdp", 4),
  31. GATE_MDP0(CLK_MDP_HMS, "mdp_hms", "top_mdp", 5),
  32. GATE_MDP0(CLK_MDP_SMI0, "mdp_smi0", "top_mdp", 6),
  33. GATE_MDP0(CLK_MDP_APB_BUS, "mdp_apb_bus", "top_mdp", 7),
  34. GATE_MDP0(CLK_MDP_WROT0, "mdp_wrot0", "top_mdp", 8),
  35. GATE_MDP0(CLK_MDP_RSZ0, "mdp_rsz0", "top_mdp", 9),
  36. GATE_MDP0(CLK_MDP_HDR0, "mdp_hdr0", "top_mdp", 10),
  37. GATE_MDP0(CLK_MDP_MUTEX0, "mdp_mutex0", "top_mdp", 11),
  38. GATE_MDP0(CLK_MDP_WROT1, "mdp_wrot1", "top_mdp", 12),
  39. GATE_MDP0(CLK_MDP_RSZ1, "mdp_rsz1", "top_mdp", 13),
  40. GATE_MDP0(CLK_MDP_FAKE_ENG0, "mdp_fake_eng0", "top_mdp", 14),
  41. GATE_MDP0(CLK_MDP_AAL0, "mdp_aal0", "top_mdp", 15),
  42. GATE_MDP0(CLK_MDP_DISP_WDMA, "mdp_disp_wdma", "top_mdp", 16),
  43. GATE_MDP0(CLK_MDP_COLOR, "mdp_color", "top_mdp", 17),
  44. GATE_MDP0(CLK_MDP_IMG_DL_ASYNC2, "mdp_img_dl_async2", "top_mdp", 18),
  45. /* MDP2 */
  46. GATE_MDP2(CLK_MDP_IMG_DL_RELAY0_ASYNC0, "mdp_img_dl_rel0_as0", "top_mdp", 0),
  47. GATE_MDP2(CLK_MDP_IMG_DL_RELAY1_ASYNC1, "mdp_img_dl_rel1_as1", "top_mdp", 8),
  48. GATE_MDP2(CLK_MDP_IMG_DL_RELAY2_ASYNC2, "mdp_img_dl_rel2_as2", "top_mdp", 24),
  49. };
  50. static const struct mtk_clk_desc mdp_desc = {
  51. .clks = mdp_clks,
  52. .num_clks = ARRAY_SIZE(mdp_clks),
  53. };
  54. static const struct of_device_id of_match_clk_mt8186_mdp[] = {
  55. {
  56. .compatible = "mediatek,mt8186-mdpsys",
  57. .data = &mdp_desc,
  58. }, {
  59. /* sentinel */
  60. }
  61. };
  62. static struct platform_driver clk_mt8186_mdp_drv = {
  63. .probe = mtk_clk_simple_probe,
  64. .remove = mtk_clk_simple_remove,
  65. .driver = {
  66. .name = "clk-mt8186-mdp",
  67. .of_match_table = of_match_clk_mt8186_mdp,
  68. },
  69. };
  70. builtin_platform_driver(clk_mt8186_mdp_drv);