clk-mt7629.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2018 MediaTek Inc.
  4. * Author: Wenzhen Yu <Wenzhen [email protected]>
  5. * Ryder Lee <[email protected]>
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include "clk-cpumux.h"
  14. #include "clk-gate.h"
  15. #include "clk-mtk.h"
  16. #include "clk-pll.h"
  17. #include <dt-bindings/clock/mt7629-clk.h>
  18. #define MT7629_PLL_FMAX (2500UL * MHZ)
  19. #define CON0_MT7629_RST_BAR BIT(24)
  20. #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  21. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
  22. _pcw_shift, _div_table, _parent_name) { \
  23. .id = _id, \
  24. .name = _name, \
  25. .reg = _reg, \
  26. .pwr_reg = _pwr_reg, \
  27. .en_mask = _en_mask, \
  28. .flags = _flags, \
  29. .rst_bar_mask = CON0_MT7629_RST_BAR, \
  30. .fmax = MT7629_PLL_FMAX, \
  31. .pcwbits = _pcwbits, \
  32. .pd_reg = _pd_reg, \
  33. .pd_shift = _pd_shift, \
  34. .tuner_reg = _tuner_reg, \
  35. .pcw_reg = _pcw_reg, \
  36. .pcw_shift = _pcw_shift, \
  37. .div_table = _div_table, \
  38. .parent_name = _parent_name, \
  39. }
  40. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  41. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
  42. _pcw_shift) \
  43. PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  44. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
  45. NULL, "clk20m")
  46. #define GATE_APMIXED(_id, _name, _parent, _shift) \
  47. GATE_MTK(_id, _name, _parent, &apmixed_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv)
  48. #define GATE_INFRA(_id, _name, _parent, _shift) \
  49. GATE_MTK(_id, _name, _parent, &infra_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  50. #define GATE_PERI0(_id, _name, _parent, _shift) \
  51. GATE_MTK(_id, _name, _parent, &peri0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  52. #define GATE_PERI1(_id, _name, _parent, _shift) \
  53. GATE_MTK(_id, _name, _parent, &peri1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  54. static DEFINE_SPINLOCK(mt7629_clk_lock);
  55. static const char * const axi_parents[] = {
  56. "clkxtal",
  57. "syspll1_d2",
  58. "syspll_d5",
  59. "syspll1_d4",
  60. "univpll_d5",
  61. "univpll2_d2",
  62. "univpll_d7",
  63. "dmpll_ck"
  64. };
  65. static const char * const mem_parents[] = {
  66. "clkxtal",
  67. "dmpll_ck"
  68. };
  69. static const char * const ddrphycfg_parents[] = {
  70. "clkxtal",
  71. "syspll1_d8"
  72. };
  73. static const char * const eth_parents[] = {
  74. "clkxtal",
  75. "syspll1_d2",
  76. "univpll1_d2",
  77. "syspll1_d4",
  78. "univpll_d5",
  79. "sgmiipll_d2",
  80. "univpll_d7",
  81. "dmpll_ck"
  82. };
  83. static const char * const pwm_parents[] = {
  84. "clkxtal",
  85. "univpll2_d4"
  86. };
  87. static const char * const f10m_ref_parents[] = {
  88. "clkxtal",
  89. "sgmiipll_d2"
  90. };
  91. static const char * const nfi_infra_parents[] = {
  92. "clkxtal",
  93. "clkxtal",
  94. "clkxtal",
  95. "clkxtal",
  96. "clkxtal",
  97. "clkxtal",
  98. "univpll2_d8",
  99. "univpll3_d4",
  100. "syspll1_d8",
  101. "univpll1_d8",
  102. "syspll4_d2",
  103. "syspll2_d4",
  104. "univpll2_d4",
  105. "univpll3_d2",
  106. "syspll1_d4",
  107. "syspll_d7"
  108. };
  109. static const char * const flash_parents[] = {
  110. "clkxtal",
  111. "univpll_d80_d4",
  112. "syspll2_d8",
  113. "syspll3_d4",
  114. "univpll3_d4",
  115. "univpll1_d8",
  116. "syspll2_d4",
  117. "univpll2_d4"
  118. };
  119. static const char * const uart_parents[] = {
  120. "clkxtal",
  121. "univpll2_d8"
  122. };
  123. static const char * const spi0_parents[] = {
  124. "clkxtal",
  125. "syspll3_d2",
  126. "clkxtal",
  127. "syspll2_d4",
  128. "syspll4_d2",
  129. "univpll2_d4",
  130. "univpll1_d8",
  131. "clkxtal"
  132. };
  133. static const char * const spi1_parents[] = {
  134. "clkxtal",
  135. "syspll3_d2",
  136. "clkxtal",
  137. "syspll4_d4",
  138. "syspll4_d2",
  139. "univpll2_d4",
  140. "univpll1_d8",
  141. "clkxtal"
  142. };
  143. static const char * const msdc30_0_parents[] = {
  144. "clkxtal",
  145. "univpll2_d16",
  146. "univ48m"
  147. };
  148. static const char * const msdc30_1_parents[] = {
  149. "clkxtal",
  150. "univpll2_d16",
  151. "univ48m",
  152. "syspll2_d4",
  153. "univpll2_d4",
  154. "syspll_d7",
  155. "syspll2_d2",
  156. "univpll2_d2"
  157. };
  158. static const char * const ap2wbmcu_parents[] = {
  159. "clkxtal",
  160. "syspll1_d2",
  161. "univ48m",
  162. "syspll1_d8",
  163. "univpll2_d4",
  164. "syspll_d7",
  165. "syspll2_d2",
  166. "univpll2_d2"
  167. };
  168. static const char * const audio_parents[] = {
  169. "clkxtal",
  170. "syspll3_d4",
  171. "syspll4_d4",
  172. "syspll1_d16"
  173. };
  174. static const char * const aud_intbus_parents[] = {
  175. "clkxtal",
  176. "syspll1_d4",
  177. "syspll4_d2",
  178. "dmpll_d4"
  179. };
  180. static const char * const pmicspi_parents[] = {
  181. "clkxtal",
  182. "syspll1_d8",
  183. "syspll3_d4",
  184. "syspll1_d16",
  185. "univpll3_d4",
  186. "clkxtal",
  187. "univpll2_d4",
  188. "dmpll_d8"
  189. };
  190. static const char * const scp_parents[] = {
  191. "clkxtal",
  192. "syspll1_d8",
  193. "univpll2_d2",
  194. "univpll2_d4"
  195. };
  196. static const char * const atb_parents[] = {
  197. "clkxtal",
  198. "syspll1_d2",
  199. "syspll_d5"
  200. };
  201. static const char * const hif_parents[] = {
  202. "clkxtal",
  203. "syspll1_d2",
  204. "univpll1_d2",
  205. "syspll1_d4",
  206. "univpll_d5",
  207. "clk_null",
  208. "univpll_d7"
  209. };
  210. static const char * const sata_parents[] = {
  211. "clkxtal",
  212. "univpll2_d4"
  213. };
  214. static const char * const usb20_parents[] = {
  215. "clkxtal",
  216. "univpll3_d4",
  217. "syspll1_d8"
  218. };
  219. static const char * const aud1_parents[] = {
  220. "clkxtal"
  221. };
  222. static const char * const irrx_parents[] = {
  223. "clkxtal",
  224. "syspll4_d16"
  225. };
  226. static const char * const crypto_parents[] = {
  227. "clkxtal",
  228. "univpll_d3",
  229. "univpll1_d2",
  230. "syspll1_d2",
  231. "univpll_d5",
  232. "syspll_d5",
  233. "univpll2_d2",
  234. "syspll_d2"
  235. };
  236. static const char * const gpt10m_parents[] = {
  237. "clkxtal",
  238. "clkxtal_d4"
  239. };
  240. static const char * const peribus_ck_parents[] = {
  241. "syspll1_d8",
  242. "syspll1_d4"
  243. };
  244. static const char * const infra_mux1_parents[] = {
  245. "clkxtal",
  246. "armpll",
  247. "main_core_en",
  248. "armpll"
  249. };
  250. static const struct mtk_gate_regs apmixed_cg_regs = {
  251. .set_ofs = 0x8,
  252. .clr_ofs = 0x8,
  253. .sta_ofs = 0x8,
  254. };
  255. static const struct mtk_gate_regs infra_cg_regs = {
  256. .set_ofs = 0x40,
  257. .clr_ofs = 0x44,
  258. .sta_ofs = 0x48,
  259. };
  260. static const struct mtk_gate_regs peri0_cg_regs = {
  261. .set_ofs = 0x8,
  262. .clr_ofs = 0x10,
  263. .sta_ofs = 0x18,
  264. };
  265. static const struct mtk_gate_regs peri1_cg_regs = {
  266. .set_ofs = 0xC,
  267. .clr_ofs = 0x14,
  268. .sta_ofs = 0x1C,
  269. };
  270. static const struct mtk_pll_data plls[] = {
  271. PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0200, 0x020C, 0,
  272. 0, 21, 0x0204, 24, 0, 0x0204, 0),
  273. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0210, 0x021C, 0,
  274. HAVE_RST_BAR, 21, 0x0214, 24, 0, 0x0214, 0),
  275. PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x0220, 0x022C, 0,
  276. HAVE_RST_BAR, 7, 0x0224, 24, 0, 0x0224, 14),
  277. PLL(CLK_APMIXED_ETH1PLL, "eth1pll", 0x0300, 0x0310, 0,
  278. 0, 21, 0x0300, 1, 0, 0x0304, 0),
  279. PLL(CLK_APMIXED_ETH2PLL, "eth2pll", 0x0314, 0x0320, 0,
  280. 0, 21, 0x0314, 1, 0, 0x0318, 0),
  281. PLL(CLK_APMIXED_SGMIPLL, "sgmipll", 0x0358, 0x0368, 0,
  282. 0, 21, 0x0358, 1, 0, 0x035C, 0),
  283. };
  284. static const struct mtk_gate apmixed_clks[] = {
  285. GATE_APMIXED(CLK_APMIXED_MAIN_CORE_EN, "main_core_en", "mainpll", 5),
  286. };
  287. static const struct mtk_gate infra_clks[] = {
  288. GATE_INFRA(CLK_INFRA_DBGCLK_PD, "infra_dbgclk_pd", "hd_faxi", 0),
  289. GATE_INFRA(CLK_INFRA_TRNG_PD, "infra_trng_pd", "hd_faxi", 2),
  290. GATE_INFRA(CLK_INFRA_DEVAPC_PD, "infra_devapc_pd", "hd_faxi", 4),
  291. GATE_INFRA(CLK_INFRA_APXGPT_PD, "infra_apxgpt_pd", "infrao_10m", 18),
  292. GATE_INFRA(CLK_INFRA_SEJ_PD, "infra_sej_pd", "infrao_10m", 19),
  293. };
  294. static const struct mtk_fixed_clk top_fixed_clks[] = {
  295. FIXED_CLK(CLK_TOP_TO_U2_PHY, "to_u2_phy", "clkxtal",
  296. 31250000),
  297. FIXED_CLK(CLK_TOP_TO_U2_PHY_1P, "to_u2_phy_1p", "clkxtal",
  298. 31250000),
  299. FIXED_CLK(CLK_TOP_PCIE0_PIPE_EN, "pcie0_pipe_en", "clkxtal",
  300. 125000000),
  301. FIXED_CLK(CLK_TOP_PCIE1_PIPE_EN, "pcie1_pipe_en", "clkxtal",
  302. 125000000),
  303. FIXED_CLK(CLK_TOP_SSUSB_TX250M, "ssusb_tx250m", "clkxtal",
  304. 250000000),
  305. FIXED_CLK(CLK_TOP_SSUSB_EQ_RX250M, "ssusb_eq_rx250m", "clkxtal",
  306. 250000000),
  307. FIXED_CLK(CLK_TOP_SSUSB_CDR_REF, "ssusb_cdr_ref", "clkxtal",
  308. 33333333),
  309. FIXED_CLK(CLK_TOP_SSUSB_CDR_FB, "ssusb_cdr_fb", "clkxtal",
  310. 50000000),
  311. FIXED_CLK(CLK_TOP_SATA_ASIC, "sata_asic", "clkxtal",
  312. 50000000),
  313. FIXED_CLK(CLK_TOP_SATA_RBC, "sata_rbc", "clkxtal",
  314. 50000000),
  315. };
  316. static const struct mtk_fixed_factor top_divs[] = {
  317. FACTOR(CLK_TOP_TO_USB3_SYS, "to_usb3_sys", "eth1pll", 1, 4),
  318. FACTOR(CLK_TOP_P1_1MHZ, "p1_1mhz", "eth1pll", 1, 500),
  319. FACTOR(CLK_TOP_4MHZ, "free_run_4mhz", "eth1pll", 1, 125),
  320. FACTOR(CLK_TOP_P0_1MHZ, "p0_1mhz", "eth1pll", 1, 500),
  321. FACTOR(CLK_TOP_ETH_500M, "eth_500m", "eth1pll", 1, 1),
  322. FACTOR(CLK_TOP_TXCLK_SRC_PRE, "txclk_src_pre", "sgmiipll_d2", 1, 1),
  323. FACTOR(CLK_TOP_RTC, "rtc", "clkxtal", 1, 1024),
  324. FACTOR(CLK_TOP_PWM_QTR_26M, "pwm_qtr_26m", "clkxtal", 1, 1),
  325. FACTOR(CLK_TOP_CPUM_TCK_IN, "cpum_tck_in", "cpum_tck", 1, 1),
  326. FACTOR(CLK_TOP_TO_USB3_DA_TOP, "to_usb3_da_top", "clkxtal", 1, 1),
  327. FACTOR(CLK_TOP_MEMPLL, "mempll", "clkxtal", 32, 1),
  328. FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "mempll", 1, 1),
  329. FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "mempll", 1, 4),
  330. FACTOR(CLK_TOP_DMPLL_D8, "dmpll_d8", "mempll", 1, 8),
  331. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
  332. FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
  333. FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "mainpll", 1, 8),
  334. FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "mainpll", 1, 16),
  335. FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "mainpll", 1, 32),
  336. FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "mainpll", 1, 6),
  337. FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "mainpll", 1, 12),
  338. FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "mainpll", 1, 24),
  339. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
  340. FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
  341. FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "mainpll", 1, 20),
  342. FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
  343. FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "mainpll", 1, 14),
  344. FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "mainpll", 1, 28),
  345. FACTOR(CLK_TOP_SYSPLL4_D16, "syspll4_d16", "mainpll", 1, 112),
  346. FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1, 2),
  347. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4),
  348. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll", 1, 8),
  349. FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll", 1, 16),
  350. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
  351. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll", 1, 6),
  352. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll", 1, 12),
  353. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll", 1, 24),
  354. FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll", 1, 48),
  355. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
  356. FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll", 1, 10),
  357. FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll", 1, 20),
  358. FACTOR(CLK_TOP_UNIVPLL3_D16, "univpll3_d16", "univpll", 1, 80),
  359. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
  360. FACTOR(CLK_TOP_UNIVPLL_D80_D4, "univpll_d80_d4", "univpll", 1, 320),
  361. FACTOR(CLK_TOP_UNIV48M, "univ48m", "univpll", 1, 25),
  362. FACTOR(CLK_TOP_SGMIIPLL_D2, "sgmiipll_d2", "sgmipll", 1, 2),
  363. FACTOR(CLK_TOP_CLKXTAL_D4, "clkxtal_d4", "clkxtal", 1, 4),
  364. FACTOR(CLK_TOP_HD_FAXI, "hd_faxi", "axi_sel", 1, 1),
  365. FACTOR(CLK_TOP_FAXI, "faxi", "axi_sel", 1, 1),
  366. FACTOR(CLK_TOP_F_FAUD_INTBUS, "f_faud_intbus", "aud_intbus_sel", 1, 1),
  367. FACTOR(CLK_TOP_AP2WBHIF_HCLK, "ap2wbhif_hclk", "syspll1_d8", 1, 1),
  368. FACTOR(CLK_TOP_10M_INFRAO, "infrao_10m", "gpt10m_sel", 1, 1),
  369. FACTOR(CLK_TOP_MSDC30_1, "msdc30_1", "msdc30_1_sel", 1, 1),
  370. FACTOR(CLK_TOP_SPI, "spi", "spi0_sel", 1, 1),
  371. FACTOR(CLK_TOP_SF, "sf", "nfi_infra_sel", 1, 1),
  372. FACTOR(CLK_TOP_FLASH, "flash", "flash_sel", 1, 1),
  373. FACTOR(CLK_TOP_TO_USB3_REF, "to_usb3_ref", "sata_sel", 1, 4),
  374. FACTOR(CLK_TOP_TO_USB3_MCU, "to_usb3_mcu", "axi_sel", 1, 1),
  375. FACTOR(CLK_TOP_TO_USB3_DMA, "to_usb3_dma", "hif_sel", 1, 1),
  376. FACTOR(CLK_TOP_FROM_TOP_AHB, "from_top_ahb", "axi_sel", 1, 1),
  377. FACTOR(CLK_TOP_FROM_TOP_AXI, "from_top_axi", "hif_sel", 1, 1),
  378. FACTOR(CLK_TOP_PCIE1_MAC_EN, "pcie1_mac_en", "sata_sel", 1, 1),
  379. FACTOR(CLK_TOP_PCIE0_MAC_EN, "pcie0_mac_en", "sata_sel", 1, 1),
  380. };
  381. static const struct mtk_gate peri_clks[] = {
  382. /* PERI0 */
  383. GATE_PERI0(CLK_PERI_PWM1_PD, "peri_pwm1_pd", "pwm_qtr_26m", 2),
  384. GATE_PERI0(CLK_PERI_PWM2_PD, "peri_pwm2_pd", "pwm_qtr_26m", 3),
  385. GATE_PERI0(CLK_PERI_PWM3_PD, "peri_pwm3_pd", "pwm_qtr_26m", 4),
  386. GATE_PERI0(CLK_PERI_PWM4_PD, "peri_pwm4_pd", "pwm_qtr_26m", 5),
  387. GATE_PERI0(CLK_PERI_PWM5_PD, "peri_pwm5_pd", "pwm_qtr_26m", 6),
  388. GATE_PERI0(CLK_PERI_PWM6_PD, "peri_pwm6_pd", "pwm_qtr_26m", 7),
  389. GATE_PERI0(CLK_PERI_PWM7_PD, "peri_pwm7_pd", "pwm_qtr_26m", 8),
  390. GATE_PERI0(CLK_PERI_PWM_PD, "peri_pwm_pd", "pwm_qtr_26m", 9),
  391. GATE_PERI0(CLK_PERI_AP_DMA_PD, "peri_ap_dma_pd", "faxi", 12),
  392. GATE_PERI0(CLK_PERI_MSDC30_1_PD, "peri_msdc30_1", "msdc30_1", 14),
  393. GATE_PERI0(CLK_PERI_UART0_PD, "peri_uart0_pd", "faxi", 17),
  394. GATE_PERI0(CLK_PERI_UART1_PD, "peri_uart1_pd", "faxi", 18),
  395. GATE_PERI0(CLK_PERI_UART2_PD, "peri_uart2_pd", "faxi", 19),
  396. GATE_PERI0(CLK_PERI_UART3_PD, "peri_uart3_pd", "faxi", 20),
  397. GATE_PERI0(CLK_PERI_BTIF_PD, "peri_btif_pd", "faxi", 22),
  398. GATE_PERI0(CLK_PERI_I2C0_PD, "peri_i2c0_pd", "faxi", 23),
  399. GATE_PERI0(CLK_PERI_SPI0_PD, "peri_spi0_pd", "spi", 28),
  400. GATE_PERI0(CLK_PERI_SNFI_PD, "peri_snfi_pd", "sf", 29),
  401. GATE_PERI0(CLK_PERI_NFI_PD, "peri_nfi_pd", "faxi", 30),
  402. GATE_PERI0(CLK_PERI_NFIECC_PD, "peri_nfiecc_pd", "faxi", 31),
  403. /* PERI1 */
  404. GATE_PERI1(CLK_PERI_FLASH_PD, "peri_flash_pd", "flash", 1),
  405. };
  406. static struct mtk_composite infra_muxes[] = {
  407. /* INFRA_TOPCKGEN_CKMUXSEL */
  408. MUX(CLK_INFRA_MUX1_SEL, "infra_mux1_sel", infra_mux1_parents, 0x000,
  409. 2, 2),
  410. };
  411. static struct mtk_composite top_muxes[] = {
  412. /* CLK_CFG_0 */
  413. MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
  414. 0x040, 0, 3, 7),
  415. MUX_GATE(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
  416. 0x040, 8, 1, 15),
  417. MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
  418. 0x040, 16, 1, 23),
  419. MUX_GATE(CLK_TOP_ETH_SEL, "eth_sel", eth_parents,
  420. 0x040, 24, 3, 31),
  421. /* CLK_CFG_1 */
  422. MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
  423. 0x050, 0, 2, 7),
  424. MUX_GATE(CLK_TOP_F10M_REF_SEL, "f10m_ref_sel", f10m_ref_parents,
  425. 0x050, 8, 1, 15),
  426. MUX_GATE(CLK_TOP_NFI_INFRA_SEL, "nfi_infra_sel", nfi_infra_parents,
  427. 0x050, 16, 4, 23),
  428. MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents,
  429. 0x050, 24, 3, 31),
  430. /* CLK_CFG_2 */
  431. MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
  432. 0x060, 0, 1, 7),
  433. MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi0_parents,
  434. 0x060, 8, 3, 15),
  435. MUX_GATE(CLK_TOP_SPI1_SEL, "spi1_sel", spi1_parents,
  436. 0x060, 16, 3, 23),
  437. MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", uart_parents,
  438. 0x060, 24, 3, 31),
  439. /* CLK_CFG_3 */
  440. MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_0_parents,
  441. 0x070, 0, 3, 7),
  442. MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents,
  443. 0x070, 8, 3, 15),
  444. MUX_GATE(CLK_TOP_AP2WBMCU_SEL, "ap2wbmcu_sel", ap2wbmcu_parents,
  445. 0x070, 16, 3, 23),
  446. MUX_GATE(CLK_TOP_AP2WBHIF_SEL, "ap2wbhif_sel", ap2wbmcu_parents,
  447. 0x070, 24, 3, 31),
  448. /* CLK_CFG_4 */
  449. MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
  450. 0x080, 0, 2, 7),
  451. MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
  452. 0x080, 8, 2, 15),
  453. MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
  454. 0x080, 16, 3, 23),
  455. MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
  456. 0x080, 24, 2, 31),
  457. /* CLK_CFG_5 */
  458. MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel", atb_parents,
  459. 0x090, 0, 2, 7),
  460. MUX_GATE(CLK_TOP_HIF_SEL, "hif_sel", hif_parents,
  461. 0x090, 8, 3, 15),
  462. MUX_GATE(CLK_TOP_SATA_SEL, "sata_sel", sata_parents,
  463. 0x090, 16, 1, 23),
  464. MUX_GATE(CLK_TOP_U2_SEL, "usb20_sel", usb20_parents,
  465. 0x090, 24, 2, 31),
  466. /* CLK_CFG_6 */
  467. MUX_GATE(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents,
  468. 0x0A0, 0, 1, 7),
  469. MUX_GATE(CLK_TOP_AUD2_SEL, "aud2_sel", aud1_parents,
  470. 0x0A0, 8, 1, 15),
  471. MUX_GATE(CLK_TOP_IRRX_SEL, "irrx_sel", irrx_parents,
  472. 0x0A0, 16, 1, 23),
  473. MUX_GATE(CLK_TOP_IRTX_SEL, "irtx_sel", irrx_parents,
  474. 0x0A0, 24, 1, 31),
  475. /* CLK_CFG_7 */
  476. MUX_GATE(CLK_TOP_SATA_MCU_SEL, "sata_mcu_sel", scp_parents,
  477. 0x0B0, 0, 2, 7),
  478. MUX_GATE(CLK_TOP_PCIE0_MCU_SEL, "pcie0_mcu_sel", scp_parents,
  479. 0x0B0, 8, 2, 15),
  480. MUX_GATE(CLK_TOP_PCIE1_MCU_SEL, "pcie1_mcu_sel", scp_parents,
  481. 0x0B0, 16, 2, 23),
  482. MUX_GATE(CLK_TOP_SSUSB_MCU_SEL, "ssusb_mcu_sel", scp_parents,
  483. 0x0B0, 24, 2, 31),
  484. /* CLK_CFG_8 */
  485. MUX_GATE(CLK_TOP_CRYPTO_SEL, "crypto_sel", crypto_parents,
  486. 0x0C0, 0, 3, 7),
  487. MUX_GATE(CLK_TOP_SGMII_REF_1_SEL, "sgmii_ref_1_sel", f10m_ref_parents,
  488. 0x0C0, 8, 1, 15),
  489. MUX_GATE(CLK_TOP_10M_SEL, "gpt10m_sel", gpt10m_parents,
  490. 0x0C0, 16, 1, 23),
  491. };
  492. static struct mtk_composite peri_muxes[] = {
  493. /* PERI_GLOBALCON_CKSEL */
  494. MUX(CLK_PERIBUS_SEL, "peribus_ck_sel", peribus_ck_parents, 0x05C, 0, 1),
  495. };
  496. static int mtk_topckgen_init(struct platform_device *pdev)
  497. {
  498. struct clk_hw_onecell_data *clk_data;
  499. void __iomem *base;
  500. struct device_node *node = pdev->dev.of_node;
  501. base = devm_platform_ioremap_resource(pdev, 0);
  502. if (IS_ERR(base))
  503. return PTR_ERR(base);
  504. clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
  505. if (!clk_data)
  506. return -ENOMEM;
  507. mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
  508. clk_data);
  509. mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
  510. clk_data);
  511. mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes),
  512. base, &mt7629_clk_lock, clk_data);
  513. clk_prepare_enable(clk_data->hws[CLK_TOP_AXI_SEL]->clk);
  514. clk_prepare_enable(clk_data->hws[CLK_TOP_MEM_SEL]->clk);
  515. clk_prepare_enable(clk_data->hws[CLK_TOP_DDRPHYCFG_SEL]->clk);
  516. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  517. }
  518. static int mtk_infrasys_init(struct platform_device *pdev)
  519. {
  520. struct device_node *node = pdev->dev.of_node;
  521. struct clk_hw_onecell_data *clk_data;
  522. clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
  523. if (!clk_data)
  524. return -ENOMEM;
  525. mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
  526. clk_data);
  527. mtk_clk_register_cpumuxes(node, infra_muxes, ARRAY_SIZE(infra_muxes),
  528. clk_data);
  529. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
  530. clk_data);
  531. }
  532. static int mtk_pericfg_init(struct platform_device *pdev)
  533. {
  534. struct clk_hw_onecell_data *clk_data;
  535. void __iomem *base;
  536. int r;
  537. struct device_node *node = pdev->dev.of_node;
  538. base = devm_platform_ioremap_resource(pdev, 0);
  539. if (IS_ERR(base))
  540. return PTR_ERR(base);
  541. clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
  542. if (!clk_data)
  543. return -ENOMEM;
  544. mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
  545. clk_data);
  546. mtk_clk_register_composites(peri_muxes, ARRAY_SIZE(peri_muxes), base,
  547. &mt7629_clk_lock, clk_data);
  548. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  549. if (r)
  550. return r;
  551. clk_prepare_enable(clk_data->hws[CLK_PERI_UART0_PD]->clk);
  552. return 0;
  553. }
  554. static int mtk_apmixedsys_init(struct platform_device *pdev)
  555. {
  556. struct clk_hw_onecell_data *clk_data;
  557. struct device_node *node = pdev->dev.of_node;
  558. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
  559. if (!clk_data)
  560. return -ENOMEM;
  561. mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls),
  562. clk_data);
  563. mtk_clk_register_gates(node, apmixed_clks,
  564. ARRAY_SIZE(apmixed_clks), clk_data);
  565. clk_prepare_enable(clk_data->hws[CLK_APMIXED_ARMPLL]->clk);
  566. clk_prepare_enable(clk_data->hws[CLK_APMIXED_MAIN_CORE_EN]->clk);
  567. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  568. }
  569. static const struct of_device_id of_match_clk_mt7629[] = {
  570. {
  571. .compatible = "mediatek,mt7629-apmixedsys",
  572. .data = mtk_apmixedsys_init,
  573. }, {
  574. .compatible = "mediatek,mt7629-infracfg",
  575. .data = mtk_infrasys_init,
  576. }, {
  577. .compatible = "mediatek,mt7629-topckgen",
  578. .data = mtk_topckgen_init,
  579. }, {
  580. .compatible = "mediatek,mt7629-pericfg",
  581. .data = mtk_pericfg_init,
  582. }, {
  583. /* sentinel */
  584. }
  585. };
  586. static int clk_mt7629_probe(struct platform_device *pdev)
  587. {
  588. int (*clk_init)(struct platform_device *);
  589. int r;
  590. clk_init = of_device_get_match_data(&pdev->dev);
  591. if (!clk_init)
  592. return -EINVAL;
  593. r = clk_init(pdev);
  594. if (r)
  595. dev_err(&pdev->dev,
  596. "could not register clock provider: %s: %d\n",
  597. pdev->name, r);
  598. return r;
  599. }
  600. static struct platform_driver clk_mt7629_drv = {
  601. .probe = clk_mt7629_probe,
  602. .driver = {
  603. .name = "clk-mt7629",
  604. .of_match_table = of_match_clk_mt7629,
  605. },
  606. };
  607. static int clk_mt7629_init(void)
  608. {
  609. return platform_driver_register(&clk_mt7629_drv);
  610. }
  611. arch_initcall(clk_mt7629_init);