clk-mt7629-hif.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2018 MediaTek Inc.
  4. * Author: Wenzhen Yu <Wenzhen [email protected]>
  5. * Ryder Lee <[email protected]>
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/of_device.h>
  11. #include <linux/platform_device.h>
  12. #include "clk-mtk.h"
  13. #include "clk-gate.h"
  14. #include <dt-bindings/clock/mt7629-clk.h>
  15. #define GATE_PCIE(_id, _name, _parent, _shift) \
  16. GATE_MTK(_id, _name, _parent, &pcie_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv)
  17. #define GATE_SSUSB(_id, _name, _parent, _shift) \
  18. GATE_MTK(_id, _name, _parent, &ssusb_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv)
  19. static const struct mtk_gate_regs pcie_cg_regs = {
  20. .set_ofs = 0x30,
  21. .clr_ofs = 0x30,
  22. .sta_ofs = 0x30,
  23. };
  24. static const struct mtk_gate_regs ssusb_cg_regs = {
  25. .set_ofs = 0x30,
  26. .clr_ofs = 0x30,
  27. .sta_ofs = 0x30,
  28. };
  29. static const struct mtk_gate ssusb_clks[] = {
  30. GATE_SSUSB(CLK_SSUSB_U2_PHY_1P_EN, "ssusb_u2_phy_1p",
  31. "to_u2_phy_1p", 0),
  32. GATE_SSUSB(CLK_SSUSB_U2_PHY_EN, "ssusb_u2_phy_en", "to_u2_phy", 1),
  33. GATE_SSUSB(CLK_SSUSB_REF_EN, "ssusb_ref_en", "to_usb3_ref", 5),
  34. GATE_SSUSB(CLK_SSUSB_SYS_EN, "ssusb_sys_en", "to_usb3_sys", 6),
  35. GATE_SSUSB(CLK_SSUSB_MCU_EN, "ssusb_mcu_en", "to_usb3_mcu", 7),
  36. GATE_SSUSB(CLK_SSUSB_DMA_EN, "ssusb_dma_en", "to_usb3_dma", 8),
  37. };
  38. static const struct mtk_gate pcie_clks[] = {
  39. GATE_PCIE(CLK_PCIE_P1_AUX_EN, "pcie_p1_aux_en", "p1_1mhz", 12),
  40. GATE_PCIE(CLK_PCIE_P1_OBFF_EN, "pcie_p1_obff_en", "free_run_4mhz", 13),
  41. GATE_PCIE(CLK_PCIE_P1_AHB_EN, "pcie_p1_ahb_en", "from_top_ahb", 14),
  42. GATE_PCIE(CLK_PCIE_P1_AXI_EN, "pcie_p1_axi_en", "from_top_axi", 15),
  43. GATE_PCIE(CLK_PCIE_P1_MAC_EN, "pcie_p1_mac_en", "pcie1_mac_en", 16),
  44. GATE_PCIE(CLK_PCIE_P1_PIPE_EN, "pcie_p1_pipe_en", "pcie1_pipe_en", 17),
  45. GATE_PCIE(CLK_PCIE_P0_AUX_EN, "pcie_p0_aux_en", "p0_1mhz", 18),
  46. GATE_PCIE(CLK_PCIE_P0_OBFF_EN, "pcie_p0_obff_en", "free_run_4mhz", 19),
  47. GATE_PCIE(CLK_PCIE_P0_AHB_EN, "pcie_p0_ahb_en", "from_top_ahb", 20),
  48. GATE_PCIE(CLK_PCIE_P0_AXI_EN, "pcie_p0_axi_en", "from_top_axi", 21),
  49. GATE_PCIE(CLK_PCIE_P0_MAC_EN, "pcie_p0_mac_en", "pcie0_mac_en", 22),
  50. GATE_PCIE(CLK_PCIE_P0_PIPE_EN, "pcie_p0_pipe_en", "pcie0_pipe_en", 23),
  51. };
  52. static u16 rst_ofs[] = { 0x34, };
  53. static const struct mtk_clk_rst_desc clk_rst_desc = {
  54. .version = MTK_RST_SIMPLE,
  55. .rst_bank_ofs = rst_ofs,
  56. .rst_bank_nr = ARRAY_SIZE(rst_ofs),
  57. };
  58. static int clk_mt7629_ssusbsys_init(struct platform_device *pdev)
  59. {
  60. struct clk_hw_onecell_data *clk_data;
  61. struct device_node *node = pdev->dev.of_node;
  62. int r;
  63. clk_data = mtk_alloc_clk_data(CLK_SSUSB_NR_CLK);
  64. mtk_clk_register_gates(node, ssusb_clks, ARRAY_SIZE(ssusb_clks),
  65. clk_data);
  66. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  67. if (r)
  68. dev_err(&pdev->dev,
  69. "could not register clock provider: %s: %d\n",
  70. pdev->name, r);
  71. mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc);
  72. return r;
  73. }
  74. static int clk_mt7629_pciesys_init(struct platform_device *pdev)
  75. {
  76. struct clk_hw_onecell_data *clk_data;
  77. struct device_node *node = pdev->dev.of_node;
  78. int r;
  79. clk_data = mtk_alloc_clk_data(CLK_PCIE_NR_CLK);
  80. mtk_clk_register_gates(node, pcie_clks, ARRAY_SIZE(pcie_clks),
  81. clk_data);
  82. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  83. if (r)
  84. dev_err(&pdev->dev,
  85. "could not register clock provider: %s: %d\n",
  86. pdev->name, r);
  87. mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc);
  88. return r;
  89. }
  90. static const struct of_device_id of_match_clk_mt7629_hif[] = {
  91. {
  92. .compatible = "mediatek,mt7629-pciesys",
  93. .data = clk_mt7629_pciesys_init,
  94. }, {
  95. .compatible = "mediatek,mt7629-ssusbsys",
  96. .data = clk_mt7629_ssusbsys_init,
  97. }, {
  98. /* sentinel */
  99. }
  100. };
  101. static int clk_mt7629_hif_probe(struct platform_device *pdev)
  102. {
  103. int (*clk_init)(struct platform_device *);
  104. int r;
  105. clk_init = of_device_get_match_data(&pdev->dev);
  106. if (!clk_init)
  107. return -EINVAL;
  108. r = clk_init(pdev);
  109. if (r)
  110. dev_err(&pdev->dev,
  111. "could not register clock provider: %s: %d\n",
  112. pdev->name, r);
  113. return r;
  114. }
  115. static struct platform_driver clk_mt7629_hif_drv = {
  116. .probe = clk_mt7629_hif_probe,
  117. .driver = {
  118. .name = "clk-mt7629-hif",
  119. .of_match_table = of_match_clk_mt7629_hif,
  120. },
  121. };
  122. builtin_platform_driver(clk_mt7629_hif_drv);