clk-mt7622-aud.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017 MediaTek Inc.
  4. * Author: Chen Zhong <[email protected]>
  5. * Sean Wang <[email protected]>
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/of_device.h>
  11. #include <linux/platform_device.h>
  12. #include "clk-mtk.h"
  13. #include "clk-gate.h"
  14. #include <dt-bindings/clock/mt7622-clk.h>
  15. #define GATE_AUDIO0(_id, _name, _parent, _shift) \
  16. GATE_MTK(_id, _name, _parent, &audio0_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  17. #define GATE_AUDIO1(_id, _name, _parent, _shift) \
  18. GATE_MTK(_id, _name, _parent, &audio1_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  19. #define GATE_AUDIO2(_id, _name, _parent, _shift) \
  20. GATE_MTK(_id, _name, _parent, &audio2_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  21. #define GATE_AUDIO3(_id, _name, _parent, _shift) \
  22. GATE_MTK(_id, _name, _parent, &audio3_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  23. static const struct mtk_gate_regs audio0_cg_regs = {
  24. .set_ofs = 0x0,
  25. .clr_ofs = 0x0,
  26. .sta_ofs = 0x0,
  27. };
  28. static const struct mtk_gate_regs audio1_cg_regs = {
  29. .set_ofs = 0x10,
  30. .clr_ofs = 0x10,
  31. .sta_ofs = 0x10,
  32. };
  33. static const struct mtk_gate_regs audio2_cg_regs = {
  34. .set_ofs = 0x14,
  35. .clr_ofs = 0x14,
  36. .sta_ofs = 0x14,
  37. };
  38. static const struct mtk_gate_regs audio3_cg_regs = {
  39. .set_ofs = 0x634,
  40. .clr_ofs = 0x634,
  41. .sta_ofs = 0x634,
  42. };
  43. static const struct mtk_gate audio_clks[] = {
  44. /* AUDIO0 */
  45. GATE_AUDIO0(CLK_AUDIO_AFE, "audio_afe", "rtc", 2),
  46. GATE_AUDIO0(CLK_AUDIO_HDMI, "audio_hdmi", "apll1_ck_sel", 20),
  47. GATE_AUDIO0(CLK_AUDIO_SPDF, "audio_spdf", "apll1_ck_sel", 21),
  48. GATE_AUDIO0(CLK_AUDIO_APLL, "audio_apll", "apll1_ck_sel", 23),
  49. /* AUDIO1 */
  50. GATE_AUDIO1(CLK_AUDIO_I2SIN1, "audio_i2sin1", "a1sys_hp_sel", 0),
  51. GATE_AUDIO1(CLK_AUDIO_I2SIN2, "audio_i2sin2", "a1sys_hp_sel", 1),
  52. GATE_AUDIO1(CLK_AUDIO_I2SIN3, "audio_i2sin3", "a1sys_hp_sel", 2),
  53. GATE_AUDIO1(CLK_AUDIO_I2SIN4, "audio_i2sin4", "a1sys_hp_sel", 3),
  54. GATE_AUDIO1(CLK_AUDIO_I2SO1, "audio_i2so1", "a1sys_hp_sel", 6),
  55. GATE_AUDIO1(CLK_AUDIO_I2SO2, "audio_i2so2", "a1sys_hp_sel", 7),
  56. GATE_AUDIO1(CLK_AUDIO_I2SO3, "audio_i2so3", "a1sys_hp_sel", 8),
  57. GATE_AUDIO1(CLK_AUDIO_I2SO4, "audio_i2so4", "a1sys_hp_sel", 9),
  58. GATE_AUDIO1(CLK_AUDIO_ASRCI1, "audio_asrci1", "asm_h_sel", 12),
  59. GATE_AUDIO1(CLK_AUDIO_ASRCI2, "audio_asrci2", "asm_h_sel", 13),
  60. GATE_AUDIO1(CLK_AUDIO_ASRCO1, "audio_asrco1", "asm_h_sel", 14),
  61. GATE_AUDIO1(CLK_AUDIO_ASRCO2, "audio_asrco2", "asm_h_sel", 15),
  62. GATE_AUDIO1(CLK_AUDIO_INTDIR, "audio_intdir", "intdir_sel", 20),
  63. GATE_AUDIO1(CLK_AUDIO_A1SYS, "audio_a1sys", "a1sys_hp_sel", 21),
  64. GATE_AUDIO1(CLK_AUDIO_A2SYS, "audio_a2sys", "a2sys_hp_sel", 22),
  65. GATE_AUDIO1(CLK_AUDIO_AFE_CONN, "audio_afe_conn", "a1sys_hp_sel", 23),
  66. /* AUDIO2 */
  67. GATE_AUDIO2(CLK_AUDIO_UL1, "audio_ul1", "a1sys_hp_sel", 0),
  68. GATE_AUDIO2(CLK_AUDIO_UL2, "audio_ul2", "a1sys_hp_sel", 1),
  69. GATE_AUDIO2(CLK_AUDIO_UL3, "audio_ul3", "a1sys_hp_sel", 2),
  70. GATE_AUDIO2(CLK_AUDIO_UL4, "audio_ul4", "a1sys_hp_sel", 3),
  71. GATE_AUDIO2(CLK_AUDIO_UL5, "audio_ul5", "a1sys_hp_sel", 4),
  72. GATE_AUDIO2(CLK_AUDIO_UL6, "audio_ul6", "a1sys_hp_sel", 5),
  73. GATE_AUDIO2(CLK_AUDIO_DL1, "audio_dl1", "a1sys_hp_sel", 6),
  74. GATE_AUDIO2(CLK_AUDIO_DL2, "audio_dl2", "a1sys_hp_sel", 7),
  75. GATE_AUDIO2(CLK_AUDIO_DL3, "audio_dl3", "a1sys_hp_sel", 8),
  76. GATE_AUDIO2(CLK_AUDIO_DL4, "audio_dl4", "a1sys_hp_sel", 9),
  77. GATE_AUDIO2(CLK_AUDIO_DL5, "audio_dl5", "a1sys_hp_sel", 10),
  78. GATE_AUDIO2(CLK_AUDIO_DL6, "audio_dl6", "a1sys_hp_sel", 11),
  79. GATE_AUDIO2(CLK_AUDIO_DLMCH, "audio_dlmch", "a1sys_hp_sel", 12),
  80. GATE_AUDIO2(CLK_AUDIO_ARB1, "audio_arb1", "a1sys_hp_sel", 13),
  81. GATE_AUDIO2(CLK_AUDIO_AWB, "audio_awb", "a1sys_hp_sel", 14),
  82. GATE_AUDIO2(CLK_AUDIO_AWB2, "audio_awb2", "a1sys_hp_sel", 15),
  83. GATE_AUDIO2(CLK_AUDIO_DAI, "audio_dai", "a1sys_hp_sel", 16),
  84. GATE_AUDIO2(CLK_AUDIO_MOD, "audio_mod", "a1sys_hp_sel", 17),
  85. /* AUDIO3 */
  86. GATE_AUDIO3(CLK_AUDIO_ASRCI3, "audio_asrci3", "asm_h_sel", 2),
  87. GATE_AUDIO3(CLK_AUDIO_ASRCI4, "audio_asrci4", "asm_h_sel", 3),
  88. GATE_AUDIO3(CLK_AUDIO_ASRCO3, "audio_asrco3", "asm_h_sel", 6),
  89. GATE_AUDIO3(CLK_AUDIO_ASRCO4, "audio_asrco4", "asm_h_sel", 7),
  90. GATE_AUDIO3(CLK_AUDIO_MEM_ASRC1, "audio_mem_asrc1", "asm_h_sel", 10),
  91. GATE_AUDIO3(CLK_AUDIO_MEM_ASRC2, "audio_mem_asrc2", "asm_h_sel", 11),
  92. GATE_AUDIO3(CLK_AUDIO_MEM_ASRC3, "audio_mem_asrc3", "asm_h_sel", 12),
  93. GATE_AUDIO3(CLK_AUDIO_MEM_ASRC4, "audio_mem_asrc4", "asm_h_sel", 13),
  94. GATE_AUDIO3(CLK_AUDIO_MEM_ASRC5, "audio_mem_asrc5", "asm_h_sel", 14),
  95. };
  96. static int clk_mt7622_audiosys_init(struct platform_device *pdev)
  97. {
  98. struct clk_hw_onecell_data *clk_data;
  99. struct device_node *node = pdev->dev.of_node;
  100. int r;
  101. clk_data = mtk_alloc_clk_data(CLK_AUDIO_NR_CLK);
  102. mtk_clk_register_gates(node, audio_clks, ARRAY_SIZE(audio_clks),
  103. clk_data);
  104. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  105. if (r) {
  106. dev_err(&pdev->dev,
  107. "could not register clock provider: %s: %d\n",
  108. pdev->name, r);
  109. goto err_clk_provider;
  110. }
  111. r = devm_of_platform_populate(&pdev->dev);
  112. if (r)
  113. goto err_plat_populate;
  114. return 0;
  115. err_plat_populate:
  116. of_clk_del_provider(node);
  117. err_clk_provider:
  118. return r;
  119. }
  120. static const struct of_device_id of_match_clk_mt7622_aud[] = {
  121. {
  122. .compatible = "mediatek,mt7622-audsys",
  123. .data = clk_mt7622_audiosys_init,
  124. }, {
  125. /* sentinel */
  126. }
  127. };
  128. static int clk_mt7622_aud_probe(struct platform_device *pdev)
  129. {
  130. int (*clk_init)(struct platform_device *);
  131. int r;
  132. clk_init = of_device_get_match_data(&pdev->dev);
  133. if (!clk_init)
  134. return -EINVAL;
  135. r = clk_init(pdev);
  136. if (r)
  137. dev_err(&pdev->dev,
  138. "could not register clock provider: %s: %d\n",
  139. pdev->name, r);
  140. return r;
  141. }
  142. static struct platform_driver clk_mt7622_aud_drv = {
  143. .probe = clk_mt7622_aud_probe,
  144. .driver = {
  145. .name = "clk-mt7622-aud",
  146. .of_match_table = of_match_clk_mt7622_aud,
  147. },
  148. };
  149. builtin_platform_driver(clk_mt7622_aud_drv);