clk-mt6795-pericfg.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022 Collabora Ltd.
  4. * Author: AngeloGioacchino Del Regno <[email protected]>
  5. */
  6. #include <dt-bindings/clock/mediatek,mt6795-clk.h>
  7. #include <dt-bindings/reset/mediatek,mt6795-resets.h>
  8. #include <linux/module.h>
  9. #include <linux/platform_device.h>
  10. #include "clk-gate.h"
  11. #include "clk-mtk.h"
  12. #include "reset.h"
  13. #define GATE_PERI(_id, _name, _parent, _shift) \
  14. GATE_MTK(_id, _name, _parent, &peri_cg_regs, \
  15. _shift, &mtk_clk_gate_ops_setclr)
  16. static DEFINE_SPINLOCK(mt6795_peri_clk_lock);
  17. static const struct mtk_gate_regs peri_cg_regs = {
  18. .set_ofs = 0x0008,
  19. .clr_ofs = 0x0010,
  20. .sta_ofs = 0x0018,
  21. };
  22. static const char * const uart_ck_sel_parents[] = {
  23. "clk26m",
  24. "uart_sel",
  25. };
  26. static const struct mtk_composite peri_clks[] = {
  27. MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents, 0x40c, 0, 1),
  28. MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents, 0x40c, 1, 1),
  29. MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents, 0x40c, 2, 1),
  30. MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents, 0x40c, 3, 1),
  31. };
  32. static const struct mtk_gate peri_gates[] = {
  33. GATE_PERI(CLK_PERI_NFI, "peri_nfi", "axi_sel", 0),
  34. GATE_PERI(CLK_PERI_THERM, "peri_therm", "axi_sel", 1),
  35. GATE_PERI(CLK_PERI_PWM1, "peri_pwm1", "axi_sel", 2),
  36. GATE_PERI(CLK_PERI_PWM2, "peri_pwm2", "axi_sel", 3),
  37. GATE_PERI(CLK_PERI_PWM3, "peri_pwm3", "axi_sel", 4),
  38. GATE_PERI(CLK_PERI_PWM4, "peri_pwm4", "axi_sel", 5),
  39. GATE_PERI(CLK_PERI_PWM5, "peri_pwm5", "axi_sel", 6),
  40. GATE_PERI(CLK_PERI_PWM6, "peri_pwm6", "axi_sel", 7),
  41. GATE_PERI(CLK_PERI_PWM7, "peri_pwm7", "axi_sel", 8),
  42. GATE_PERI(CLK_PERI_PWM, "peri_pwm", "axi_sel", 9),
  43. GATE_PERI(CLK_PERI_USB0, "peri_usb0", "usb30_sel", 10),
  44. GATE_PERI(CLK_PERI_USB1, "peri_usb1", "usb20_sel", 11),
  45. GATE_PERI(CLK_PERI_AP_DMA, "peri_ap_dma", "axi_sel", 12),
  46. GATE_PERI(CLK_PERI_MSDC30_0, "peri_msdc30_0", "msdc50_0_sel", 13),
  47. GATE_PERI(CLK_PERI_MSDC30_1, "peri_msdc30_1", "msdc30_1_sel", 14),
  48. GATE_PERI(CLK_PERI_MSDC30_2, "peri_msdc30_2", "msdc30_2_sel", 15),
  49. GATE_PERI(CLK_PERI_MSDC30_3, "peri_msdc30_3", "msdc30_3_sel", 16),
  50. GATE_PERI(CLK_PERI_NLI_ARB, "peri_nli_arb", "axi_sel", 17),
  51. GATE_PERI(CLK_PERI_IRDA, "peri_irda", "irda_sel", 18),
  52. GATE_PERI(CLK_PERI_UART0, "peri_uart0", "axi_sel", 19),
  53. GATE_PERI(CLK_PERI_UART1, "peri_uart1", "axi_sel", 20),
  54. GATE_PERI(CLK_PERI_UART2, "peri_uart2", "axi_sel", 21),
  55. GATE_PERI(CLK_PERI_UART3, "peri_uart3", "axi_sel", 22),
  56. GATE_PERI(CLK_PERI_I2C0, "peri_i2c0", "axi_sel", 23),
  57. GATE_PERI(CLK_PERI_I2C1, "peri_i2c1", "axi_sel", 24),
  58. GATE_PERI(CLK_PERI_I2C2, "peri_i2c2", "axi_sel", 25),
  59. GATE_PERI(CLK_PERI_I2C3, "peri_i2c3", "axi_sel", 26),
  60. GATE_PERI(CLK_PERI_I2C4, "peri_i2c4", "axi_sel", 27),
  61. GATE_PERI(CLK_PERI_AUXADC, "peri_auxadc", "clk26m", 28),
  62. GATE_PERI(CLK_PERI_SPI0, "peri_spi0", "spi_sel", 29),
  63. };
  64. static u16 peri_rst_ofs[] = { 0x0 };
  65. static u16 peri_idx_map[] = {
  66. [MT6795_PERI_NFI_SW_RST] = 14,
  67. [MT6795_PERI_THERM_SW_RST] = 16,
  68. [MT6795_PERI_MSDC1_SW_RST] = 20,
  69. };
  70. static const struct mtk_clk_rst_desc clk_rst_desc = {
  71. .version = MTK_RST_SIMPLE,
  72. .rst_bank_ofs = peri_rst_ofs,
  73. .rst_bank_nr = ARRAY_SIZE(peri_rst_ofs),
  74. .rst_idx_map = peri_idx_map,
  75. .rst_idx_map_nr = ARRAY_SIZE(peri_idx_map),
  76. };
  77. static const struct of_device_id of_match_clk_mt6795_pericfg[] = {
  78. { .compatible = "mediatek,mt6795-pericfg" },
  79. { /* sentinel */ }
  80. };
  81. static int clk_mt6795_pericfg_probe(struct platform_device *pdev)
  82. {
  83. struct clk_hw_onecell_data *clk_data;
  84. struct device_node *node = pdev->dev.of_node;
  85. void __iomem *base;
  86. int ret;
  87. base = devm_platform_ioremap_resource(pdev, 0);
  88. if (IS_ERR(base))
  89. return PTR_ERR(base);
  90. clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
  91. if (!clk_data)
  92. return -ENOMEM;
  93. ret = mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc);
  94. if (ret)
  95. goto free_clk_data;
  96. ret = mtk_clk_register_gates(node, peri_gates, ARRAY_SIZE(peri_gates), clk_data);
  97. if (ret)
  98. goto free_clk_data;
  99. ret = mtk_clk_register_composites(peri_clks, ARRAY_SIZE(peri_clks), base,
  100. &mt6795_peri_clk_lock, clk_data);
  101. if (ret)
  102. goto unregister_gates;
  103. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  104. if (ret)
  105. goto unregister_composites;
  106. return 0;
  107. unregister_composites:
  108. mtk_clk_unregister_composites(peri_clks, ARRAY_SIZE(peri_clks), clk_data);
  109. unregister_gates:
  110. mtk_clk_unregister_gates(peri_gates, ARRAY_SIZE(peri_gates), clk_data);
  111. free_clk_data:
  112. mtk_free_clk_data(clk_data);
  113. return ret;
  114. }
  115. static int clk_mt6795_pericfg_remove(struct platform_device *pdev)
  116. {
  117. struct device_node *node = pdev->dev.of_node;
  118. struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
  119. of_clk_del_provider(node);
  120. mtk_clk_unregister_composites(peri_clks, ARRAY_SIZE(peri_clks), clk_data);
  121. mtk_clk_unregister_gates(peri_gates, ARRAY_SIZE(peri_gates), clk_data);
  122. mtk_free_clk_data(clk_data);
  123. return 0;
  124. }
  125. static struct platform_driver clk_mt6795_pericfg_drv = {
  126. .driver = {
  127. .name = "clk-mt6795-pericfg",
  128. .of_match_table = of_match_clk_mt6795_pericfg,
  129. },
  130. .probe = clk_mt6795_pericfg_probe,
  131. .remove = clk_mt6795_pericfg_remove,
  132. };
  133. module_platform_driver(clk_mt6795_pericfg_drv);
  134. MODULE_DESCRIPTION("MediaTek MT6795 pericfg clocks driver");
  135. MODULE_LICENSE("GPL");