clk-mt6765.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018 MediaTek Inc.
  4. * Author: Owen Chen <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/of.h>
  8. #include <linux/of_address.h>
  9. #include <linux/slab.h>
  10. #include <linux/mfd/syscon.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include "clk-gate.h"
  14. #include "clk-mtk.h"
  15. #include "clk-mux.h"
  16. #include "clk-pll.h"
  17. #include <dt-bindings/clock/mt6765-clk.h>
  18. /*fmeter div select 4*/
  19. #define _DIV4_ 1
  20. static DEFINE_SPINLOCK(mt6765_clk_lock);
  21. /* Total 12 subsys */
  22. static void __iomem *cksys_base;
  23. static void __iomem *apmixed_base;
  24. /* CKSYS */
  25. #define CLK_SCP_CFG_0 (cksys_base + 0x200)
  26. #define CLK_SCP_CFG_1 (cksys_base + 0x204)
  27. /* CG */
  28. #define AP_PLL_CON3 (apmixed_base + 0x0C)
  29. #define PLLON_CON0 (apmixed_base + 0x44)
  30. #define PLLON_CON1 (apmixed_base + 0x48)
  31. /* clk cfg update */
  32. #define CLK_CFG_0 0x40
  33. #define CLK_CFG_0_SET 0x44
  34. #define CLK_CFG_0_CLR 0x48
  35. #define CLK_CFG_1 0x50
  36. #define CLK_CFG_1_SET 0x54
  37. #define CLK_CFG_1_CLR 0x58
  38. #define CLK_CFG_2 0x60
  39. #define CLK_CFG_2_SET 0x64
  40. #define CLK_CFG_2_CLR 0x68
  41. #define CLK_CFG_3 0x70
  42. #define CLK_CFG_3_SET 0x74
  43. #define CLK_CFG_3_CLR 0x78
  44. #define CLK_CFG_4 0x80
  45. #define CLK_CFG_4_SET 0x84
  46. #define CLK_CFG_4_CLR 0x88
  47. #define CLK_CFG_5 0x90
  48. #define CLK_CFG_5_SET 0x94
  49. #define CLK_CFG_5_CLR 0x98
  50. #define CLK_CFG_6 0xa0
  51. #define CLK_CFG_6_SET 0xa4
  52. #define CLK_CFG_6_CLR 0xa8
  53. #define CLK_CFG_7 0xb0
  54. #define CLK_CFG_7_SET 0xb4
  55. #define CLK_CFG_7_CLR 0xb8
  56. #define CLK_CFG_8 0xc0
  57. #define CLK_CFG_8_SET 0xc4
  58. #define CLK_CFG_8_CLR 0xc8
  59. #define CLK_CFG_9 0xd0
  60. #define CLK_CFG_9_SET 0xd4
  61. #define CLK_CFG_9_CLR 0xd8
  62. #define CLK_CFG_10 0xe0
  63. #define CLK_CFG_10_SET 0xe4
  64. #define CLK_CFG_10_CLR 0xe8
  65. #define CLK_CFG_UPDATE 0x004
  66. static const struct mtk_fixed_clk fixed_clks[] = {
  67. FIXED_CLK(CLK_TOP_F_FRTC, "f_frtc_ck", "clk32k", 32768),
  68. FIXED_CLK(CLK_TOP_CLK26M, "clk_26m_ck", "clk26m", 26000000),
  69. FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", NULL, 466000000),
  70. };
  71. static const struct mtk_fixed_factor top_divs[] = {
  72. FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1, 1),
  73. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
  74. FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
  75. FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1, 4),
  76. FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1, 8),
  77. FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1, 16),
  78. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
  79. FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1, 2),
  80. FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1, 4),
  81. FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "syspll_d3", 1, 8),
  82. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
  83. FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
  84. FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1, 4),
  85. FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
  86. FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1, 2),
  87. FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1, 4),
  88. FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1, 2),
  89. FACTOR(CLK_TOP_USB20_192M, "usb20_192m_ck", "univpll", 2, 13),
  90. FACTOR(CLK_TOP_USB20_192M_D4, "usb20_192m_d4", "usb20_192m_ck", 1, 4),
  91. FACTOR(CLK_TOP_USB20_192M_D8, "usb20_192m_d8", "usb20_192m_ck", 1, 8),
  92. FACTOR(CLK_TOP_USB20_192M_D16,
  93. "usb20_192m_d16", "usb20_192m_ck", 1, 16),
  94. FACTOR(CLK_TOP_USB20_192M_D32,
  95. "usb20_192m_d32", "usb20_192m_ck", 1, 32),
  96. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
  97. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
  98. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1, 4),
  99. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
  100. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1, 2),
  101. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1, 4),
  102. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1, 8),
  103. FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll_d3", 1, 32),
  104. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
  105. FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1, 2),
  106. FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1, 4),
  107. FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
  108. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll_ck", 1, 2),
  109. FACTOR(CLK_TOP_MPLL, "mpll_ck", "mpll", 1, 1),
  110. FACTOR(CLK_TOP_DA_MPLL_104M_DIV, "mpll_104m_div", "mpll_ck", 1, 2),
  111. FACTOR(CLK_TOP_DA_MPLL_52M_DIV, "mpll_52m_div", "mpll_ck", 1, 4),
  112. FACTOR(CLK_TOP_MFGPLL, "mfgpll_ck", "mfgpll", 1, 1),
  113. FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
  114. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll_ck", 1, 2),
  115. FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
  116. FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1, 2),
  117. FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1_ck", 1, 4),
  118. FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1_ck", 1, 8),
  119. FACTOR(CLK_TOP_ULPOSC1, "ulposc1_ck", "ulposc1", 1, 1),
  120. FACTOR(CLK_TOP_ULPOSC1_D2, "ulposc1_d2", "ulposc1_ck", 1, 2),
  121. FACTOR(CLK_TOP_ULPOSC1_D4, "ulposc1_d4", "ulposc1_ck", 1, 4),
  122. FACTOR(CLK_TOP_ULPOSC1_D8, "ulposc1_d8", "ulposc1_ck", 1, 8),
  123. FACTOR(CLK_TOP_ULPOSC1_D16, "ulposc1_d16", "ulposc1_ck", 1, 16),
  124. FACTOR(CLK_TOP_ULPOSC1_D32, "ulposc1_d32", "ulposc1_ck", 1, 32),
  125. FACTOR(CLK_TOP_F_F26M, "f_f26m_ck", "clk_26m_ck", 1, 1),
  126. FACTOR(CLK_TOP_AXI, "axi_ck", "axi_sel", 1, 1),
  127. FACTOR(CLK_TOP_MM, "mm_ck", "mm_sel", 1, 1),
  128. FACTOR(CLK_TOP_SCP, "scp_ck", "scp_sel", 1, 1),
  129. FACTOR(CLK_TOP_MFG, "mfg_ck", "mfg_sel", 1, 1),
  130. FACTOR(CLK_TOP_F_FUART, "f_fuart_ck", "uart_sel", 1, 1),
  131. FACTOR(CLK_TOP_SPI, "spi_ck", "spi_sel", 1, 1),
  132. FACTOR(CLK_TOP_MSDC50_0, "msdc50_0_ck", "msdc50_0_sel", 1, 1),
  133. FACTOR(CLK_TOP_MSDC30_1, "msdc30_1_ck", "msdc30_1_sel", 1, 1),
  134. FACTOR(CLK_TOP_AUDIO, "audio_ck", "audio_sel", 1, 1),
  135. FACTOR(CLK_TOP_AUD_1, "aud_1_ck", "aud_1_sel", 1, 1),
  136. FACTOR(CLK_TOP_AUD_ENGEN1, "aud_engen1_ck", "aud_engen1_sel", 1, 1),
  137. FACTOR(CLK_TOP_F_FDISP_PWM, "f_fdisp_pwm_ck", "disp_pwm_sel", 1, 1),
  138. FACTOR(CLK_TOP_SSPM, "sspm_ck", "sspm_sel", 1, 1),
  139. FACTOR(CLK_TOP_DXCC, "dxcc_ck", "dxcc_sel", 1, 1),
  140. FACTOR(CLK_TOP_I2C, "i2c_ck", "i2c_sel", 1, 1),
  141. FACTOR(CLK_TOP_F_FPWM, "f_fpwm_ck", "pwm_sel", 1, 1),
  142. FACTOR(CLK_TOP_F_FSENINF, "f_fseninf_ck", "seninf_sel", 1, 1),
  143. FACTOR(CLK_TOP_AES_FDE, "aes_fde_ck", "aes_fde_sel", 1, 1),
  144. FACTOR(CLK_TOP_F_BIST2FPC, "f_bist2fpc_ck", "univpll2_d2", 1, 1),
  145. FACTOR(CLK_TOP_ARMPLL_DIVIDER_PLL0, "arm_div_pll0", "syspll_d2", 1, 1),
  146. FACTOR(CLK_TOP_ARMPLL_DIVIDER_PLL1, "arm_div_pll1", "syspll_ck", 1, 1),
  147. FACTOR(CLK_TOP_ARMPLL_DIVIDER_PLL2, "arm_div_pll2", "univpll_d2", 1, 1),
  148. FACTOR(CLK_TOP_DA_USB20_48M_DIV,
  149. "usb20_48m_div", "usb20_192m_d4", 1, 1),
  150. FACTOR(CLK_TOP_DA_UNIV_48M_DIV, "univ_48m_div", "usb20_192m_d4", 1, 1),
  151. };
  152. static const char * const axi_parents[] = {
  153. "clk26m",
  154. "syspll_d7",
  155. "syspll1_d4",
  156. "syspll3_d2"
  157. };
  158. static const char * const mem_parents[] = {
  159. "clk26m",
  160. "dmpll_ck",
  161. "apll1_ck"
  162. };
  163. static const char * const mm_parents[] = {
  164. "clk26m",
  165. "mmpll_ck",
  166. "syspll1_d2",
  167. "syspll_d5",
  168. "syspll1_d4",
  169. "univpll_d5",
  170. "univpll1_d2",
  171. "mmpll_d2"
  172. };
  173. static const char * const scp_parents[] = {
  174. "clk26m",
  175. "syspll4_d2",
  176. "univpll2_d2",
  177. "syspll1_d2",
  178. "univpll1_d2",
  179. "syspll_d3",
  180. "univpll_d3"
  181. };
  182. static const char * const mfg_parents[] = {
  183. "clk26m",
  184. "mfgpll_ck",
  185. "syspll_d3",
  186. "univpll_d3"
  187. };
  188. static const char * const atb_parents[] = {
  189. "clk26m",
  190. "syspll1_d4",
  191. "syspll1_d2"
  192. };
  193. static const char * const camtg_parents[] = {
  194. "clk26m",
  195. "usb20_192m_d8",
  196. "univpll2_d8",
  197. "usb20_192m_d4",
  198. "univpll2_d32",
  199. "usb20_192m_d16",
  200. "usb20_192m_d32"
  201. };
  202. static const char * const uart_parents[] = {
  203. "clk26m",
  204. "univpll2_d8"
  205. };
  206. static const char * const spi_parents[] = {
  207. "clk26m",
  208. "syspll3_d2",
  209. "syspll4_d2",
  210. "syspll2_d4"
  211. };
  212. static const char * const msdc5hclk_parents[] = {
  213. "clk26m",
  214. "syspll1_d2",
  215. "univpll1_d4",
  216. "syspll2_d2"
  217. };
  218. static const char * const msdc50_0_parents[] = {
  219. "clk26m",
  220. "msdcpll_ck",
  221. "syspll2_d2",
  222. "syspll4_d2",
  223. "univpll1_d2",
  224. "syspll1_d2",
  225. "univpll_d5",
  226. "univpll1_d4"
  227. };
  228. static const char * const msdc30_1_parents[] = {
  229. "clk26m",
  230. "msdcpll_d2",
  231. "univpll2_d2",
  232. "syspll2_d2",
  233. "syspll1_d4",
  234. "univpll1_d4",
  235. "usb20_192m_d4",
  236. "syspll2_d4"
  237. };
  238. static const char * const audio_parents[] = {
  239. "clk26m",
  240. "syspll3_d4",
  241. "syspll4_d4",
  242. "syspll1_d16"
  243. };
  244. static const char * const aud_intbus_parents[] = {
  245. "clk26m",
  246. "syspll1_d4",
  247. "syspll4_d2"
  248. };
  249. static const char * const aud_1_parents[] = {
  250. "clk26m",
  251. "apll1_ck"
  252. };
  253. static const char * const aud_engen1_parents[] = {
  254. "clk26m",
  255. "apll1_d2",
  256. "apll1_d4",
  257. "apll1_d8"
  258. };
  259. static const char * const disp_pwm_parents[] = {
  260. "clk26m",
  261. "univpll2_d4",
  262. "ulposc1_d2",
  263. "ulposc1_d8"
  264. };
  265. static const char * const sspm_parents[] = {
  266. "clk26m",
  267. "syspll1_d2",
  268. "syspll_d3"
  269. };
  270. static const char * const dxcc_parents[] = {
  271. "clk26m",
  272. "syspll1_d2",
  273. "syspll1_d4",
  274. "syspll1_d8"
  275. };
  276. static const char * const usb_top_parents[] = {
  277. "clk26m",
  278. "univpll3_d4"
  279. };
  280. static const char * const spm_parents[] = {
  281. "clk26m",
  282. "syspll1_d8"
  283. };
  284. static const char * const i2c_parents[] = {
  285. "clk26m",
  286. "univpll3_d4",
  287. "univpll3_d2",
  288. "syspll1_d8",
  289. "syspll2_d8"
  290. };
  291. static const char * const pwm_parents[] = {
  292. "clk26m",
  293. "univpll3_d4",
  294. "syspll1_d8"
  295. };
  296. static const char * const seninf_parents[] = {
  297. "clk26m",
  298. "univpll1_d4",
  299. "univpll1_d2",
  300. "univpll2_d2"
  301. };
  302. static const char * const aes_fde_parents[] = {
  303. "clk26m",
  304. "msdcpll_ck",
  305. "univpll_d3",
  306. "univpll2_d2",
  307. "univpll1_d2",
  308. "syspll1_d2"
  309. };
  310. static const char * const ulposc_parents[] = {
  311. "clk26m",
  312. "ulposc1_d4",
  313. "ulposc1_d8",
  314. "ulposc1_d16",
  315. "ulposc1_d32"
  316. };
  317. static const char * const camtm_parents[] = {
  318. "clk26m",
  319. "univpll1_d4",
  320. "univpll1_d2",
  321. "univpll2_d2"
  322. };
  323. #define INVALID_UPDATE_REG 0xFFFFFFFF
  324. #define INVALID_UPDATE_SHIFT -1
  325. #define INVALID_MUX_GATE -1
  326. static const struct mtk_mux top_muxes[] = {
  327. /* CLK_CFG_0 */
  328. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
  329. CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR,
  330. 0, 2, 7, CLK_CFG_UPDATE, 0, CLK_IS_CRITICAL),
  331. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
  332. CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR,
  333. 8, 2, 15, CLK_CFG_UPDATE, 1, CLK_IS_CRITICAL),
  334. MUX_GATE_CLR_SET_UPD(CLK_TOP_MM_SEL, "mm_sel", mm_parents, CLK_CFG_0,
  335. CLK_CFG_0_SET, CLK_CFG_0_CLR, 16, 3, 23,
  336. CLK_CFG_UPDATE, 2),
  337. MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, CLK_CFG_0,
  338. CLK_CFG_0_SET, CLK_CFG_0_CLR, 24, 3, 31,
  339. CLK_CFG_UPDATE, 3),
  340. /* CLK_CFG_1 */
  341. MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, CLK_CFG_1,
  342. CLK_CFG_1_SET, CLK_CFG_1_CLR, 0, 2, 7,
  343. CLK_CFG_UPDATE, 4),
  344. MUX_GATE_CLR_SET_UPD(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, CLK_CFG_1,
  345. CLK_CFG_1_SET, CLK_CFG_1_CLR, 8, 2, 15,
  346. CLK_CFG_UPDATE, 5),
  347. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG_SEL, "camtg_sel",
  348. camtg_parents, CLK_CFG_1, CLK_CFG_1_SET,
  349. CLK_CFG_1_CLR, 16, 3, 23, CLK_CFG_UPDATE, 6),
  350. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG1_SEL, "camtg1_sel", camtg_parents,
  351. CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR,
  352. 24, 3, 31, CLK_CFG_UPDATE, 7),
  353. /* CLK_CFG_2 */
  354. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG2_SEL, "camtg2_sel",
  355. camtg_parents, CLK_CFG_2, CLK_CFG_2_SET,
  356. CLK_CFG_2_CLR, 0, 3, 7, CLK_CFG_UPDATE, 8),
  357. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG3_SEL, "camtg3_sel", camtg_parents,
  358. CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR,
  359. 8, 3, 15, CLK_CFG_UPDATE, 9),
  360. MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
  361. CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR, 16, 1, 23,
  362. CLK_CFG_UPDATE, 10),
  363. MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, CLK_CFG_2,
  364. CLK_CFG_2_SET, CLK_CFG_2_CLR, 24, 2, 31,
  365. CLK_CFG_UPDATE, 11),
  366. /* CLK_CFG_3 */
  367. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK_SEL, "msdc5hclk",
  368. msdc5hclk_parents, CLK_CFG_3, CLK_CFG_3_SET,
  369. CLK_CFG_3_CLR, 0, 2, 7, CLK_CFG_UPDATE, 12),
  370. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
  371. msdc50_0_parents, CLK_CFG_3, CLK_CFG_3_SET,
  372. CLK_CFG_3_CLR, 8, 3, 15, CLK_CFG_UPDATE, 13),
  373. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
  374. msdc30_1_parents, CLK_CFG_3, CLK_CFG_3_SET,
  375. CLK_CFG_3_CLR, 16, 3, 23, CLK_CFG_UPDATE, 14),
  376. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
  377. CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR,
  378. 24, 2, 31, CLK_CFG_UPDATE, 15),
  379. /* CLK_CFG_4 */
  380. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel",
  381. aud_intbus_parents, CLK_CFG_4, CLK_CFG_4_SET,
  382. CLK_CFG_4_CLR, 0, 2, 7, CLK_CFG_UPDATE, 16),
  383. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents,
  384. CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR,
  385. 8, 1, 15, CLK_CFG_UPDATE, 17),
  386. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL, "aud_engen1_sel",
  387. aud_engen1_parents, CLK_CFG_4, CLK_CFG_4_SET,
  388. CLK_CFG_4_CLR, 16, 2, 23, CLK_CFG_UPDATE, 18),
  389. MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL, "disp_pwm_sel",
  390. disp_pwm_parents, CLK_CFG_4, CLK_CFG_4_SET,
  391. CLK_CFG_4_CLR, 24, 2, 31, CLK_CFG_UPDATE, 19),
  392. /* CLK_CFG_5 */
  393. MUX_GATE_CLR_SET_UPD(CLK_TOP_SSPM_SEL, "sspm_sel", sspm_parents,
  394. CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR, 0, 2, 7,
  395. CLK_CFG_UPDATE, 20),
  396. MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC_SEL, "dxcc_sel", dxcc_parents,
  397. CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR, 8, 2, 15,
  398. CLK_CFG_UPDATE, 21),
  399. MUX_GATE_CLR_SET_UPD(CLK_TOP_USB_TOP_SEL, "usb_top_sel",
  400. usb_top_parents, CLK_CFG_5, CLK_CFG_5_SET,
  401. CLK_CFG_5_CLR, 16, 1, 23, CLK_CFG_UPDATE, 22),
  402. MUX_GATE_CLR_SET_UPD(CLK_TOP_SPM_SEL, "spm_sel", spm_parents, CLK_CFG_5,
  403. CLK_CFG_5_SET, CLK_CFG_5_CLR, 24, 1, 31,
  404. CLK_CFG_UPDATE, 23),
  405. /* CLK_CFG_6 */
  406. MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents, CLK_CFG_6,
  407. CLK_CFG_6_SET, CLK_CFG_6_CLR, 0, 3, 7, CLK_CFG_UPDATE,
  408. 24),
  409. MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, CLK_CFG_6,
  410. CLK_CFG_6_SET, CLK_CFG_6_CLR, 8, 2, 15, CLK_CFG_UPDATE,
  411. 25),
  412. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF_SEL, "seninf_sel", seninf_parents,
  413. CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR, 16, 2, 23,
  414. CLK_CFG_UPDATE, 26),
  415. MUX_GATE_CLR_SET_UPD(CLK_TOP_AES_FDE_SEL, "aes_fde_sel",
  416. aes_fde_parents, CLK_CFG_6, CLK_CFG_6_SET,
  417. CLK_CFG_6_CLR, 24, 3, 31, CLK_CFG_UPDATE, 27),
  418. /* CLK_CFG_7 */
  419. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_PWRAP_ULPOSC_SEL, "ulposc_sel",
  420. ulposc_parents, CLK_CFG_7, CLK_CFG_7_SET,
  421. CLK_CFG_7_CLR, 0, 3, 7, CLK_CFG_UPDATE, 28,
  422. CLK_IS_CRITICAL),
  423. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM_SEL, "camtm_sel", camtm_parents,
  424. CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR, 8, 2, 15,
  425. CLK_CFG_UPDATE, 29),
  426. };
  427. static const struct mtk_gate_regs top0_cg_regs = {
  428. .set_ofs = 0x0,
  429. .clr_ofs = 0x0,
  430. .sta_ofs = 0x0,
  431. };
  432. static const struct mtk_gate_regs top1_cg_regs = {
  433. .set_ofs = 0x104,
  434. .clr_ofs = 0x104,
  435. .sta_ofs = 0x104,
  436. };
  437. static const struct mtk_gate_regs top2_cg_regs = {
  438. .set_ofs = 0x320,
  439. .clr_ofs = 0x320,
  440. .sta_ofs = 0x320,
  441. };
  442. #define GATE_TOP0(_id, _name, _parent, _shift) \
  443. GATE_MTK(_id, _name, _parent, &top0_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  444. #define GATE_TOP1(_id, _name, _parent, _shift) \
  445. GATE_MTK(_id, _name, _parent, &top1_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv)
  446. #define GATE_TOP2(_id, _name, _parent, _shift) \
  447. GATE_MTK(_id, _name, _parent, &top2_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  448. static const struct mtk_gate top_clks[] = {
  449. /* TOP0 */
  450. GATE_TOP0(CLK_TOP_MD_32K, "md_32k", "f_frtc_ck", 8),
  451. GATE_TOP0(CLK_TOP_MD_26M, "md_26m", "f_f26m_ck", 9),
  452. GATE_TOP0(CLK_TOP_MD2_32K, "md2_32k", "f_frtc_ck", 10),
  453. GATE_TOP0(CLK_TOP_MD2_26M, "md2_26m", "f_f26m_ck", 11),
  454. /* TOP1 */
  455. GATE_TOP1(CLK_TOP_ARMPLL_DIVIDER_PLL0_EN,
  456. "arm_div_pll0_en", "arm_div_pll0", 3),
  457. GATE_TOP1(CLK_TOP_ARMPLL_DIVIDER_PLL1_EN,
  458. "arm_div_pll1_en", "arm_div_pll1", 4),
  459. GATE_TOP1(CLK_TOP_ARMPLL_DIVIDER_PLL2_EN,
  460. "arm_div_pll2_en", "arm_div_pll2", 5),
  461. GATE_TOP1(CLK_TOP_FMEM_OCC_DRC_EN, "drc_en", "univpll2_d2", 6),
  462. GATE_TOP1(CLK_TOP_USB20_48M_EN, "usb20_48m_en", "usb20_48m_div", 8),
  463. GATE_TOP1(CLK_TOP_UNIVPLL_48M_EN, "univpll_48m_en", "univ_48m_div", 9),
  464. GATE_TOP1(CLK_TOP_F_UFS_MP_SAP_CFG_EN, "ufs_sap", "f_f26m_ck", 12),
  465. GATE_TOP1(CLK_TOP_F_BIST2FPC_EN, "bist2fpc", "f_bist2fpc_ck", 16),
  466. /* TOP2 */
  467. GATE_TOP2(CLK_TOP_APLL12_DIV0, "apll12_div0", "aud_1_ck", 2),
  468. GATE_TOP2(CLK_TOP_APLL12_DIV1, "apll12_div1", "aud_1_ck", 3),
  469. GATE_TOP2(CLK_TOP_APLL12_DIV2, "apll12_div2", "aud_1_ck", 4),
  470. GATE_TOP2(CLK_TOP_APLL12_DIV3, "apll12_div3", "aud_1_ck", 5),
  471. };
  472. static const struct mtk_gate_regs ifr2_cg_regs = {
  473. .set_ofs = 0x80,
  474. .clr_ofs = 0x84,
  475. .sta_ofs = 0x90,
  476. };
  477. static const struct mtk_gate_regs ifr3_cg_regs = {
  478. .set_ofs = 0x88,
  479. .clr_ofs = 0x8c,
  480. .sta_ofs = 0x94,
  481. };
  482. static const struct mtk_gate_regs ifr4_cg_regs = {
  483. .set_ofs = 0xa4,
  484. .clr_ofs = 0xa8,
  485. .sta_ofs = 0xac,
  486. };
  487. static const struct mtk_gate_regs ifr5_cg_regs = {
  488. .set_ofs = 0xc0,
  489. .clr_ofs = 0xc4,
  490. .sta_ofs = 0xc8,
  491. };
  492. #define GATE_IFR2(_id, _name, _parent, _shift) \
  493. GATE_MTK(_id, _name, _parent, &ifr2_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  494. #define GATE_IFR3(_id, _name, _parent, _shift) \
  495. GATE_MTK(_id, _name, _parent, &ifr3_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  496. #define GATE_IFR4(_id, _name, _parent, _shift) \
  497. GATE_MTK(_id, _name, _parent, &ifr4_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  498. #define GATE_IFR5(_id, _name, _parent, _shift) \
  499. GATE_MTK(_id, _name, _parent, &ifr5_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  500. static const struct mtk_gate ifr_clks[] = {
  501. /* INFRA_TOPAXI */
  502. /* INFRA PERI */
  503. /* INFRA mode 0 */
  504. GATE_IFR2(CLK_IFR_ICUSB, "ifr_icusb", "axi_ck", 8),
  505. GATE_IFR2(CLK_IFR_GCE, "ifr_gce", "axi_ck", 9),
  506. GATE_IFR2(CLK_IFR_THERM, "ifr_therm", "axi_ck", 10),
  507. GATE_IFR2(CLK_IFR_I2C_AP, "ifr_i2c_ap", "i2c_ck", 11),
  508. GATE_IFR2(CLK_IFR_I2C_CCU, "ifr_i2c_ccu", "i2c_ck", 12),
  509. GATE_IFR2(CLK_IFR_I2C_SSPM, "ifr_i2c_sspm", "i2c_ck", 13),
  510. GATE_IFR2(CLK_IFR_I2C_RSV, "ifr_i2c_rsv", "i2c_ck", 14),
  511. GATE_IFR2(CLK_IFR_PWM_HCLK, "ifr_pwm_hclk", "axi_ck", 15),
  512. GATE_IFR2(CLK_IFR_PWM1, "ifr_pwm1", "f_fpwm_ck", 16),
  513. GATE_IFR2(CLK_IFR_PWM2, "ifr_pwm2", "f_fpwm_ck", 17),
  514. GATE_IFR2(CLK_IFR_PWM3, "ifr_pwm3", "f_fpwm_ck", 18),
  515. GATE_IFR2(CLK_IFR_PWM4, "ifr_pwm4", "f_fpwm_ck", 19),
  516. GATE_IFR2(CLK_IFR_PWM5, "ifr_pwm5", "f_fpwm_ck", 20),
  517. GATE_IFR2(CLK_IFR_PWM, "ifr_pwm", "f_fpwm_ck", 21),
  518. GATE_IFR2(CLK_IFR_UART0, "ifr_uart0", "f_fuart_ck", 22),
  519. GATE_IFR2(CLK_IFR_UART1, "ifr_uart1", "f_fuart_ck", 23),
  520. GATE_IFR2(CLK_IFR_GCE_26M, "ifr_gce_26m", "f_f26m_ck", 27),
  521. GATE_IFR2(CLK_IFR_CQ_DMA_FPC, "ifr_dma", "axi_ck", 28),
  522. GATE_IFR2(CLK_IFR_BTIF, "ifr_btif", "axi_ck", 31),
  523. /* INFRA mode 1 */
  524. GATE_IFR3(CLK_IFR_SPI0, "ifr_spi0", "spi_ck", 1),
  525. GATE_IFR3(CLK_IFR_MSDC0, "ifr_msdc0", "msdc5hclk", 2),
  526. GATE_IFR3(CLK_IFR_MSDC1, "ifr_msdc1", "axi_ck", 4),
  527. GATE_IFR3(CLK_IFR_TRNG, "ifr_trng", "axi_ck", 9),
  528. GATE_IFR3(CLK_IFR_AUXADC, "ifr_auxadc", "f_f26m_ck", 10),
  529. GATE_IFR3(CLK_IFR_CCIF1_AP, "ifr_ccif1_ap", "axi_ck", 12),
  530. GATE_IFR3(CLK_IFR_CCIF1_MD, "ifr_ccif1_md", "axi_ck", 13),
  531. GATE_IFR3(CLK_IFR_AUXADC_MD, "ifr_auxadc_md", "f_f26m_ck", 14),
  532. GATE_IFR3(CLK_IFR_AP_DMA, "ifr_ap_dma", "axi_ck", 18),
  533. GATE_IFR3(CLK_IFR_DEVICE_APC, "ifr_dapc", "axi_ck", 20),
  534. GATE_IFR3(CLK_IFR_CCIF_AP, "ifr_ccif_ap", "axi_ck", 23),
  535. GATE_IFR3(CLK_IFR_AUDIO, "ifr_audio", "axi_ck", 25),
  536. GATE_IFR3(CLK_IFR_CCIF_MD, "ifr_ccif_md", "axi_ck", 26),
  537. /* INFRA mode 2 */
  538. GATE_IFR4(CLK_IFR_RG_PWM_FBCLK6, "ifr_pwmfb", "f_f26m_ck", 0),
  539. GATE_IFR4(CLK_IFR_DISP_PWM, "ifr_disp_pwm", "f_fdisp_pwm_ck", 2),
  540. GATE_IFR4(CLK_IFR_CLDMA_BCLK, "ifr_cldmabclk", "axi_ck", 3),
  541. GATE_IFR4(CLK_IFR_AUDIO_26M_BCLK, "ifr_audio26m", "f_f26m_ck", 4),
  542. GATE_IFR4(CLK_IFR_SPI1, "ifr_spi1", "spi_ck", 6),
  543. GATE_IFR4(CLK_IFR_I2C4, "ifr_i2c4", "i2c_ck", 7),
  544. GATE_IFR4(CLK_IFR_SPI2, "ifr_spi2", "spi_ck", 9),
  545. GATE_IFR4(CLK_IFR_SPI3, "ifr_spi3", "spi_ck", 10),
  546. GATE_IFR4(CLK_IFR_I2C5, "ifr_i2c5", "i2c_ck", 18),
  547. GATE_IFR4(CLK_IFR_I2C5_ARBITER, "ifr_i2c5a", "i2c_ck", 19),
  548. GATE_IFR4(CLK_IFR_I2C5_IMM, "ifr_i2c5_imm", "i2c_ck", 20),
  549. GATE_IFR4(CLK_IFR_I2C1_ARBITER, "ifr_i2c1a", "i2c_ck", 21),
  550. GATE_IFR4(CLK_IFR_I2C1_IMM, "ifr_i2c1_imm", "i2c_ck", 22),
  551. GATE_IFR4(CLK_IFR_I2C2_ARBITER, "ifr_i2c2a", "i2c_ck", 23),
  552. GATE_IFR4(CLK_IFR_I2C2_IMM, "ifr_i2c2_imm", "i2c_ck", 24),
  553. GATE_IFR4(CLK_IFR_SPI4, "ifr_spi4", "spi_ck", 25),
  554. GATE_IFR4(CLK_IFR_SPI5, "ifr_spi5", "spi_ck", 26),
  555. GATE_IFR4(CLK_IFR_CQ_DMA, "ifr_cq_dma", "axi_ck", 27),
  556. GATE_IFR4(CLK_IFR_FAES_FDE, "ifr_faes_fde_ck", "aes_fde_ck", 29),
  557. /* INFRA mode 3 */
  558. GATE_IFR5(CLK_IFR_MSDC0_SELF, "ifr_msdc0sf", "msdc50_0_ck", 0),
  559. GATE_IFR5(CLK_IFR_MSDC1_SELF, "ifr_msdc1sf", "msdc50_0_ck", 1),
  560. GATE_IFR5(CLK_IFR_I2C6, "ifr_i2c6", "i2c_ck", 6),
  561. GATE_IFR5(CLK_IFR_AP_MSDC0, "ifr_ap_msdc0", "msdc50_0_ck", 7),
  562. GATE_IFR5(CLK_IFR_MD_MSDC0, "ifr_md_msdc0", "msdc50_0_ck", 8),
  563. GATE_IFR5(CLK_IFR_MSDC0_SRC, "ifr_msdc0_clk", "msdc50_0_ck", 9),
  564. GATE_IFR5(CLK_IFR_MSDC1_SRC, "ifr_msdc1_clk", "msdc30_1_ck", 10),
  565. GATE_IFR5(CLK_IFR_MCU_PM_BCLK, "ifr_mcu_pm_bclk", "axi_ck", 17),
  566. GATE_IFR5(CLK_IFR_CCIF2_AP, "ifr_ccif2_ap", "axi_ck", 18),
  567. GATE_IFR5(CLK_IFR_CCIF2_MD, "ifr_ccif2_md", "axi_ck", 19),
  568. GATE_IFR5(CLK_IFR_CCIF3_AP, "ifr_ccif3_ap", "axi_ck", 20),
  569. GATE_IFR5(CLK_IFR_CCIF3_MD, "ifr_ccif3_md", "axi_ck", 21),
  570. };
  571. /* additional CCF control for mipi26M race condition(disp/camera) */
  572. static const struct mtk_gate_regs apmixed_cg_regs = {
  573. .set_ofs = 0x14,
  574. .clr_ofs = 0x14,
  575. .sta_ofs = 0x14,
  576. };
  577. #define GATE_APMIXED(_id, _name, _parent, _shift) \
  578. GATE_MTK(_id, _name, _parent, &apmixed_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv)
  579. static const struct mtk_gate apmixed_clks[] = {
  580. /* AUDIO0 */
  581. GATE_APMIXED(CLK_APMIXED_SSUSB26M, "apmixed_ssusb26m", "f_f26m_ck",
  582. 4),
  583. GATE_APMIXED(CLK_APMIXED_APPLL26M, "apmixed_appll26m", "f_f26m_ck",
  584. 5),
  585. GATE_APMIXED(CLK_APMIXED_MIPIC0_26M, "apmixed_mipic026m", "f_f26m_ck",
  586. 6),
  587. GATE_APMIXED(CLK_APMIXED_MDPLLGP26M, "apmixed_mdpll26m", "f_f26m_ck",
  588. 7),
  589. GATE_APMIXED(CLK_APMIXED_MMSYS_F26M, "apmixed_mmsys26m", "f_f26m_ck",
  590. 8),
  591. GATE_APMIXED(CLK_APMIXED_UFS26M, "apmixed_ufs26m", "f_f26m_ck",
  592. 9),
  593. GATE_APMIXED(CLK_APMIXED_MIPIC1_26M, "apmixed_mipic126m", "f_f26m_ck",
  594. 11),
  595. GATE_APMIXED(CLK_APMIXED_MEMPLL26M, "apmixed_mempll26m", "f_f26m_ck",
  596. 13),
  597. GATE_APMIXED(CLK_APMIXED_CLKSQ_LVPLL_26M, "apmixed_lvpll26m",
  598. "f_f26m_ck", 14),
  599. GATE_APMIXED(CLK_APMIXED_MIPID0_26M, "apmixed_mipid026m", "f_f26m_ck",
  600. 16),
  601. };
  602. #define MT6765_PLL_FMAX (3800UL * MHZ)
  603. #define MT6765_PLL_FMIN (1500UL * MHZ)
  604. #define CON0_MT6765_RST_BAR BIT(23)
  605. #define PLL_INFO_NULL (0xFF)
  606. #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  607. _pcwibits, _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg,\
  608. _tuner_en_bit, _pcw_reg, _pcw_shift, _div_table) {\
  609. .id = _id, \
  610. .name = _name, \
  611. .reg = _reg, \
  612. .pwr_reg = _pwr_reg, \
  613. .en_mask = _en_mask, \
  614. .flags = _flags, \
  615. .rst_bar_mask = CON0_MT6765_RST_BAR, \
  616. .fmax = MT6765_PLL_FMAX, \
  617. .fmin = MT6765_PLL_FMIN, \
  618. .pcwbits = _pcwbits, \
  619. .pcwibits = _pcwibits, \
  620. .pd_reg = _pd_reg, \
  621. .pd_shift = _pd_shift, \
  622. .tuner_reg = _tuner_reg, \
  623. .tuner_en_reg = _tuner_en_reg, \
  624. .tuner_en_bit = _tuner_en_bit, \
  625. .pcw_reg = _pcw_reg, \
  626. .pcw_shift = _pcw_shift, \
  627. .div_table = _div_table, \
  628. }
  629. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  630. _pcwibits, _pd_reg, _pd_shift, _tuner_reg, \
  631. _tuner_en_reg, _tuner_en_bit, _pcw_reg, \
  632. _pcw_shift) \
  633. PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
  634. _pcwbits, _pcwibits, _pd_reg, _pd_shift, \
  635. _tuner_reg, _tuner_en_reg, _tuner_en_bit, \
  636. _pcw_reg, _pcw_shift, NULL) \
  637. static const struct mtk_pll_data plls[] = {
  638. PLL(CLK_APMIXED_ARMPLL_L, "armpll_l", 0x021C, 0x0228, 0,
  639. PLL_AO, 22, 8, 0x0220, 24, 0, 0, 0, 0x0220, 0),
  640. PLL(CLK_APMIXED_ARMPLL, "armpll", 0x020C, 0x0218, 0,
  641. PLL_AO, 22, 8, 0x0210, 24, 0, 0, 0, 0x0210, 0),
  642. PLL(CLK_APMIXED_CCIPLL, "ccipll", 0x022C, 0x0238, 0,
  643. PLL_AO, 22, 8, 0x0230, 24, 0, 0, 0, 0x0230, 0),
  644. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x023C, 0x0248, 0,
  645. (HAVE_RST_BAR | PLL_AO), 22, 8, 0x0240, 24, 0, 0, 0, 0x0240,
  646. 0),
  647. PLL(CLK_APMIXED_MFGPLL, "mfgpll", 0x024C, 0x0258, 0,
  648. 0, 22, 8, 0x0250, 24, 0, 0, 0, 0x0250, 0),
  649. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x025C, 0x0268, 0,
  650. 0, 22, 8, 0x0260, 24, 0, 0, 0, 0x0260, 0),
  651. PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x026C, 0x0278, 0,
  652. HAVE_RST_BAR, 22, 8, 0x0270, 24, 0, 0, 0, 0x0270, 0),
  653. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x027C, 0x0288, 0,
  654. 0, 22, 8, 0x0280, 24, 0, 0, 0, 0x0280, 0),
  655. PLL(CLK_APMIXED_APLL1, "apll1", 0x028C, 0x029C, 0,
  656. 0, 32, 8, 0x0290, 24, 0x0040, 0x000C, 0, 0x0294, 0),
  657. PLL(CLK_APMIXED_MPLL, "mpll", 0x02A0, 0x02AC, 0,
  658. PLL_AO, 22, 8, 0x02A4, 24, 0, 0, 0, 0x02A4, 0),
  659. };
  660. static int clk_mt6765_apmixed_probe(struct platform_device *pdev)
  661. {
  662. struct clk_hw_onecell_data *clk_data;
  663. int r;
  664. struct device_node *node = pdev->dev.of_node;
  665. void __iomem *base;
  666. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  667. base = devm_ioremap_resource(&pdev->dev, res);
  668. if (IS_ERR(base)) {
  669. pr_err("%s(): ioremap failed\n", __func__);
  670. return PTR_ERR(base);
  671. }
  672. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
  673. if (!clk_data)
  674. return -ENOMEM;
  675. mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
  676. mtk_clk_register_gates(node, apmixed_clks,
  677. ARRAY_SIZE(apmixed_clks), clk_data);
  678. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  679. if (r)
  680. pr_err("%s(): could not register clock provider: %d\n",
  681. __func__, r);
  682. apmixed_base = base;
  683. /* MPLL, CCIPLL, MAINPLL set HW mode, TDCLKSQ, CLKSQ1 */
  684. writel(readl(AP_PLL_CON3) & 0xFFFFFFE1, AP_PLL_CON3);
  685. writel(readl(PLLON_CON0) & 0x01041041, PLLON_CON0);
  686. writel(readl(PLLON_CON1) & 0x01041041, PLLON_CON1);
  687. return r;
  688. }
  689. static int clk_mt6765_top_probe(struct platform_device *pdev)
  690. {
  691. int r;
  692. struct device_node *node = pdev->dev.of_node;
  693. void __iomem *base;
  694. struct clk_hw_onecell_data *clk_data;
  695. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  696. base = devm_ioremap_resource(&pdev->dev, res);
  697. if (IS_ERR(base)) {
  698. pr_err("%s(): ioremap failed\n", __func__);
  699. return PTR_ERR(base);
  700. }
  701. clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
  702. if (!clk_data)
  703. return -ENOMEM;
  704. mtk_clk_register_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks),
  705. clk_data);
  706. mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
  707. clk_data);
  708. mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes), node,
  709. &mt6765_clk_lock, clk_data);
  710. mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
  711. clk_data);
  712. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  713. if (r)
  714. pr_err("%s(): could not register clock provider: %d\n",
  715. __func__, r);
  716. cksys_base = base;
  717. /* [4]:no need */
  718. writel(readl(CLK_SCP_CFG_0) | 0x3EF, CLK_SCP_CFG_0);
  719. /*[1,2,3,8]: no need*/
  720. writel(readl(CLK_SCP_CFG_1) | 0x1, CLK_SCP_CFG_1);
  721. return r;
  722. }
  723. static int clk_mt6765_ifr_probe(struct platform_device *pdev)
  724. {
  725. struct clk_hw_onecell_data *clk_data;
  726. int r;
  727. struct device_node *node = pdev->dev.of_node;
  728. void __iomem *base;
  729. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  730. base = devm_ioremap_resource(&pdev->dev, res);
  731. if (IS_ERR(base)) {
  732. pr_err("%s(): ioremap failed\n", __func__);
  733. return PTR_ERR(base);
  734. }
  735. clk_data = mtk_alloc_clk_data(CLK_IFR_NR_CLK);
  736. if (!clk_data)
  737. return -ENOMEM;
  738. mtk_clk_register_gates(node, ifr_clks, ARRAY_SIZE(ifr_clks),
  739. clk_data);
  740. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  741. if (r)
  742. pr_err("%s(): could not register clock provider: %d\n",
  743. __func__, r);
  744. return r;
  745. }
  746. static const struct of_device_id of_match_clk_mt6765[] = {
  747. {
  748. .compatible = "mediatek,mt6765-apmixedsys",
  749. .data = clk_mt6765_apmixed_probe,
  750. }, {
  751. .compatible = "mediatek,mt6765-topckgen",
  752. .data = clk_mt6765_top_probe,
  753. }, {
  754. .compatible = "mediatek,mt6765-infracfg",
  755. .data = clk_mt6765_ifr_probe,
  756. }, {
  757. /* sentinel */
  758. }
  759. };
  760. static int clk_mt6765_probe(struct platform_device *pdev)
  761. {
  762. int (*clk_probe)(struct platform_device *d);
  763. int r;
  764. clk_probe = of_device_get_match_data(&pdev->dev);
  765. if (!clk_probe)
  766. return -EINVAL;
  767. r = clk_probe(pdev);
  768. if (r)
  769. dev_err(&pdev->dev,
  770. "could not register clock provider: %s: %d\n",
  771. pdev->name, r);
  772. return r;
  773. }
  774. static struct platform_driver clk_mt6765_drv = {
  775. .probe = clk_mt6765_probe,
  776. .driver = {
  777. .name = "clk-mt6765",
  778. .of_match_table = of_match_clk_mt6765,
  779. },
  780. };
  781. static int __init clk_mt6765_init(void)
  782. {
  783. return platform_driver_register(&clk_mt6765_drv);
  784. }
  785. arch_initcall(clk_mt6765_init);