x1830-cgu.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * X1830 SoC CGU driver
  4. * Copyright (c) 2019 周琰杰 (Zhou Yanjie) <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/of.h>
  10. #include <dt-bindings/clock/ingenic,x1830-cgu.h>
  11. #include "cgu.h"
  12. #include "pm.h"
  13. /* CGU register offsets */
  14. #define CGU_REG_CPCCR 0x00
  15. #define CGU_REG_CPPCR 0x0c
  16. #define CGU_REG_APLL 0x10
  17. #define CGU_REG_MPLL 0x14
  18. #define CGU_REG_CLKGR0 0x20
  19. #define CGU_REG_OPCR 0x24
  20. #define CGU_REG_CLKGR1 0x28
  21. #define CGU_REG_DDRCDR 0x2c
  22. #define CGU_REG_USBPCR 0x3c
  23. #define CGU_REG_USBRDT 0x40
  24. #define CGU_REG_USBVBFIL 0x44
  25. #define CGU_REG_USBPCR1 0x48
  26. #define CGU_REG_MACCDR 0x54
  27. #define CGU_REG_EPLL 0x58
  28. #define CGU_REG_I2SCDR 0x60
  29. #define CGU_REG_LPCDR 0x64
  30. #define CGU_REG_MSC0CDR 0x68
  31. #define CGU_REG_I2SCDR1 0x70
  32. #define CGU_REG_SSICDR 0x74
  33. #define CGU_REG_CIMCDR 0x7c
  34. #define CGU_REG_MSC1CDR 0xa4
  35. #define CGU_REG_CMP_INTR 0xb0
  36. #define CGU_REG_CMP_INTRE 0xb4
  37. #define CGU_REG_DRCG 0xd0
  38. #define CGU_REG_CPCSR 0xd4
  39. #define CGU_REG_VPLL 0xe0
  40. #define CGU_REG_MACPHYC 0xe8
  41. /* bits within the OPCR register */
  42. #define OPCR_GATE_USBPHYCLK BIT(23)
  43. #define OPCR_SPENDN0 BIT(7)
  44. #define OPCR_SPENDN1 BIT(6)
  45. /* bits within the USBPCR register */
  46. #define USBPCR_SIDDQ BIT(21)
  47. #define USBPCR_OTG_DISABLE BIT(20)
  48. static struct ingenic_cgu *cgu;
  49. static int x1830_usb_phy_enable(struct clk_hw *hw)
  50. {
  51. void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
  52. void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
  53. writel((readl(reg_opcr) | OPCR_SPENDN0) & ~OPCR_GATE_USBPHYCLK, reg_opcr);
  54. writel(readl(reg_usbpcr) & ~USBPCR_OTG_DISABLE & ~USBPCR_SIDDQ, reg_usbpcr);
  55. return 0;
  56. }
  57. static void x1830_usb_phy_disable(struct clk_hw *hw)
  58. {
  59. void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
  60. void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
  61. writel((readl(reg_opcr) & ~OPCR_SPENDN0) | OPCR_GATE_USBPHYCLK, reg_opcr);
  62. writel(readl(reg_usbpcr) | USBPCR_OTG_DISABLE | USBPCR_SIDDQ, reg_usbpcr);
  63. }
  64. static int x1830_usb_phy_is_enabled(struct clk_hw *hw)
  65. {
  66. void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
  67. void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
  68. return (readl(reg_opcr) & OPCR_SPENDN0) &&
  69. !(readl(reg_usbpcr) & USBPCR_SIDDQ) &&
  70. !(readl(reg_usbpcr) & USBPCR_OTG_DISABLE);
  71. }
  72. static const struct clk_ops x1830_otg_phy_ops = {
  73. .enable = x1830_usb_phy_enable,
  74. .disable = x1830_usb_phy_disable,
  75. .is_enabled = x1830_usb_phy_is_enabled,
  76. };
  77. static const s8 pll_od_encoding[64] = {
  78. 0x0, 0x1, -1, 0x2, -1, -1, -1, 0x3,
  79. -1, -1, -1, -1, -1, -1, -1, 0x4,
  80. -1, -1, -1, -1, -1, -1, -1, -1,
  81. -1, -1, -1, -1, -1, -1, -1, 0x5,
  82. -1, -1, -1, -1, -1, -1, -1, -1,
  83. -1, -1, -1, -1, -1, -1, -1, -1,
  84. -1, -1, -1, -1, -1, -1, -1, -1,
  85. -1, -1, -1, -1, -1, -1, -1, 0x6,
  86. };
  87. static const struct ingenic_cgu_clk_info x1830_cgu_clocks[] = {
  88. /* External clocks */
  89. [X1830_CLK_EXCLK] = { "ext", CGU_CLK_EXT },
  90. [X1830_CLK_RTCLK] = { "rtc", CGU_CLK_EXT },
  91. /* PLLs */
  92. [X1830_CLK_APLL] = {
  93. "apll", CGU_CLK_PLL,
  94. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  95. .pll = {
  96. .reg = CGU_REG_APLL,
  97. .rate_multiplier = 2,
  98. .m_shift = 20,
  99. .m_bits = 9,
  100. .m_offset = 1,
  101. .n_shift = 14,
  102. .n_bits = 6,
  103. .n_offset = 1,
  104. .od_shift = 11,
  105. .od_bits = 3,
  106. .od_max = 64,
  107. .od_encoding = pll_od_encoding,
  108. .bypass_reg = CGU_REG_CPPCR,
  109. .bypass_bit = 30,
  110. .enable_bit = 0,
  111. .stable_bit = 3,
  112. },
  113. },
  114. [X1830_CLK_MPLL] = {
  115. "mpll", CGU_CLK_PLL,
  116. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  117. .pll = {
  118. .reg = CGU_REG_MPLL,
  119. .rate_multiplier = 2,
  120. .m_shift = 20,
  121. .m_bits = 9,
  122. .m_offset = 1,
  123. .n_shift = 14,
  124. .n_bits = 6,
  125. .n_offset = 1,
  126. .od_shift = 11,
  127. .od_bits = 3,
  128. .od_max = 64,
  129. .od_encoding = pll_od_encoding,
  130. .bypass_reg = CGU_REG_CPPCR,
  131. .bypass_bit = 28,
  132. .enable_bit = 0,
  133. .stable_bit = 3,
  134. },
  135. },
  136. [X1830_CLK_EPLL] = {
  137. "epll", CGU_CLK_PLL,
  138. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  139. .pll = {
  140. .reg = CGU_REG_EPLL,
  141. .rate_multiplier = 2,
  142. .m_shift = 20,
  143. .m_bits = 9,
  144. .m_offset = 1,
  145. .n_shift = 14,
  146. .n_bits = 6,
  147. .n_offset = 1,
  148. .od_shift = 11,
  149. .od_bits = 3,
  150. .od_max = 64,
  151. .od_encoding = pll_od_encoding,
  152. .bypass_reg = CGU_REG_CPPCR,
  153. .bypass_bit = 24,
  154. .enable_bit = 0,
  155. .stable_bit = 3,
  156. },
  157. },
  158. [X1830_CLK_VPLL] = {
  159. "vpll", CGU_CLK_PLL,
  160. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  161. .pll = {
  162. .reg = CGU_REG_VPLL,
  163. .rate_multiplier = 2,
  164. .m_shift = 20,
  165. .m_bits = 9,
  166. .m_offset = 1,
  167. .n_shift = 14,
  168. .n_bits = 6,
  169. .n_offset = 1,
  170. .od_shift = 11,
  171. .od_bits = 3,
  172. .od_max = 64,
  173. .od_encoding = pll_od_encoding,
  174. .bypass_reg = CGU_REG_CPPCR,
  175. .bypass_bit = 26,
  176. .enable_bit = 0,
  177. .stable_bit = 3,
  178. },
  179. },
  180. /* Custom (SoC-specific) OTG PHY */
  181. [X1830_CLK_OTGPHY] = {
  182. "otg_phy", CGU_CLK_CUSTOM,
  183. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  184. .custom = { &x1830_otg_phy_ops },
  185. },
  186. /* Muxes & dividers */
  187. [X1830_CLK_SCLKA] = {
  188. "sclk_a", CGU_CLK_MUX,
  189. .parents = { -1, X1830_CLK_EXCLK, X1830_CLK_APLL, -1 },
  190. .mux = { CGU_REG_CPCCR, 30, 2 },
  191. },
  192. [X1830_CLK_CPUMUX] = {
  193. "cpu_mux", CGU_CLK_MUX,
  194. .parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 },
  195. .mux = { CGU_REG_CPCCR, 28, 2 },
  196. },
  197. [X1830_CLK_CPU] = {
  198. "cpu", CGU_CLK_DIV | CGU_CLK_GATE,
  199. .flags = CLK_IS_CRITICAL,
  200. .parents = { X1830_CLK_CPUMUX, -1, -1, -1 },
  201. .div = { CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1 },
  202. .gate = { CGU_REG_CLKGR1, 15 },
  203. },
  204. [X1830_CLK_L2CACHE] = {
  205. "l2cache", CGU_CLK_DIV,
  206. /*
  207. * The L2 cache clock is critical if caches are enabled and
  208. * disabling it or any parent clocks will hang the system.
  209. */
  210. .flags = CLK_IS_CRITICAL,
  211. .parents = { X1830_CLK_CPUMUX, -1, -1, -1 },
  212. .div = { CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1 },
  213. },
  214. [X1830_CLK_AHB0] = {
  215. "ahb0", CGU_CLK_MUX | CGU_CLK_DIV,
  216. .parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 },
  217. .mux = { CGU_REG_CPCCR, 26, 2 },
  218. .div = { CGU_REG_CPCCR, 8, 1, 4, 21, -1, -1 },
  219. },
  220. [X1830_CLK_AHB2PMUX] = {
  221. "ahb2_apb_mux", CGU_CLK_MUX,
  222. .parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 },
  223. .mux = { CGU_REG_CPCCR, 24, 2 },
  224. },
  225. [X1830_CLK_AHB2] = {
  226. "ahb2", CGU_CLK_DIV,
  227. .parents = { X1830_CLK_AHB2PMUX, -1, -1, -1 },
  228. .div = { CGU_REG_CPCCR, 12, 1, 4, 20, -1, -1 },
  229. },
  230. [X1830_CLK_PCLK] = {
  231. "pclk", CGU_CLK_DIV | CGU_CLK_GATE,
  232. .parents = { X1830_CLK_AHB2PMUX, -1, -1, -1 },
  233. .div = { CGU_REG_CPCCR, 16, 1, 4, 20, -1, -1 },
  234. .gate = { CGU_REG_CLKGR1, 14 },
  235. },
  236. [X1830_CLK_DDR] = {
  237. "ddr", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  238. /*
  239. * Disabling DDR clock or its parents will render DRAM
  240. * inaccessible; mark it critical.
  241. */
  242. .flags = CLK_IS_CRITICAL,
  243. .parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 },
  244. .mux = { CGU_REG_DDRCDR, 30, 2 },
  245. .div = { CGU_REG_DDRCDR, 0, 1, 4, 29, 28, 27 },
  246. .gate = { CGU_REG_CLKGR0, 31 },
  247. },
  248. [X1830_CLK_MAC] = {
  249. "mac", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  250. .parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL,
  251. X1830_CLK_VPLL, X1830_CLK_EPLL },
  252. .mux = { CGU_REG_MACCDR, 30, 2 },
  253. .div = { CGU_REG_MACCDR, 0, 1, 8, 29, 28, 27 },
  254. .gate = { CGU_REG_CLKGR1, 4 },
  255. },
  256. [X1830_CLK_LCD] = {
  257. "lcd", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  258. .parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL,
  259. X1830_CLK_VPLL, X1830_CLK_EPLL },
  260. .mux = { CGU_REG_LPCDR, 30, 2 },
  261. .div = { CGU_REG_LPCDR, 0, 1, 8, 28, 27, 26 },
  262. .gate = { CGU_REG_CLKGR1, 9 },
  263. },
  264. [X1830_CLK_MSCMUX] = {
  265. "msc_mux", CGU_CLK_MUX,
  266. .parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL,
  267. X1830_CLK_VPLL, X1830_CLK_EPLL },
  268. .mux = { CGU_REG_MSC0CDR, 30, 2 },
  269. },
  270. [X1830_CLK_MSC0] = {
  271. "msc0", CGU_CLK_DIV | CGU_CLK_GATE,
  272. .parents = { X1830_CLK_MSCMUX, -1, -1, -1 },
  273. .div = { CGU_REG_MSC0CDR, 0, 2, 8, 29, 28, 27 },
  274. .gate = { CGU_REG_CLKGR0, 4 },
  275. },
  276. [X1830_CLK_MSC1] = {
  277. "msc1", CGU_CLK_DIV | CGU_CLK_GATE,
  278. .parents = { X1830_CLK_MSCMUX, -1, -1, -1 },
  279. .div = { CGU_REG_MSC1CDR, 0, 2, 8, 29, 28, 27 },
  280. .gate = { CGU_REG_CLKGR0, 5 },
  281. },
  282. [X1830_CLK_SSIPLL] = {
  283. "ssi_pll", CGU_CLK_MUX | CGU_CLK_DIV,
  284. .parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL,
  285. X1830_CLK_VPLL, X1830_CLK_EPLL },
  286. .mux = { CGU_REG_SSICDR, 30, 2 },
  287. .div = { CGU_REG_SSICDR, 0, 1, 8, 28, 27, 26 },
  288. },
  289. [X1830_CLK_SSIPLL_DIV2] = {
  290. "ssi_pll_div2", CGU_CLK_FIXDIV,
  291. .parents = { X1830_CLK_SSIPLL },
  292. .fixdiv = { 2 },
  293. },
  294. [X1830_CLK_SSIMUX] = {
  295. "ssi_mux", CGU_CLK_MUX,
  296. .parents = { X1830_CLK_EXCLK, X1830_CLK_SSIPLL_DIV2, -1, -1 },
  297. .mux = { CGU_REG_SSICDR, 29, 1 },
  298. },
  299. [X1830_CLK_EXCLK_DIV512] = {
  300. "exclk_div512", CGU_CLK_FIXDIV,
  301. .parents = { X1830_CLK_EXCLK },
  302. .fixdiv = { 512 },
  303. },
  304. [X1830_CLK_RTC] = {
  305. "rtc_ercs", CGU_CLK_MUX | CGU_CLK_GATE,
  306. .parents = { X1830_CLK_EXCLK_DIV512, X1830_CLK_RTCLK },
  307. .mux = { CGU_REG_OPCR, 2, 1},
  308. .gate = { CGU_REG_CLKGR0, 29 },
  309. },
  310. /* Gate-only clocks */
  311. [X1830_CLK_EMC] = {
  312. "emc", CGU_CLK_GATE,
  313. .parents = { X1830_CLK_AHB2, -1, -1, -1 },
  314. .gate = { CGU_REG_CLKGR0, 0 },
  315. },
  316. [X1830_CLK_EFUSE] = {
  317. "efuse", CGU_CLK_GATE,
  318. .parents = { X1830_CLK_AHB2, -1, -1, -1 },
  319. .gate = { CGU_REG_CLKGR0, 1 },
  320. },
  321. [X1830_CLK_OTG] = {
  322. "otg", CGU_CLK_GATE,
  323. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  324. .gate = { CGU_REG_CLKGR0, 3 },
  325. },
  326. [X1830_CLK_SSI0] = {
  327. "ssi0", CGU_CLK_GATE,
  328. .parents = { X1830_CLK_SSIMUX, -1, -1, -1 },
  329. .gate = { CGU_REG_CLKGR0, 6 },
  330. },
  331. [X1830_CLK_SMB0] = {
  332. "smb0", CGU_CLK_GATE,
  333. .parents = { X1830_CLK_PCLK, -1, -1, -1 },
  334. .gate = { CGU_REG_CLKGR0, 7 },
  335. },
  336. [X1830_CLK_SMB1] = {
  337. "smb1", CGU_CLK_GATE,
  338. .parents = { X1830_CLK_PCLK, -1, -1, -1 },
  339. .gate = { CGU_REG_CLKGR0, 8 },
  340. },
  341. [X1830_CLK_SMB2] = {
  342. "smb2", CGU_CLK_GATE,
  343. .parents = { X1830_CLK_PCLK, -1, -1, -1 },
  344. .gate = { CGU_REG_CLKGR0, 9 },
  345. },
  346. [X1830_CLK_UART0] = {
  347. "uart0", CGU_CLK_GATE,
  348. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  349. .gate = { CGU_REG_CLKGR0, 14 },
  350. },
  351. [X1830_CLK_UART1] = {
  352. "uart1", CGU_CLK_GATE,
  353. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  354. .gate = { CGU_REG_CLKGR0, 15 },
  355. },
  356. [X1830_CLK_SSI1] = {
  357. "ssi1", CGU_CLK_GATE,
  358. .parents = { X1830_CLK_SSIMUX, -1, -1, -1 },
  359. .gate = { CGU_REG_CLKGR0, 19 },
  360. },
  361. [X1830_CLK_SFC] = {
  362. "sfc", CGU_CLK_GATE,
  363. .parents = { X1830_CLK_SSIPLL, -1, -1, -1 },
  364. .gate = { CGU_REG_CLKGR0, 20 },
  365. },
  366. [X1830_CLK_PDMA] = {
  367. "pdma", CGU_CLK_GATE,
  368. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  369. .gate = { CGU_REG_CLKGR0, 21 },
  370. },
  371. [X1830_CLK_TCU] = {
  372. "tcu", CGU_CLK_GATE,
  373. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  374. .gate = { CGU_REG_CLKGR0, 30 },
  375. },
  376. [X1830_CLK_DTRNG] = {
  377. "dtrng", CGU_CLK_GATE,
  378. .parents = { X1830_CLK_PCLK, -1, -1, -1 },
  379. .gate = { CGU_REG_CLKGR1, 1 },
  380. },
  381. [X1830_CLK_OST] = {
  382. "ost", CGU_CLK_GATE,
  383. .parents = { X1830_CLK_EXCLK, -1, -1, -1 },
  384. .gate = { CGU_REG_CLKGR1, 11 },
  385. },
  386. };
  387. static void __init x1830_cgu_init(struct device_node *np)
  388. {
  389. int retval;
  390. cgu = ingenic_cgu_new(x1830_cgu_clocks,
  391. ARRAY_SIZE(x1830_cgu_clocks), np);
  392. if (!cgu) {
  393. pr_err("%s: failed to initialise CGU\n", __func__);
  394. return;
  395. }
  396. retval = ingenic_cgu_register_clocks(cgu);
  397. if (retval) {
  398. pr_err("%s: failed to register CGU Clocks\n", __func__);
  399. return;
  400. }
  401. ingenic_cgu_register_syscore_ops(cgu);
  402. }
  403. /*
  404. * CGU has some children devices, this is useful for probing children devices
  405. * in the case where the device node is compatible with "simple-mfd".
  406. */
  407. CLK_OF_DECLARE_DRIVER(x1830_cgu, "ingenic,x1830-cgu", x1830_cgu_init);