x1000-cgu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * X1000 SoC CGU driver
  4. * Copyright (c) 2019 周琰杰 (Zhou Yanjie) <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/of.h>
  10. #include <dt-bindings/clock/ingenic,x1000-cgu.h>
  11. #include "cgu.h"
  12. #include "pm.h"
  13. /* CGU register offsets */
  14. #define CGU_REG_CPCCR 0x00
  15. #define CGU_REG_APLL 0x10
  16. #define CGU_REG_MPLL 0x14
  17. #define CGU_REG_CLKGR 0x20
  18. #define CGU_REG_OPCR 0x24
  19. #define CGU_REG_DDRCDR 0x2c
  20. #define CGU_REG_USBPCR 0x3c
  21. #define CGU_REG_USBPCR1 0x48
  22. #define CGU_REG_USBCDR 0x50
  23. #define CGU_REG_MACCDR 0x54
  24. #define CGU_REG_I2SCDR 0x60
  25. #define CGU_REG_LPCDR 0x64
  26. #define CGU_REG_MSC0CDR 0x68
  27. #define CGU_REG_I2SCDR1 0x70
  28. #define CGU_REG_SSICDR 0x74
  29. #define CGU_REG_CIMCDR 0x7c
  30. #define CGU_REG_PCMCDR 0x84
  31. #define CGU_REG_MSC1CDR 0xa4
  32. #define CGU_REG_CMP_INTR 0xb0
  33. #define CGU_REG_CMP_INTRE 0xb4
  34. #define CGU_REG_DRCG 0xd0
  35. #define CGU_REG_CPCSR 0xd4
  36. #define CGU_REG_PCMCDR1 0xe0
  37. #define CGU_REG_MACPHYC 0xe8
  38. /* bits within the OPCR register */
  39. #define OPCR_SPENDN0 BIT(7)
  40. #define OPCR_SPENDN1 BIT(6)
  41. /* bits within the USBPCR register */
  42. #define USBPCR_SIDDQ BIT(21)
  43. #define USBPCR_OTG_DISABLE BIT(20)
  44. /* bits within the USBPCR1 register */
  45. #define USBPCR1_REFCLKSEL_SHIFT 26
  46. #define USBPCR1_REFCLKSEL_MASK (0x3 << USBPCR1_REFCLKSEL_SHIFT)
  47. #define USBPCR1_REFCLKSEL_CORE (0x2 << USBPCR1_REFCLKSEL_SHIFT)
  48. #define USBPCR1_REFCLKDIV_SHIFT 24
  49. #define USBPCR1_REFCLKDIV_MASK (0x3 << USBPCR1_REFCLKDIV_SHIFT)
  50. #define USBPCR1_REFCLKDIV_48 (0x2 << USBPCR1_REFCLKDIV_SHIFT)
  51. #define USBPCR1_REFCLKDIV_24 (0x1 << USBPCR1_REFCLKDIV_SHIFT)
  52. #define USBPCR1_REFCLKDIV_12 (0x0 << USBPCR1_REFCLKDIV_SHIFT)
  53. static struct ingenic_cgu *cgu;
  54. static unsigned long x1000_otg_phy_recalc_rate(struct clk_hw *hw,
  55. unsigned long parent_rate)
  56. {
  57. u32 usbpcr1;
  58. unsigned refclk_div;
  59. usbpcr1 = readl(cgu->base + CGU_REG_USBPCR1);
  60. refclk_div = usbpcr1 & USBPCR1_REFCLKDIV_MASK;
  61. switch (refclk_div) {
  62. case USBPCR1_REFCLKDIV_12:
  63. return 12000000;
  64. case USBPCR1_REFCLKDIV_24:
  65. return 24000000;
  66. case USBPCR1_REFCLKDIV_48:
  67. return 48000000;
  68. }
  69. return parent_rate;
  70. }
  71. static long x1000_otg_phy_round_rate(struct clk_hw *hw, unsigned long req_rate,
  72. unsigned long *parent_rate)
  73. {
  74. if (req_rate < 18000000)
  75. return 12000000;
  76. if (req_rate < 36000000)
  77. return 24000000;
  78. return 48000000;
  79. }
  80. static int x1000_otg_phy_set_rate(struct clk_hw *hw, unsigned long req_rate,
  81. unsigned long parent_rate)
  82. {
  83. unsigned long flags;
  84. u32 usbpcr1, div_bits;
  85. switch (req_rate) {
  86. case 12000000:
  87. div_bits = USBPCR1_REFCLKDIV_12;
  88. break;
  89. case 24000000:
  90. div_bits = USBPCR1_REFCLKDIV_24;
  91. break;
  92. case 48000000:
  93. div_bits = USBPCR1_REFCLKDIV_48;
  94. break;
  95. default:
  96. return -EINVAL;
  97. }
  98. spin_lock_irqsave(&cgu->lock, flags);
  99. usbpcr1 = readl(cgu->base + CGU_REG_USBPCR1);
  100. usbpcr1 &= ~USBPCR1_REFCLKDIV_MASK;
  101. usbpcr1 |= div_bits;
  102. writel(usbpcr1, cgu->base + CGU_REG_USBPCR1);
  103. spin_unlock_irqrestore(&cgu->lock, flags);
  104. return 0;
  105. }
  106. static int x1000_usb_phy_enable(struct clk_hw *hw)
  107. {
  108. void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
  109. void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
  110. writel(readl(reg_opcr) | OPCR_SPENDN0, reg_opcr);
  111. writel(readl(reg_usbpcr) & ~USBPCR_OTG_DISABLE & ~USBPCR_SIDDQ, reg_usbpcr);
  112. return 0;
  113. }
  114. static void x1000_usb_phy_disable(struct clk_hw *hw)
  115. {
  116. void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
  117. void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
  118. writel(readl(reg_opcr) & ~OPCR_SPENDN0, reg_opcr);
  119. writel(readl(reg_usbpcr) | USBPCR_OTG_DISABLE | USBPCR_SIDDQ, reg_usbpcr);
  120. }
  121. static int x1000_usb_phy_is_enabled(struct clk_hw *hw)
  122. {
  123. void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
  124. void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
  125. return (readl(reg_opcr) & OPCR_SPENDN0) &&
  126. !(readl(reg_usbpcr) & USBPCR_SIDDQ) &&
  127. !(readl(reg_usbpcr) & USBPCR_OTG_DISABLE);
  128. }
  129. static const struct clk_ops x1000_otg_phy_ops = {
  130. .recalc_rate = x1000_otg_phy_recalc_rate,
  131. .round_rate = x1000_otg_phy_round_rate,
  132. .set_rate = x1000_otg_phy_set_rate,
  133. .enable = x1000_usb_phy_enable,
  134. .disable = x1000_usb_phy_disable,
  135. .is_enabled = x1000_usb_phy_is_enabled,
  136. };
  137. static const s8 pll_od_encoding[8] = {
  138. 0x0, 0x1, -1, 0x2, -1, -1, -1, 0x3,
  139. };
  140. static const struct ingenic_cgu_clk_info x1000_cgu_clocks[] = {
  141. /* External clocks */
  142. [X1000_CLK_EXCLK] = { "ext", CGU_CLK_EXT },
  143. [X1000_CLK_RTCLK] = { "rtc", CGU_CLK_EXT },
  144. /* PLLs */
  145. [X1000_CLK_APLL] = {
  146. "apll", CGU_CLK_PLL,
  147. .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
  148. .pll = {
  149. .reg = CGU_REG_APLL,
  150. .rate_multiplier = 1,
  151. .m_shift = 24,
  152. .m_bits = 7,
  153. .m_offset = 1,
  154. .n_shift = 18,
  155. .n_bits = 5,
  156. .n_offset = 1,
  157. .od_shift = 16,
  158. .od_bits = 2,
  159. .od_max = 8,
  160. .od_encoding = pll_od_encoding,
  161. .bypass_reg = CGU_REG_APLL,
  162. .bypass_bit = 9,
  163. .enable_bit = 8,
  164. .stable_bit = 10,
  165. },
  166. },
  167. [X1000_CLK_MPLL] = {
  168. "mpll", CGU_CLK_PLL,
  169. .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
  170. .pll = {
  171. .reg = CGU_REG_MPLL,
  172. .rate_multiplier = 1,
  173. .m_shift = 24,
  174. .m_bits = 7,
  175. .m_offset = 1,
  176. .n_shift = 18,
  177. .n_bits = 5,
  178. .n_offset = 1,
  179. .od_shift = 16,
  180. .od_bits = 2,
  181. .od_max = 8,
  182. .od_encoding = pll_od_encoding,
  183. .bypass_reg = CGU_REG_MPLL,
  184. .bypass_bit = 6,
  185. .enable_bit = 7,
  186. .stable_bit = 0,
  187. },
  188. },
  189. /* Custom (SoC-specific) OTG PHY */
  190. [X1000_CLK_OTGPHY] = {
  191. "otg_phy", CGU_CLK_CUSTOM,
  192. .parents = { -1, -1, X1000_CLK_EXCLK, -1 },
  193. .custom = { &x1000_otg_phy_ops },
  194. },
  195. /* Muxes & dividers */
  196. [X1000_CLK_SCLKA] = {
  197. "sclk_a", CGU_CLK_MUX,
  198. .parents = { -1, X1000_CLK_EXCLK, X1000_CLK_APLL, -1 },
  199. .mux = { CGU_REG_CPCCR, 30, 2 },
  200. },
  201. [X1000_CLK_CPUMUX] = {
  202. "cpu_mux", CGU_CLK_MUX,
  203. .parents = { -1, X1000_CLK_SCLKA, X1000_CLK_MPLL, -1 },
  204. .mux = { CGU_REG_CPCCR, 28, 2 },
  205. },
  206. [X1000_CLK_CPU] = {
  207. "cpu", CGU_CLK_DIV | CGU_CLK_GATE,
  208. /*
  209. * Disabling the CPU clock or any parent clocks will hang the
  210. * system; mark it critical.
  211. */
  212. .flags = CLK_IS_CRITICAL,
  213. .parents = { X1000_CLK_CPUMUX, -1, -1, -1 },
  214. .div = { CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1 },
  215. .gate = { CGU_REG_CLKGR, 30 },
  216. },
  217. [X1000_CLK_L2CACHE] = {
  218. "l2cache", CGU_CLK_DIV,
  219. /*
  220. * The L2 cache clock is critical if caches are enabled and
  221. * disabling it or any parent clocks will hang the system.
  222. */
  223. .flags = CLK_IS_CRITICAL,
  224. .parents = { X1000_CLK_CPUMUX, -1, -1, -1 },
  225. .div = { CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1 },
  226. },
  227. [X1000_CLK_AHB0] = {
  228. "ahb0", CGU_CLK_MUX | CGU_CLK_DIV,
  229. .parents = { -1, X1000_CLK_SCLKA, X1000_CLK_MPLL, -1 },
  230. .mux = { CGU_REG_CPCCR, 26, 2 },
  231. .div = { CGU_REG_CPCCR, 8, 1, 4, 21, -1, -1 },
  232. },
  233. [X1000_CLK_AHB2PMUX] = {
  234. "ahb2_apb_mux", CGU_CLK_MUX,
  235. .parents = { -1, X1000_CLK_SCLKA, X1000_CLK_MPLL, -1 },
  236. .mux = { CGU_REG_CPCCR, 24, 2 },
  237. },
  238. [X1000_CLK_AHB2] = {
  239. "ahb2", CGU_CLK_DIV,
  240. .parents = { X1000_CLK_AHB2PMUX, -1, -1, -1 },
  241. .div = { CGU_REG_CPCCR, 12, 1, 4, 20, -1, -1 },
  242. },
  243. [X1000_CLK_PCLK] = {
  244. "pclk", CGU_CLK_DIV | CGU_CLK_GATE,
  245. .parents = { X1000_CLK_AHB2PMUX, -1, -1, -1 },
  246. .div = { CGU_REG_CPCCR, 16, 1, 4, 20, -1, -1 },
  247. .gate = { CGU_REG_CLKGR, 28 },
  248. },
  249. [X1000_CLK_DDR] = {
  250. "ddr", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  251. /*
  252. * Disabling DDR clock or its parents will render DRAM
  253. * inaccessible; mark it critical.
  254. */
  255. .flags = CLK_IS_CRITICAL,
  256. .parents = { -1, X1000_CLK_SCLKA, X1000_CLK_MPLL, -1 },
  257. .mux = { CGU_REG_DDRCDR, 30, 2 },
  258. .div = { CGU_REG_DDRCDR, 0, 1, 4, 29, 28, 27 },
  259. .gate = { CGU_REG_CLKGR, 31 },
  260. },
  261. [X1000_CLK_MAC] = {
  262. "mac", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  263. .parents = { X1000_CLK_SCLKA, X1000_CLK_MPLL },
  264. .mux = { CGU_REG_MACCDR, 31, 1 },
  265. .div = { CGU_REG_MACCDR, 0, 1, 8, 29, 28, 27 },
  266. .gate = { CGU_REG_CLKGR, 25 },
  267. },
  268. [X1000_CLK_LCD] = {
  269. "lcd", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  270. .parents = { X1000_CLK_SCLKA, X1000_CLK_MPLL },
  271. .mux = { CGU_REG_LPCDR, 31, 1 },
  272. .div = { CGU_REG_LPCDR, 0, 1, 8, 28, 27, 26 },
  273. .gate = { CGU_REG_CLKGR, 23 },
  274. },
  275. [X1000_CLK_MSCMUX] = {
  276. "msc_mux", CGU_CLK_MUX,
  277. .parents = { X1000_CLK_SCLKA, X1000_CLK_MPLL},
  278. .mux = { CGU_REG_MSC0CDR, 31, 1 },
  279. },
  280. [X1000_CLK_MSC0] = {
  281. "msc0", CGU_CLK_DIV | CGU_CLK_GATE,
  282. .parents = { X1000_CLK_MSCMUX, -1, -1, -1 },
  283. .div = { CGU_REG_MSC0CDR, 0, 2, 8, 29, 28, 27 },
  284. .gate = { CGU_REG_CLKGR, 4 },
  285. },
  286. [X1000_CLK_MSC1] = {
  287. "msc1", CGU_CLK_DIV | CGU_CLK_GATE,
  288. .parents = { X1000_CLK_MSCMUX, -1, -1, -1 },
  289. .div = { CGU_REG_MSC1CDR, 0, 2, 8, 29, 28, 27 },
  290. .gate = { CGU_REG_CLKGR, 5 },
  291. },
  292. [X1000_CLK_OTG] = {
  293. "otg", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
  294. .parents = { X1000_CLK_EXCLK, -1,
  295. X1000_CLK_APLL, X1000_CLK_MPLL },
  296. .mux = { CGU_REG_USBCDR, 30, 2 },
  297. .div = { CGU_REG_USBCDR, 0, 1, 8, 29, 28, 27 },
  298. .gate = { CGU_REG_CLKGR, 3 },
  299. },
  300. [X1000_CLK_SSIPLL] = {
  301. "ssi_pll", CGU_CLK_MUX | CGU_CLK_DIV,
  302. .parents = { X1000_CLK_SCLKA, X1000_CLK_MPLL, -1, -1 },
  303. .mux = { CGU_REG_SSICDR, 31, 1 },
  304. .div = { CGU_REG_SSICDR, 0, 1, 8, 29, 28, 27 },
  305. },
  306. [X1000_CLK_SSIPLL_DIV2] = {
  307. "ssi_pll_div2", CGU_CLK_FIXDIV,
  308. .parents = { X1000_CLK_SSIPLL },
  309. .fixdiv = { 2 },
  310. },
  311. [X1000_CLK_SSIMUX] = {
  312. "ssi_mux", CGU_CLK_MUX,
  313. .parents = { X1000_CLK_EXCLK, X1000_CLK_SSIPLL_DIV2, -1, -1 },
  314. .mux = { CGU_REG_SSICDR, 30, 1 },
  315. },
  316. [X1000_CLK_EXCLK_DIV512] = {
  317. "exclk_div512", CGU_CLK_FIXDIV,
  318. .parents = { X1000_CLK_EXCLK },
  319. .fixdiv = { 512 },
  320. },
  321. [X1000_CLK_RTC] = {
  322. "rtc_ercs", CGU_CLK_MUX | CGU_CLK_GATE,
  323. .parents = { X1000_CLK_EXCLK_DIV512, X1000_CLK_RTCLK },
  324. .mux = { CGU_REG_OPCR, 2, 1},
  325. .gate = { CGU_REG_CLKGR, 27 },
  326. },
  327. /* Gate-only clocks */
  328. [X1000_CLK_EMC] = {
  329. "emc", CGU_CLK_GATE,
  330. .parents = { X1000_CLK_AHB2, -1, -1, -1 },
  331. .gate = { CGU_REG_CLKGR, 0 },
  332. },
  333. [X1000_CLK_EFUSE] = {
  334. "efuse", CGU_CLK_GATE,
  335. .parents = { X1000_CLK_AHB2, -1, -1, -1 },
  336. .gate = { CGU_REG_CLKGR, 1 },
  337. },
  338. [X1000_CLK_SFC] = {
  339. "sfc", CGU_CLK_GATE,
  340. .parents = { X1000_CLK_SSIPLL, -1, -1, -1 },
  341. .gate = { CGU_REG_CLKGR, 2 },
  342. },
  343. [X1000_CLK_I2C0] = {
  344. "i2c0", CGU_CLK_GATE,
  345. .parents = { X1000_CLK_PCLK, -1, -1, -1 },
  346. .gate = { CGU_REG_CLKGR, 7 },
  347. },
  348. [X1000_CLK_I2C1] = {
  349. "i2c1", CGU_CLK_GATE,
  350. .parents = { X1000_CLK_PCLK, -1, -1, -1 },
  351. .gate = { CGU_REG_CLKGR, 8 },
  352. },
  353. [X1000_CLK_I2C2] = {
  354. "i2c2", CGU_CLK_GATE,
  355. .parents = { X1000_CLK_PCLK, -1, -1, -1 },
  356. .gate = { CGU_REG_CLKGR, 9 },
  357. },
  358. [X1000_CLK_UART0] = {
  359. "uart0", CGU_CLK_GATE,
  360. .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
  361. .gate = { CGU_REG_CLKGR, 14 },
  362. },
  363. [X1000_CLK_UART1] = {
  364. "uart1", CGU_CLK_GATE,
  365. .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
  366. .gate = { CGU_REG_CLKGR, 15 },
  367. },
  368. [X1000_CLK_UART2] = {
  369. "uart2", CGU_CLK_GATE,
  370. .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
  371. .gate = { CGU_REG_CLKGR, 16 },
  372. },
  373. [X1000_CLK_TCU] = {
  374. "tcu", CGU_CLK_GATE,
  375. .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
  376. .gate = { CGU_REG_CLKGR, 18 },
  377. },
  378. [X1000_CLK_SSI] = {
  379. "ssi", CGU_CLK_GATE,
  380. .parents = { X1000_CLK_SSIMUX, -1, -1, -1 },
  381. .gate = { CGU_REG_CLKGR, 19 },
  382. },
  383. [X1000_CLK_OST] = {
  384. "ost", CGU_CLK_GATE,
  385. .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
  386. .gate = { CGU_REG_CLKGR, 20 },
  387. },
  388. [X1000_CLK_PDMA] = {
  389. "pdma", CGU_CLK_GATE,
  390. .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
  391. .gate = { CGU_REG_CLKGR, 21 },
  392. },
  393. };
  394. static void __init x1000_cgu_init(struct device_node *np)
  395. {
  396. int retval;
  397. cgu = ingenic_cgu_new(x1000_cgu_clocks,
  398. ARRAY_SIZE(x1000_cgu_clocks), np);
  399. if (!cgu) {
  400. pr_err("%s: failed to initialise CGU\n", __func__);
  401. return;
  402. }
  403. retval = ingenic_cgu_register_clocks(cgu);
  404. if (retval) {
  405. pr_err("%s: failed to register CGU Clocks\n", __func__);
  406. return;
  407. }
  408. ingenic_cgu_register_syscore_ops(cgu);
  409. }
  410. /*
  411. * CGU has some children devices, this is useful for probing children devices
  412. * in the case where the device node is compatible with "simple-mfd".
  413. */
  414. CLK_OF_DECLARE_DRIVER(x1000_cgu, "ingenic,x1000-cgu", x1000_cgu_init);