clk-imx35.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2012 Sascha Hauer, Pengutronix <[email protected]>
  4. */
  5. #include <linux/mm.h>
  6. #include <linux/delay.h>
  7. #include <linux/clk.h>
  8. #include <linux/io.h>
  9. #include <linux/clkdev.h>
  10. #include <linux/of.h>
  11. #include <linux/err.h>
  12. #include <soc/imx/revision.h>
  13. #include <soc/imx/timer.h>
  14. #include <asm/irq.h>
  15. #include "clk.h"
  16. #define MX35_CCM_BASE_ADDR 0x53f80000
  17. #define MX35_GPT1_BASE_ADDR 0x53f90000
  18. #define MX35_INT_GPT (NR_IRQS_LEGACY + 29)
  19. #define MXC_CCM_PDR0 0x04
  20. #define MX35_CCM_PDR2 0x0c
  21. #define MX35_CCM_PDR3 0x10
  22. #define MX35_CCM_PDR4 0x14
  23. #define MX35_CCM_MPCTL 0x1c
  24. #define MX35_CCM_PPCTL 0x20
  25. #define MX35_CCM_CGR0 0x2c
  26. #define MX35_CCM_CGR1 0x30
  27. #define MX35_CCM_CGR2 0x34
  28. #define MX35_CCM_CGR3 0x38
  29. struct arm_ahb_div {
  30. unsigned char arm, ahb, sel;
  31. };
  32. static struct arm_ahb_div clk_consumer[] = {
  33. { .arm = 1, .ahb = 4, .sel = 0},
  34. { .arm = 1, .ahb = 3, .sel = 1},
  35. { .arm = 2, .ahb = 2, .sel = 0},
  36. { .arm = 0, .ahb = 0, .sel = 0},
  37. { .arm = 0, .ahb = 0, .sel = 0},
  38. { .arm = 0, .ahb = 0, .sel = 0},
  39. { .arm = 4, .ahb = 1, .sel = 0},
  40. { .arm = 1, .ahb = 5, .sel = 0},
  41. { .arm = 1, .ahb = 8, .sel = 0},
  42. { .arm = 1, .ahb = 6, .sel = 1},
  43. { .arm = 2, .ahb = 4, .sel = 0},
  44. { .arm = 0, .ahb = 0, .sel = 0},
  45. { .arm = 0, .ahb = 0, .sel = 0},
  46. { .arm = 0, .ahb = 0, .sel = 0},
  47. { .arm = 4, .ahb = 2, .sel = 0},
  48. { .arm = 0, .ahb = 0, .sel = 0},
  49. };
  50. static char hsp_div_532[] = { 4, 8, 3, 0 };
  51. static char hsp_div_400[] = { 3, 6, 3, 0 };
  52. static struct clk_onecell_data clk_data;
  53. static const char *std_sel[] = {"ppll", "arm"};
  54. static const char *ipg_per_sel[] = {"ahb_per_div", "arm_per_div"};
  55. enum mx35_clks {
  56. /* 0 */ ckih, mpll, ppll, mpll_075, arm, hsp, hsp_div, hsp_sel, ahb,
  57. /* 9 */ ipg, arm_per_div, ahb_per_div, ipg_per, uart_sel, uart_div,
  58. /* 15 */ esdhc_sel, esdhc1_div, esdhc2_div, esdhc3_div, spdif_sel,
  59. /* 20 */ spdif_div_pre, spdif_div_post, ssi_sel, ssi1_div_pre,
  60. /* 24 */ ssi1_div_post, ssi2_div_pre, ssi2_div_post, usb_sel, usb_div,
  61. /* 29 */ nfc_div, asrc_gate, pata_gate, audmux_gate, can1_gate,
  62. /* 34 */ can2_gate, cspi1_gate, cspi2_gate, ect_gate, edio_gate,
  63. /* 39 */ emi_gate, epit1_gate, epit2_gate, esai_gate, esdhc1_gate,
  64. /* 44 */ esdhc2_gate, esdhc3_gate, fec_gate, gpio1_gate, gpio2_gate,
  65. /* 49 */ gpio3_gate, gpt_gate, i2c1_gate, i2c2_gate, i2c3_gate,
  66. /* 54 */ iomuxc_gate, ipu_gate, kpp_gate, mlb_gate, mshc_gate,
  67. /* 59 */ owire_gate, pwm_gate, rngc_gate, rtc_gate, rtic_gate, scc_gate,
  68. /* 65 */ sdma_gate, spba_gate, spdif_gate, ssi1_gate, ssi2_gate,
  69. /* 70 */ uart1_gate, uart2_gate, uart3_gate, usbotg_gate, wdog_gate,
  70. /* 75 */ max_gate, admux_gate, csi_gate, csi_div, csi_sel, iim_gate,
  71. /* 81 */ gpu2d_gate, ckil, clk_max
  72. };
  73. static struct clk *clk[clk_max];
  74. static void __init _mx35_clocks_init(void)
  75. {
  76. void __iomem *base;
  77. u32 pdr0, consumer_sel, hsp_sel;
  78. struct arm_ahb_div *aad;
  79. unsigned char *hsp_div;
  80. base = ioremap(MX35_CCM_BASE_ADDR, SZ_4K);
  81. BUG_ON(!base);
  82. pdr0 = __raw_readl(base + MXC_CCM_PDR0);
  83. consumer_sel = (pdr0 >> 16) & 0xf;
  84. aad = &clk_consumer[consumer_sel];
  85. if (!aad->arm) {
  86. pr_err("i.MX35 clk: illegal consumer mux selection 0x%x\n", consumer_sel);
  87. /*
  88. * We are basically stuck. Continue with a default entry and hope we
  89. * get far enough to actually show the above message
  90. */
  91. aad = &clk_consumer[0];
  92. }
  93. clk[ckih] = imx_clk_fixed("ckih", 24000000);
  94. clk[ckil] = imx_clk_fixed("ckil", 32768);
  95. clk[mpll] = imx_clk_pllv1(IMX_PLLV1_IMX35, "mpll", "ckih", base + MX35_CCM_MPCTL);
  96. clk[ppll] = imx_clk_pllv1(IMX_PLLV1_IMX35, "ppll", "ckih", base + MX35_CCM_PPCTL);
  97. clk[mpll] = imx_clk_fixed_factor("mpll_075", "mpll", 3, 4);
  98. if (aad->sel)
  99. clk[arm] = imx_clk_fixed_factor("arm", "mpll_075", 1, aad->arm);
  100. else
  101. clk[arm] = imx_clk_fixed_factor("arm", "mpll", 1, aad->arm);
  102. if (clk_get_rate(clk[arm]) > 400000000)
  103. hsp_div = hsp_div_532;
  104. else
  105. hsp_div = hsp_div_400;
  106. hsp_sel = (pdr0 >> 20) & 0x3;
  107. if (!hsp_div[hsp_sel]) {
  108. pr_err("i.MX35 clk: illegal hsp clk selection 0x%x\n", hsp_sel);
  109. hsp_sel = 0;
  110. }
  111. clk[hsp] = imx_clk_fixed_factor("hsp", "arm", 1, hsp_div[hsp_sel]);
  112. clk[ahb] = imx_clk_fixed_factor("ahb", "arm", 1, aad->ahb);
  113. clk[ipg] = imx_clk_fixed_factor("ipg", "ahb", 1, 2);
  114. clk[arm_per_div] = imx_clk_divider("arm_per_div", "arm", base + MX35_CCM_PDR4, 16, 6);
  115. clk[ahb_per_div] = imx_clk_divider("ahb_per_div", "ahb", base + MXC_CCM_PDR0, 12, 3);
  116. clk[ipg_per] = imx_clk_mux("ipg_per", base + MXC_CCM_PDR0, 26, 1, ipg_per_sel, ARRAY_SIZE(ipg_per_sel));
  117. clk[uart_sel] = imx_clk_mux("uart_sel", base + MX35_CCM_PDR3, 14, 1, std_sel, ARRAY_SIZE(std_sel));
  118. clk[uart_div] = imx_clk_divider("uart_div", "uart_sel", base + MX35_CCM_PDR4, 10, 6);
  119. clk[esdhc_sel] = imx_clk_mux("esdhc_sel", base + MX35_CCM_PDR4, 9, 1, std_sel, ARRAY_SIZE(std_sel));
  120. clk[esdhc1_div] = imx_clk_divider("esdhc1_div", "esdhc_sel", base + MX35_CCM_PDR3, 0, 6);
  121. clk[esdhc2_div] = imx_clk_divider("esdhc2_div", "esdhc_sel", base + MX35_CCM_PDR3, 8, 6);
  122. clk[esdhc3_div] = imx_clk_divider("esdhc3_div", "esdhc_sel", base + MX35_CCM_PDR3, 16, 6);
  123. clk[spdif_sel] = imx_clk_mux("spdif_sel", base + MX35_CCM_PDR3, 22, 1, std_sel, ARRAY_SIZE(std_sel));
  124. clk[spdif_div_pre] = imx_clk_divider("spdif_div_pre", "spdif_sel", base + MX35_CCM_PDR3, 29, 3); /* divide by 1 not allowed */
  125. clk[spdif_div_post] = imx_clk_divider("spdif_div_post", "spdif_div_pre", base + MX35_CCM_PDR3, 23, 6);
  126. clk[ssi_sel] = imx_clk_mux("ssi_sel", base + MX35_CCM_PDR2, 6, 1, std_sel, ARRAY_SIZE(std_sel));
  127. clk[ssi1_div_pre] = imx_clk_divider("ssi1_div_pre", "ssi_sel", base + MX35_CCM_PDR2, 24, 3);
  128. clk[ssi1_div_post] = imx_clk_divider("ssi1_div_post", "ssi1_div_pre", base + MX35_CCM_PDR2, 0, 6);
  129. clk[ssi2_div_pre] = imx_clk_divider("ssi2_div_pre", "ssi_sel", base + MX35_CCM_PDR2, 27, 3);
  130. clk[ssi2_div_post] = imx_clk_divider("ssi2_div_post", "ssi2_div_pre", base + MX35_CCM_PDR2, 8, 6);
  131. clk[usb_sel] = imx_clk_mux("usb_sel", base + MX35_CCM_PDR4, 9, 1, std_sel, ARRAY_SIZE(std_sel));
  132. clk[usb_div] = imx_clk_divider("usb_div", "usb_sel", base + MX35_CCM_PDR4, 22, 6);
  133. clk[nfc_div] = imx_clk_divider("nfc_div", "ahb", base + MX35_CCM_PDR4, 28, 4);
  134. clk[csi_sel] = imx_clk_mux("csi_sel", base + MX35_CCM_PDR2, 7, 1, std_sel, ARRAY_SIZE(std_sel));
  135. clk[csi_div] = imx_clk_divider("csi_div", "csi_sel", base + MX35_CCM_PDR2, 16, 6);
  136. clk[asrc_gate] = imx_clk_gate2("asrc_gate", "ipg", base + MX35_CCM_CGR0, 0);
  137. clk[pata_gate] = imx_clk_gate2("pata_gate", "ipg", base + MX35_CCM_CGR0, 2);
  138. clk[audmux_gate] = imx_clk_gate2("audmux_gate", "ipg", base + MX35_CCM_CGR0, 4);
  139. clk[can1_gate] = imx_clk_gate2("can1_gate", "ipg", base + MX35_CCM_CGR0, 6);
  140. clk[can2_gate] = imx_clk_gate2("can2_gate", "ipg", base + MX35_CCM_CGR0, 8);
  141. clk[cspi1_gate] = imx_clk_gate2("cspi1_gate", "ipg", base + MX35_CCM_CGR0, 10);
  142. clk[cspi2_gate] = imx_clk_gate2("cspi2_gate", "ipg", base + MX35_CCM_CGR0, 12);
  143. clk[ect_gate] = imx_clk_gate2("ect_gate", "ipg", base + MX35_CCM_CGR0, 14);
  144. clk[edio_gate] = imx_clk_gate2("edio_gate", "ipg", base + MX35_CCM_CGR0, 16);
  145. clk[emi_gate] = imx_clk_gate2("emi_gate", "ipg", base + MX35_CCM_CGR0, 18);
  146. clk[epit1_gate] = imx_clk_gate2("epit1_gate", "ipg", base + MX35_CCM_CGR0, 20);
  147. clk[epit2_gate] = imx_clk_gate2("epit2_gate", "ipg", base + MX35_CCM_CGR0, 22);
  148. clk[esai_gate] = imx_clk_gate2("esai_gate", "ipg", base + MX35_CCM_CGR0, 24);
  149. clk[esdhc1_gate] = imx_clk_gate2("esdhc1_gate", "esdhc1_div", base + MX35_CCM_CGR0, 26);
  150. clk[esdhc2_gate] = imx_clk_gate2("esdhc2_gate", "esdhc2_div", base + MX35_CCM_CGR0, 28);
  151. clk[esdhc3_gate] = imx_clk_gate2("esdhc3_gate", "esdhc3_div", base + MX35_CCM_CGR0, 30);
  152. clk[fec_gate] = imx_clk_gate2("fec_gate", "ipg", base + MX35_CCM_CGR1, 0);
  153. clk[gpio1_gate] = imx_clk_gate2("gpio1_gate", "ipg", base + MX35_CCM_CGR1, 2);
  154. clk[gpio2_gate] = imx_clk_gate2("gpio2_gate", "ipg", base + MX35_CCM_CGR1, 4);
  155. clk[gpio3_gate] = imx_clk_gate2("gpio3_gate", "ipg", base + MX35_CCM_CGR1, 6);
  156. clk[gpt_gate] = imx_clk_gate2("gpt_gate", "ipg", base + MX35_CCM_CGR1, 8);
  157. clk[i2c1_gate] = imx_clk_gate2("i2c1_gate", "ipg_per", base + MX35_CCM_CGR1, 10);
  158. clk[i2c2_gate] = imx_clk_gate2("i2c2_gate", "ipg_per", base + MX35_CCM_CGR1, 12);
  159. clk[i2c3_gate] = imx_clk_gate2("i2c3_gate", "ipg_per", base + MX35_CCM_CGR1, 14);
  160. clk[iomuxc_gate] = imx_clk_gate2("iomuxc_gate", "ipg", base + MX35_CCM_CGR1, 16);
  161. clk[ipu_gate] = imx_clk_gate2("ipu_gate", "hsp", base + MX35_CCM_CGR1, 18);
  162. clk[kpp_gate] = imx_clk_gate2("kpp_gate", "ipg", base + MX35_CCM_CGR1, 20);
  163. clk[mlb_gate] = imx_clk_gate2("mlb_gate", "ahb", base + MX35_CCM_CGR1, 22);
  164. clk[mshc_gate] = imx_clk_gate2("mshc_gate", "dummy", base + MX35_CCM_CGR1, 24);
  165. clk[owire_gate] = imx_clk_gate2("owire_gate", "ipg_per", base + MX35_CCM_CGR1, 26);
  166. clk[pwm_gate] = imx_clk_gate2("pwm_gate", "ipg_per", base + MX35_CCM_CGR1, 28);
  167. clk[rngc_gate] = imx_clk_gate2("rngc_gate", "ipg", base + MX35_CCM_CGR1, 30);
  168. clk[rtc_gate] = imx_clk_gate2("rtc_gate", "ipg", base + MX35_CCM_CGR2, 0);
  169. clk[rtic_gate] = imx_clk_gate2("rtic_gate", "ahb", base + MX35_CCM_CGR2, 2);
  170. clk[scc_gate] = imx_clk_gate2("scc_gate", "ipg", base + MX35_CCM_CGR2, 4);
  171. clk[sdma_gate] = imx_clk_gate2("sdma_gate", "ahb", base + MX35_CCM_CGR2, 6);
  172. clk[spba_gate] = imx_clk_gate2("spba_gate", "ipg", base + MX35_CCM_CGR2, 8);
  173. clk[spdif_gate] = imx_clk_gate2("spdif_gate", "spdif_div_post", base + MX35_CCM_CGR2, 10);
  174. clk[ssi1_gate] = imx_clk_gate2("ssi1_gate", "ssi1_div_post", base + MX35_CCM_CGR2, 12);
  175. clk[ssi2_gate] = imx_clk_gate2("ssi2_gate", "ssi2_div_post", base + MX35_CCM_CGR2, 14);
  176. clk[uart1_gate] = imx_clk_gate2("uart1_gate", "uart_div", base + MX35_CCM_CGR2, 16);
  177. clk[uart2_gate] = imx_clk_gate2("uart2_gate", "uart_div", base + MX35_CCM_CGR2, 18);
  178. clk[uart3_gate] = imx_clk_gate2("uart3_gate", "uart_div", base + MX35_CCM_CGR2, 20);
  179. clk[usbotg_gate] = imx_clk_gate2("usbotg_gate", "ahb", base + MX35_CCM_CGR2, 22);
  180. clk[wdog_gate] = imx_clk_gate2("wdog_gate", "ipg", base + MX35_CCM_CGR2, 24);
  181. clk[max_gate] = imx_clk_gate2("max_gate", "dummy", base + MX35_CCM_CGR2, 26);
  182. clk[admux_gate] = imx_clk_gate2("admux_gate", "ipg", base + MX35_CCM_CGR2, 30);
  183. clk[csi_gate] = imx_clk_gate2("csi_gate", "csi_div", base + MX35_CCM_CGR3, 0);
  184. clk[iim_gate] = imx_clk_gate2("iim_gate", "ipg", base + MX35_CCM_CGR3, 2);
  185. clk[gpu2d_gate] = imx_clk_gate2("gpu2d_gate", "ahb", base + MX35_CCM_CGR3, 4);
  186. imx_check_clocks(clk, ARRAY_SIZE(clk));
  187. clk_prepare_enable(clk[spba_gate]);
  188. clk_prepare_enable(clk[gpio1_gate]);
  189. clk_prepare_enable(clk[gpio2_gate]);
  190. clk_prepare_enable(clk[gpio3_gate]);
  191. clk_prepare_enable(clk[iim_gate]);
  192. clk_prepare_enable(clk[emi_gate]);
  193. clk_prepare_enable(clk[max_gate]);
  194. clk_prepare_enable(clk[iomuxc_gate]);
  195. /*
  196. * SCC is needed to boot via mmc after a watchdog reset. The clock code
  197. * before conversion to common clk also enabled UART1 (which isn't
  198. * handled here and not needed for mmc) and IIM (which is enabled
  199. * unconditionally above).
  200. */
  201. clk_prepare_enable(clk[scc_gate]);
  202. imx_register_uart_clocks(4);
  203. imx_print_silicon_rev("i.MX35", mx35_revision());
  204. }
  205. static void __init mx35_clocks_init_dt(struct device_node *ccm_node)
  206. {
  207. _mx35_clocks_init();
  208. clk_data.clks = clk;
  209. clk_data.clk_num = ARRAY_SIZE(clk);
  210. of_clk_add_provider(ccm_node, of_clk_src_onecell_get, &clk_data);
  211. }
  212. CLK_OF_DECLARE(imx35, "fsl,imx35-ccm", mx35_clocks_init_dt);