clk-hix5hd2.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 Linaro Ltd.
  4. * Copyright (c) 2014 Hisilicon Limited.
  5. */
  6. #include <linux/of_address.h>
  7. #include <dt-bindings/clock/hix5hd2-clock.h>
  8. #include <linux/slab.h>
  9. #include <linux/delay.h>
  10. #include "clk.h"
  11. static struct hisi_fixed_rate_clock hix5hd2_fixed_rate_clks[] __initdata = {
  12. { HIX5HD2_FIXED_1200M, "1200m", NULL, 0, 1200000000, },
  13. { HIX5HD2_FIXED_400M, "400m", NULL, 0, 400000000, },
  14. { HIX5HD2_FIXED_48M, "48m", NULL, 0, 48000000, },
  15. { HIX5HD2_FIXED_24M, "24m", NULL, 0, 24000000, },
  16. { HIX5HD2_FIXED_600M, "600m", NULL, 0, 600000000, },
  17. { HIX5HD2_FIXED_300M, "300m", NULL, 0, 300000000, },
  18. { HIX5HD2_FIXED_75M, "75m", NULL, 0, 75000000, },
  19. { HIX5HD2_FIXED_200M, "200m", NULL, 0, 200000000, },
  20. { HIX5HD2_FIXED_100M, "100m", NULL, 0, 100000000, },
  21. { HIX5HD2_FIXED_40M, "40m", NULL, 0, 40000000, },
  22. { HIX5HD2_FIXED_150M, "150m", NULL, 0, 150000000, },
  23. { HIX5HD2_FIXED_1728M, "1728m", NULL, 0, 1728000000, },
  24. { HIX5HD2_FIXED_28P8M, "28p8m", NULL, 0, 28000000, },
  25. { HIX5HD2_FIXED_432M, "432m", NULL, 0, 432000000, },
  26. { HIX5HD2_FIXED_345P6M, "345p6m", NULL, 0, 345000000, },
  27. { HIX5HD2_FIXED_288M, "288m", NULL, 0, 288000000, },
  28. { HIX5HD2_FIXED_60M, "60m", NULL, 0, 60000000, },
  29. { HIX5HD2_FIXED_750M, "750m", NULL, 0, 750000000, },
  30. { HIX5HD2_FIXED_500M, "500m", NULL, 0, 500000000, },
  31. { HIX5HD2_FIXED_54M, "54m", NULL, 0, 54000000, },
  32. { HIX5HD2_FIXED_27M, "27m", NULL, 0, 27000000, },
  33. { HIX5HD2_FIXED_1500M, "1500m", NULL, 0, 1500000000, },
  34. { HIX5HD2_FIXED_375M, "375m", NULL, 0, 375000000, },
  35. { HIX5HD2_FIXED_187M, "187m", NULL, 0, 187000000, },
  36. { HIX5HD2_FIXED_250M, "250m", NULL, 0, 250000000, },
  37. { HIX5HD2_FIXED_125M, "125m", NULL, 0, 125000000, },
  38. { HIX5HD2_FIXED_2P02M, "2m", NULL, 0, 2000000, },
  39. { HIX5HD2_FIXED_50M, "50m", NULL, 0, 50000000, },
  40. { HIX5HD2_FIXED_25M, "25m", NULL, 0, 25000000, },
  41. { HIX5HD2_FIXED_83M, "83m", NULL, 0, 83333333, },
  42. };
  43. static const char *const sfc_mux_p[] __initconst = {
  44. "24m", "150m", "200m", "100m", "75m", };
  45. static u32 sfc_mux_table[] = {0, 4, 5, 6, 7};
  46. static const char *const sdio_mux_p[] __initconst = {
  47. "75m", "100m", "50m", "15m", };
  48. static u32 sdio_mux_table[] = {0, 1, 2, 3};
  49. static const char *const fephy_mux_p[] __initconst = { "25m", "125m"};
  50. static u32 fephy_mux_table[] = {0, 1};
  51. static struct hisi_mux_clock hix5hd2_mux_clks[] __initdata = {
  52. { HIX5HD2_SFC_MUX, "sfc_mux", sfc_mux_p, ARRAY_SIZE(sfc_mux_p),
  53. CLK_SET_RATE_PARENT, 0x5c, 8, 3, 0, sfc_mux_table, },
  54. { HIX5HD2_MMC_MUX, "mmc_mux", sdio_mux_p, ARRAY_SIZE(sdio_mux_p),
  55. CLK_SET_RATE_PARENT, 0xa0, 8, 2, 0, sdio_mux_table, },
  56. { HIX5HD2_SD_MUX, "sd_mux", sdio_mux_p, ARRAY_SIZE(sdio_mux_p),
  57. CLK_SET_RATE_PARENT, 0x9c, 8, 2, 0, sdio_mux_table, },
  58. { HIX5HD2_FEPHY_MUX, "fephy_mux",
  59. fephy_mux_p, ARRAY_SIZE(fephy_mux_p),
  60. CLK_SET_RATE_PARENT, 0x120, 8, 2, 0, fephy_mux_table, },
  61. };
  62. static struct hisi_gate_clock hix5hd2_gate_clks[] __initdata = {
  63. /* sfc */
  64. { HIX5HD2_SFC_CLK, "clk_sfc", "sfc_mux",
  65. CLK_SET_RATE_PARENT, 0x5c, 0, 0, },
  66. { HIX5HD2_SFC_RST, "rst_sfc", "clk_sfc",
  67. CLK_SET_RATE_PARENT, 0x5c, 4, CLK_GATE_SET_TO_DISABLE, },
  68. /* sdio0 */
  69. { HIX5HD2_SD_BIU_CLK, "clk_sd_biu", "200m",
  70. CLK_SET_RATE_PARENT, 0x9c, 0, 0, },
  71. { HIX5HD2_SD_CIU_CLK, "clk_sd_ciu", "sd_mux",
  72. CLK_SET_RATE_PARENT, 0x9c, 1, 0, },
  73. { HIX5HD2_SD_CIU_RST, "rst_sd_ciu", "clk_sd_ciu",
  74. CLK_SET_RATE_PARENT, 0x9c, 4, CLK_GATE_SET_TO_DISABLE, },
  75. /* sdio1 */
  76. { HIX5HD2_MMC_BIU_CLK, "clk_mmc_biu", "200m",
  77. CLK_SET_RATE_PARENT, 0xa0, 0, 0, },
  78. { HIX5HD2_MMC_CIU_CLK, "clk_mmc_ciu", "mmc_mux",
  79. CLK_SET_RATE_PARENT, 0xa0, 1, 0, },
  80. { HIX5HD2_MMC_CIU_RST, "rst_mmc_ciu", "clk_mmc_ciu",
  81. CLK_SET_RATE_PARENT, 0xa0, 4, CLK_GATE_SET_TO_DISABLE, },
  82. /* gsf */
  83. { HIX5HD2_FWD_BUS_CLK, "clk_fwd_bus", NULL, 0, 0xcc, 0, 0, },
  84. { HIX5HD2_FWD_SYS_CLK, "clk_fwd_sys", "clk_fwd_bus", 0, 0xcc, 5, 0, },
  85. { HIX5HD2_MAC0_PHY_CLK, "clk_fephy", "clk_fwd_sys",
  86. CLK_SET_RATE_PARENT, 0x120, 0, 0, },
  87. /* wdg0 */
  88. { HIX5HD2_WDG0_CLK, "clk_wdg0", "24m",
  89. CLK_SET_RATE_PARENT, 0x178, 0, 0, },
  90. { HIX5HD2_WDG0_RST, "rst_wdg0", "clk_wdg0",
  91. CLK_SET_RATE_PARENT, 0x178, 4, CLK_GATE_SET_TO_DISABLE, },
  92. /* I2C */
  93. {HIX5HD2_I2C0_CLK, "clk_i2c0", "100m",
  94. CLK_SET_RATE_PARENT, 0x06c, 4, 0, },
  95. {HIX5HD2_I2C0_RST, "rst_i2c0", "clk_i2c0",
  96. CLK_SET_RATE_PARENT, 0x06c, 5, CLK_GATE_SET_TO_DISABLE, },
  97. {HIX5HD2_I2C1_CLK, "clk_i2c1", "100m",
  98. CLK_SET_RATE_PARENT, 0x06c, 8, 0, },
  99. {HIX5HD2_I2C1_RST, "rst_i2c1", "clk_i2c1",
  100. CLK_SET_RATE_PARENT, 0x06c, 9, CLK_GATE_SET_TO_DISABLE, },
  101. {HIX5HD2_I2C2_CLK, "clk_i2c2", "100m",
  102. CLK_SET_RATE_PARENT, 0x06c, 12, 0, },
  103. {HIX5HD2_I2C2_RST, "rst_i2c2", "clk_i2c2",
  104. CLK_SET_RATE_PARENT, 0x06c, 13, CLK_GATE_SET_TO_DISABLE, },
  105. {HIX5HD2_I2C3_CLK, "clk_i2c3", "100m",
  106. CLK_SET_RATE_PARENT, 0x06c, 16, 0, },
  107. {HIX5HD2_I2C3_RST, "rst_i2c3", "clk_i2c3",
  108. CLK_SET_RATE_PARENT, 0x06c, 17, CLK_GATE_SET_TO_DISABLE, },
  109. {HIX5HD2_I2C4_CLK, "clk_i2c4", "100m",
  110. CLK_SET_RATE_PARENT, 0x06c, 20, 0, },
  111. {HIX5HD2_I2C4_RST, "rst_i2c4", "clk_i2c4",
  112. CLK_SET_RATE_PARENT, 0x06c, 21, CLK_GATE_SET_TO_DISABLE, },
  113. {HIX5HD2_I2C5_CLK, "clk_i2c5", "100m",
  114. CLK_SET_RATE_PARENT, 0x06c, 0, 0, },
  115. {HIX5HD2_I2C5_RST, "rst_i2c5", "clk_i2c5",
  116. CLK_SET_RATE_PARENT, 0x06c, 1, CLK_GATE_SET_TO_DISABLE, },
  117. };
  118. enum hix5hd2_clk_type {
  119. TYPE_COMPLEX,
  120. TYPE_ETHER,
  121. };
  122. struct hix5hd2_complex_clock {
  123. const char *name;
  124. const char *parent_name;
  125. u32 id;
  126. u32 ctrl_reg;
  127. u32 ctrl_clk_mask;
  128. u32 ctrl_rst_mask;
  129. u32 phy_reg;
  130. u32 phy_clk_mask;
  131. u32 phy_rst_mask;
  132. enum hix5hd2_clk_type type;
  133. };
  134. struct hix5hd2_clk_complex {
  135. struct clk_hw hw;
  136. u32 id;
  137. void __iomem *ctrl_reg;
  138. u32 ctrl_clk_mask;
  139. u32 ctrl_rst_mask;
  140. void __iomem *phy_reg;
  141. u32 phy_clk_mask;
  142. u32 phy_rst_mask;
  143. };
  144. static struct hix5hd2_complex_clock hix5hd2_complex_clks[] __initdata = {
  145. {"clk_mac0", "clk_fephy", HIX5HD2_MAC0_CLK,
  146. 0xcc, 0xa, 0x500, 0x120, 0, 0x10, TYPE_ETHER},
  147. {"clk_mac1", "clk_fwd_sys", HIX5HD2_MAC1_CLK,
  148. 0xcc, 0x14, 0xa00, 0x168, 0x2, 0, TYPE_ETHER},
  149. {"clk_sata", NULL, HIX5HD2_SATA_CLK,
  150. 0xa8, 0x1f, 0x300, 0xac, 0x1, 0x0, TYPE_COMPLEX},
  151. {"clk_usb", NULL, HIX5HD2_USB_CLK,
  152. 0xb8, 0xff, 0x3f000, 0xbc, 0x7, 0x3f00, TYPE_COMPLEX},
  153. };
  154. #define to_complex_clk(_hw) container_of(_hw, struct hix5hd2_clk_complex, hw)
  155. static int clk_ether_prepare(struct clk_hw *hw)
  156. {
  157. struct hix5hd2_clk_complex *clk = to_complex_clk(hw);
  158. u32 val;
  159. val = readl_relaxed(clk->ctrl_reg);
  160. val |= clk->ctrl_clk_mask | clk->ctrl_rst_mask;
  161. writel_relaxed(val, clk->ctrl_reg);
  162. val &= ~(clk->ctrl_rst_mask);
  163. writel_relaxed(val, clk->ctrl_reg);
  164. val = readl_relaxed(clk->phy_reg);
  165. val |= clk->phy_clk_mask;
  166. val &= ~(clk->phy_rst_mask);
  167. writel_relaxed(val, clk->phy_reg);
  168. mdelay(10);
  169. val &= ~(clk->phy_clk_mask);
  170. val |= clk->phy_rst_mask;
  171. writel_relaxed(val, clk->phy_reg);
  172. mdelay(10);
  173. val |= clk->phy_clk_mask;
  174. val &= ~(clk->phy_rst_mask);
  175. writel_relaxed(val, clk->phy_reg);
  176. mdelay(30);
  177. return 0;
  178. }
  179. static void clk_ether_unprepare(struct clk_hw *hw)
  180. {
  181. struct hix5hd2_clk_complex *clk = to_complex_clk(hw);
  182. u32 val;
  183. val = readl_relaxed(clk->ctrl_reg);
  184. val &= ~(clk->ctrl_clk_mask);
  185. writel_relaxed(val, clk->ctrl_reg);
  186. }
  187. static const struct clk_ops clk_ether_ops = {
  188. .prepare = clk_ether_prepare,
  189. .unprepare = clk_ether_unprepare,
  190. };
  191. static int clk_complex_enable(struct clk_hw *hw)
  192. {
  193. struct hix5hd2_clk_complex *clk = to_complex_clk(hw);
  194. u32 val;
  195. val = readl_relaxed(clk->ctrl_reg);
  196. val |= clk->ctrl_clk_mask;
  197. val &= ~(clk->ctrl_rst_mask);
  198. writel_relaxed(val, clk->ctrl_reg);
  199. val = readl_relaxed(clk->phy_reg);
  200. val |= clk->phy_clk_mask;
  201. val &= ~(clk->phy_rst_mask);
  202. writel_relaxed(val, clk->phy_reg);
  203. return 0;
  204. }
  205. static void clk_complex_disable(struct clk_hw *hw)
  206. {
  207. struct hix5hd2_clk_complex *clk = to_complex_clk(hw);
  208. u32 val;
  209. val = readl_relaxed(clk->ctrl_reg);
  210. val |= clk->ctrl_rst_mask;
  211. val &= ~(clk->ctrl_clk_mask);
  212. writel_relaxed(val, clk->ctrl_reg);
  213. val = readl_relaxed(clk->phy_reg);
  214. val |= clk->phy_rst_mask;
  215. val &= ~(clk->phy_clk_mask);
  216. writel_relaxed(val, clk->phy_reg);
  217. }
  218. static const struct clk_ops clk_complex_ops = {
  219. .enable = clk_complex_enable,
  220. .disable = clk_complex_disable,
  221. };
  222. static void __init
  223. hix5hd2_clk_register_complex(struct hix5hd2_complex_clock *clks, int nums,
  224. struct hisi_clock_data *data)
  225. {
  226. void __iomem *base = data->base;
  227. int i;
  228. for (i = 0; i < nums; i++) {
  229. struct hix5hd2_clk_complex *p_clk;
  230. struct clk *clk;
  231. struct clk_init_data init;
  232. p_clk = kzalloc(sizeof(*p_clk), GFP_KERNEL);
  233. if (!p_clk)
  234. return;
  235. init.name = clks[i].name;
  236. if (clks[i].type == TYPE_ETHER)
  237. init.ops = &clk_ether_ops;
  238. else
  239. init.ops = &clk_complex_ops;
  240. init.flags = 0;
  241. init.parent_names =
  242. (clks[i].parent_name ? &clks[i].parent_name : NULL);
  243. init.num_parents = (clks[i].parent_name ? 1 : 0);
  244. p_clk->ctrl_reg = base + clks[i].ctrl_reg;
  245. p_clk->ctrl_clk_mask = clks[i].ctrl_clk_mask;
  246. p_clk->ctrl_rst_mask = clks[i].ctrl_rst_mask;
  247. p_clk->phy_reg = base + clks[i].phy_reg;
  248. p_clk->phy_clk_mask = clks[i].phy_clk_mask;
  249. p_clk->phy_rst_mask = clks[i].phy_rst_mask;
  250. p_clk->hw.init = &init;
  251. clk = clk_register(NULL, &p_clk->hw);
  252. if (IS_ERR(clk)) {
  253. kfree(p_clk);
  254. pr_err("%s: failed to register clock %s\n",
  255. __func__, clks[i].name);
  256. continue;
  257. }
  258. data->clk_data.clks[clks[i].id] = clk;
  259. }
  260. }
  261. static void __init hix5hd2_clk_init(struct device_node *np)
  262. {
  263. struct hisi_clock_data *clk_data;
  264. clk_data = hisi_clk_init(np, HIX5HD2_NR_CLKS);
  265. if (!clk_data)
  266. return;
  267. hisi_clk_register_fixed_rate(hix5hd2_fixed_rate_clks,
  268. ARRAY_SIZE(hix5hd2_fixed_rate_clks),
  269. clk_data);
  270. hisi_clk_register_mux(hix5hd2_mux_clks, ARRAY_SIZE(hix5hd2_mux_clks),
  271. clk_data);
  272. hisi_clk_register_gate(hix5hd2_gate_clks,
  273. ARRAY_SIZE(hix5hd2_gate_clks), clk_data);
  274. hix5hd2_clk_register_complex(hix5hd2_complex_clks,
  275. ARRAY_SIZE(hix5hd2_complex_clks),
  276. clk_data);
  277. }
  278. CLK_OF_DECLARE(hix5hd2_clk, "hisilicon,hix5hd2-clock", hix5hd2_clk_init);