clk-hi3670.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2001-2021, Huawei Tech. Co., Ltd.
  4. * Author: chenjun <[email protected]>
  5. *
  6. * Copyright (c) 2018, Linaro Ltd.
  7. * Author: Manivannan Sadhasivam <[email protected]>
  8. */
  9. #include <dt-bindings/clock/hi3670-clock.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include "clk.h"
  14. static const struct hisi_fixed_rate_clock hi3670_fixed_rate_clks[] = {
  15. { HI3670_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, },
  16. { HI3670_CLKIN_REF, "clkin_ref", NULL, 0, 32764, },
  17. { HI3670_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 134400000, },
  18. { HI3670_CLK_PPLL0, "clk_ppll0", NULL, 0, 1660000000, },
  19. { HI3670_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, },
  20. { HI3670_CLK_PPLL2, "clk_ppll2", NULL, 0, 1920000000, },
  21. { HI3670_CLK_PPLL3, "clk_ppll3", NULL, 0, 1200000000, },
  22. { HI3670_CLK_PPLL4, "clk_ppll4", NULL, 0, 900000000, },
  23. { HI3670_CLK_PPLL6, "clk_ppll6", NULL, 0, 393216000, },
  24. { HI3670_CLK_PPLL7, "clk_ppll7", NULL, 0, 1008000000, },
  25. { HI3670_CLK_PPLL_PCIE, "clk_ppll_pcie", NULL, 0, 100000000, },
  26. { HI3670_CLK_PCIEPLL_REV, "clk_pciepll_rev", NULL, 0, 100000000, },
  27. { HI3670_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, },
  28. { HI3670_PCLK, "pclk", NULL, 0, 20000000, },
  29. { HI3670_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, },
  30. { HI3670_CLK_UART6, "clk_uart6", NULL, 0, 19200000, },
  31. { HI3670_OSC32K, "osc32k", NULL, 0, 32764, },
  32. { HI3670_OSC19M, "osc19m", NULL, 0, 19200000, },
  33. { HI3670_CLK_480M, "clk_480m", NULL, 0, 480000000, },
  34. { HI3670_CLK_INVALID, "clk_invalid", NULL, 0, 10000000, },
  35. };
  36. /* crgctrl */
  37. static const struct hisi_fixed_factor_clock hi3670_crg_fixed_factor_clks[] = {
  38. { HI3670_CLK_DIV_SYSBUS, "clk_div_sysbus", "clk_mux_sysbus",
  39. 1, 7, 0, },
  40. { HI3670_CLK_FACTOR_MMC, "clk_factor_mmc", "clkin_sys",
  41. 1, 6, 0, },
  42. { HI3670_CLK_SD_SYS, "clk_sd_sys", "clk_sd_sys_gt",
  43. 1, 6, 0, },
  44. { HI3670_CLK_SDIO_SYS, "clk_sdio_sys", "clk_sdio_sys_gt",
  45. 1, 6, 0, },
  46. { HI3670_CLK_DIV_A53HPM, "clk_div_a53hpm", "clk_a53hpm_andgt",
  47. 1, 4, 0, },
  48. { HI3670_CLK_DIV_320M, "clk_div_320m", "clk_320m_pll_gt",
  49. 1, 5, 0, },
  50. { HI3670_PCLK_GATE_UART0, "pclk_gate_uart0", "clk_mux_uartl",
  51. 1, 1, 0, },
  52. { HI3670_CLK_FACTOR_UART0, "clk_factor_uart0", "clk_mux_uart0",
  53. 1, 1, 0, },
  54. { HI3670_CLK_FACTOR_USB3PHY_PLL, "clk_factor_usb3phy_pll", "clk_ppll0",
  55. 1, 60, 0, },
  56. { HI3670_CLK_GATE_ABB_USB, "clk_gate_abb_usb", "clk_gate_usb_tcxo_en",
  57. 1, 1, 0, },
  58. { HI3670_CLK_GATE_UFSPHY_REF, "clk_gate_ufsphy_ref", "clkin_sys",
  59. 1, 1, 0, },
  60. { HI3670_ICS_VOLT_HIGH, "ics_volt_high", "peri_volt_hold",
  61. 1, 1, 0, },
  62. { HI3670_ICS_VOLT_MIDDLE, "ics_volt_middle", "peri_volt_middle",
  63. 1, 1, 0, },
  64. { HI3670_VENC_VOLT_HOLD, "venc_volt_hold", "peri_volt_hold",
  65. 1, 1, 0, },
  66. { HI3670_VDEC_VOLT_HOLD, "vdec_volt_hold", "peri_volt_hold",
  67. 1, 1, 0, },
  68. { HI3670_EDC_VOLT_HOLD, "edc_volt_hold", "peri_volt_hold",
  69. 1, 1, 0, },
  70. { HI3670_CLK_ISP_SNCLK_FAC, "clk_isp_snclk_fac", "clk_isp_snclk_angt",
  71. 1, 10, 0, },
  72. { HI3670_CLK_FACTOR_RXDPHY, "clk_factor_rxdphy", "clk_andgt_rxdphy",
  73. 1, 6, 0, },
  74. };
  75. static const struct hisi_gate_clock hi3670_crgctrl_gate_sep_clks[] = {
  76. { HI3670_PPLL1_EN_ACPU, "ppll1_en_acpu", "clk_ppll1",
  77. CLK_SET_RATE_PARENT, 0x0, 0, 0, },
  78. { HI3670_PPLL2_EN_ACPU, "ppll2_en_acpu", "clk_ppll2",
  79. CLK_SET_RATE_PARENT, 0x0, 3, 0, },
  80. { HI3670_PPLL3_EN_ACPU, "ppll3_en_acpu", "clk_ppll3",
  81. CLK_SET_RATE_PARENT, 0x0, 27, 0, },
  82. { HI3670_PPLL1_GT_CPU, "ppll1_gt_cpu", "clk_ppll1",
  83. CLK_SET_RATE_PARENT, 0x460, 16, 0, },
  84. { HI3670_PPLL2_GT_CPU, "ppll2_gt_cpu", "clk_ppll2",
  85. CLK_SET_RATE_PARENT, 0x460, 18, 0, },
  86. { HI3670_PPLL3_GT_CPU, "ppll3_gt_cpu", "clk_ppll3",
  87. CLK_SET_RATE_PARENT, 0x460, 20, 0, },
  88. { HI3670_CLK_GATE_PPLL2_MEDIA, "clk_gate_ppll2_media", "clk_ppll2",
  89. CLK_SET_RATE_PARENT, 0x410, 27, 0, },
  90. { HI3670_CLK_GATE_PPLL3_MEDIA, "clk_gate_ppll3_media", "clk_ppll3",
  91. CLK_SET_RATE_PARENT, 0x410, 28, 0, },
  92. { HI3670_CLK_GATE_PPLL4_MEDIA, "clk_gate_ppll4_media", "clk_ppll4",
  93. CLK_SET_RATE_PARENT, 0x410, 26, 0, },
  94. { HI3670_CLK_GATE_PPLL6_MEDIA, "clk_gate_ppll6_media", "clk_ppll6",
  95. CLK_SET_RATE_PARENT, 0x410, 30, 0, },
  96. { HI3670_CLK_GATE_PPLL7_MEDIA, "clk_gate_ppll7_media", "clk_ppll7",
  97. CLK_SET_RATE_PARENT, 0x410, 29, 0, },
  98. { HI3670_PCLK_GPIO0, "pclk_gpio0", "clk_div_cfgbus",
  99. CLK_SET_RATE_PARENT, 0x10, 0, 0, },
  100. { HI3670_PCLK_GPIO1, "pclk_gpio1", "clk_div_cfgbus",
  101. CLK_SET_RATE_PARENT, 0x10, 1, 0, },
  102. { HI3670_PCLK_GPIO2, "pclk_gpio2", "clk_div_cfgbus",
  103. CLK_SET_RATE_PARENT, 0x10, 2, 0, },
  104. { HI3670_PCLK_GPIO3, "pclk_gpio3", "clk_div_cfgbus",
  105. CLK_SET_RATE_PARENT, 0x10, 3, 0, },
  106. { HI3670_PCLK_GPIO4, "pclk_gpio4", "clk_div_cfgbus",
  107. CLK_SET_RATE_PARENT, 0x10, 4, 0, },
  108. { HI3670_PCLK_GPIO5, "pclk_gpio5", "clk_div_cfgbus",
  109. CLK_SET_RATE_PARENT, 0x10, 5, 0, },
  110. { HI3670_PCLK_GPIO6, "pclk_gpio6", "clk_div_cfgbus",
  111. CLK_SET_RATE_PARENT, 0x10, 6, 0, },
  112. { HI3670_PCLK_GPIO7, "pclk_gpio7", "clk_div_cfgbus",
  113. CLK_SET_RATE_PARENT, 0x10, 7, 0, },
  114. { HI3670_PCLK_GPIO8, "pclk_gpio8", "clk_div_cfgbus",
  115. CLK_SET_RATE_PARENT, 0x10, 8, 0, },
  116. { HI3670_PCLK_GPIO9, "pclk_gpio9", "clk_div_cfgbus",
  117. CLK_SET_RATE_PARENT, 0x10, 9, 0, },
  118. { HI3670_PCLK_GPIO10, "pclk_gpio10", "clk_div_cfgbus",
  119. CLK_SET_RATE_PARENT, 0x10, 10, 0, },
  120. { HI3670_PCLK_GPIO11, "pclk_gpio11", "clk_div_cfgbus",
  121. CLK_SET_RATE_PARENT, 0x10, 11, 0, },
  122. { HI3670_PCLK_GPIO12, "pclk_gpio12", "clk_div_cfgbus",
  123. CLK_SET_RATE_PARENT, 0x10, 12, 0, },
  124. { HI3670_PCLK_GPIO13, "pclk_gpio13", "clk_div_cfgbus",
  125. CLK_SET_RATE_PARENT, 0x10, 13, 0, },
  126. { HI3670_PCLK_GPIO14, "pclk_gpio14", "clk_div_cfgbus",
  127. CLK_SET_RATE_PARENT, 0x10, 14, 0, },
  128. { HI3670_PCLK_GPIO15, "pclk_gpio15", "clk_div_cfgbus",
  129. CLK_SET_RATE_PARENT, 0x10, 15, 0, },
  130. { HI3670_PCLK_GPIO16, "pclk_gpio16", "clk_div_cfgbus",
  131. CLK_SET_RATE_PARENT, 0x10, 16, 0, },
  132. { HI3670_PCLK_GPIO17, "pclk_gpio17", "clk_div_cfgbus",
  133. CLK_SET_RATE_PARENT, 0x10, 17, 0, },
  134. { HI3670_PCLK_GPIO20, "pclk_gpio20", "clk_div_cfgbus",
  135. CLK_SET_RATE_PARENT, 0x10, 20, 0, },
  136. { HI3670_PCLK_GPIO21, "pclk_gpio21", "clk_div_cfgbus",
  137. CLK_SET_RATE_PARENT, 0x10, 21, 0, },
  138. { HI3670_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus",
  139. CLK_SET_RATE_PARENT, 0x50, 28, 0, },
  140. { HI3670_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus",
  141. CLK_SET_RATE_PARENT, 0x50, 29, 0, },
  142. { HI3670_HCLK_GATE_USB3OTG, "hclk_gate_usb3otg", "clk_div_sysbus",
  143. CLK_SET_RATE_PARENT, 0x0, 25, 0, },
  144. { HI3670_ACLK_GATE_USB3DVFS, "aclk_gate_usb3dvfs", "autodiv_emmc0bus",
  145. CLK_SET_RATE_PARENT, 0x40, 1, 0, },
  146. { HI3670_HCLK_GATE_SDIO, "hclk_gate_sdio", "clk_div_sysbus",
  147. CLK_SET_RATE_PARENT, 0x0, 21, 0, },
  148. { HI3670_PCLK_GATE_PCIE_SYS, "pclk_gate_pcie_sys", "clk_div_mmc1bus",
  149. CLK_SET_RATE_PARENT, 0x420, 7, 0, },
  150. { HI3670_PCLK_GATE_PCIE_PHY, "pclk_gate_pcie_phy", "pclk_gate_mmc1_pcie",
  151. CLK_SET_RATE_PARENT, 0x420, 9, 0, },
  152. { HI3670_PCLK_GATE_MMC1_PCIE, "pclk_gate_mmc1_pcie", "pclk_div_mmc1_pcie",
  153. CLK_SET_RATE_PARENT, 0x30, 12, 0, },
  154. { HI3670_PCLK_GATE_MMC0_IOC, "pclk_gate_mmc0_ioc", "clk_div_mmc0bus",
  155. CLK_SET_RATE_PARENT, 0x40, 13, 0, },
  156. { HI3670_PCLK_GATE_MMC1_IOC, "pclk_gate_mmc1_ioc", "clk_div_mmc1bus",
  157. CLK_SET_RATE_PARENT, 0x420, 21, 0, },
  158. { HI3670_CLK_GATE_DMAC, "clk_gate_dmac", "clk_div_sysbus",
  159. CLK_SET_RATE_PARENT, 0x30, 1, 0, },
  160. { HI3670_CLK_GATE_VCODECBUS2DDR, "clk_gate_vcodecbus2ddr", "clk_div_vcodecbus",
  161. CLK_SET_RATE_PARENT, 0x0, 5, 0, },
  162. { HI3670_CLK_CCI400_BYPASS, "clk_cci400_bypass", "clk_ddrc_freq",
  163. CLK_SET_RATE_PARENT, 0x22C, 28, 0, },
  164. { HI3670_CLK_GATE_CCI400, "clk_gate_cci400", "clk_ddrc_freq",
  165. CLK_SET_RATE_PARENT, 0x50, 14, 0, },
  166. { HI3670_CLK_GATE_SD, "clk_gate_sd", "clk_mux_sd_sys",
  167. CLK_SET_RATE_PARENT, 0x40, 17, 0, },
  168. { HI3670_HCLK_GATE_SD, "hclk_gate_sd", "clk_div_sysbus",
  169. CLK_SET_RATE_PARENT, 0x0, 30, 0, },
  170. { HI3670_CLK_GATE_SDIO, "clk_gate_sdio", "clk_mux_sdio_sys",
  171. CLK_SET_RATE_PARENT, 0x40, 19, 0, },
  172. { HI3670_CLK_GATE_A57HPM, "clk_gate_a57hpm", "clk_div_a53hpm",
  173. CLK_SET_RATE_PARENT, 0x050, 9, 0, },
  174. { HI3670_CLK_GATE_A53HPM, "clk_gate_a53hpm", "clk_div_a53hpm",
  175. CLK_SET_RATE_PARENT, 0x050, 13, 0, },
  176. { HI3670_CLK_GATE_PA_A53, "clk_gate_pa_a53", "clk_div_a53hpm",
  177. CLK_SET_RATE_PARENT, 0x480, 10, 0, },
  178. { HI3670_CLK_GATE_PA_A57, "clk_gate_pa_a57", "clk_div_a53hpm",
  179. CLK_SET_RATE_PARENT, 0x480, 9, 0, },
  180. { HI3670_CLK_GATE_PA_G3D, "clk_gate_pa_g3d", "clk_div_a53hpm",
  181. CLK_SET_RATE_PARENT, 0x480, 15, 0, },
  182. { HI3670_CLK_GATE_GPUHPM, "clk_gate_gpuhpm", "clk_div_a53hpm",
  183. CLK_SET_RATE_PARENT, 0x050, 15, 0, },
  184. { HI3670_CLK_GATE_PERIHPM, "clk_gate_perihpm", "clk_div_a53hpm",
  185. CLK_SET_RATE_PARENT, 0x050, 12, 0, },
  186. { HI3670_CLK_GATE_AOHPM, "clk_gate_aohpm", "clk_div_a53hpm",
  187. CLK_SET_RATE_PARENT, 0x050, 11, 0, },
  188. { HI3670_CLK_GATE_UART1, "clk_gate_uart1", "clk_mux_uarth",
  189. CLK_SET_RATE_PARENT, 0x20, 11, 0, },
  190. { HI3670_CLK_GATE_UART4, "clk_gate_uart4", "clk_mux_uarth",
  191. CLK_SET_RATE_PARENT, 0x20, 14, 0, },
  192. { HI3670_PCLK_GATE_UART1, "pclk_gate_uart1", "clk_mux_uarth",
  193. CLK_SET_RATE_PARENT, 0x20, 11, 0, },
  194. { HI3670_PCLK_GATE_UART4, "pclk_gate_uart4", "clk_mux_uarth",
  195. CLK_SET_RATE_PARENT, 0x20, 14, 0, },
  196. { HI3670_CLK_GATE_UART2, "clk_gate_uart2", "clk_mux_uartl",
  197. CLK_SET_RATE_PARENT, 0x20, 12, 0, },
  198. { HI3670_CLK_GATE_UART5, "clk_gate_uart5", "clk_mux_uartl",
  199. CLK_SET_RATE_PARENT, 0x20, 15, 0, },
  200. { HI3670_PCLK_GATE_UART2, "pclk_gate_uart2", "clk_mux_uartl",
  201. CLK_SET_RATE_PARENT, 0x20, 12, 0, },
  202. { HI3670_PCLK_GATE_UART5, "pclk_gate_uart5", "clk_mux_uartl",
  203. CLK_SET_RATE_PARENT, 0x20, 15, 0, },
  204. { HI3670_CLK_GATE_UART0, "clk_gate_uart0", "clk_mux_uart0",
  205. CLK_SET_RATE_PARENT, 0x20, 10, 0, },
  206. { HI3670_CLK_GATE_I2C3, "clk_gate_i2c3", "clk_mux_i2c",
  207. CLK_SET_RATE_PARENT, 0x20, 7, 0, },
  208. { HI3670_CLK_GATE_I2C4, "clk_gate_i2c4", "clk_mux_i2c",
  209. CLK_SET_RATE_PARENT, 0x20, 27, 0, },
  210. { HI3670_CLK_GATE_I2C7, "clk_gate_i2c7", "clk_mux_i2c",
  211. CLK_SET_RATE_PARENT, 0x10, 31, 0, },
  212. { HI3670_PCLK_GATE_I2C3, "pclk_gate_i2c3", "clk_mux_i2c",
  213. CLK_SET_RATE_PARENT, 0x20, 7, 0, },
  214. { HI3670_PCLK_GATE_I2C4, "pclk_gate_i2c4", "clk_mux_i2c",
  215. CLK_SET_RATE_PARENT, 0x20, 27, 0, },
  216. { HI3670_PCLK_GATE_I2C7, "pclk_gate_i2c7", "clk_mux_i2c",
  217. CLK_SET_RATE_PARENT, 0x10, 31, 0, },
  218. { HI3670_CLK_GATE_SPI1, "clk_gate_spi1", "clk_mux_spi",
  219. CLK_SET_RATE_PARENT, 0x20, 9, 0, },
  220. { HI3670_CLK_GATE_SPI4, "clk_gate_spi4", "clk_mux_spi",
  221. CLK_SET_RATE_PARENT, 0x40, 4, 0, },
  222. { HI3670_PCLK_GATE_SPI1, "pclk_gate_spi1", "clk_mux_spi",
  223. CLK_SET_RATE_PARENT, 0x20, 9, 0, },
  224. { HI3670_PCLK_GATE_SPI4, "pclk_gate_spi4", "clk_mux_spi",
  225. CLK_SET_RATE_PARENT, 0x40, 4, 0, },
  226. { HI3670_CLK_GATE_USB3OTG_REF, "clk_gate_usb3otg_ref", "clkin_sys",
  227. CLK_SET_RATE_PARENT, 0x40, 0, 0, },
  228. { HI3670_CLK_GATE_USB2PHY_REF, "clk_gate_usb2phy_ref", "clkin_sys",
  229. CLK_SET_RATE_PARENT, 0x410, 19, 0, },
  230. { HI3670_CLK_GATE_PCIEAUX, "clk_gate_pcieaux", "clkin_sys",
  231. CLK_SET_RATE_PARENT, 0x420, 8, 0, },
  232. { HI3670_ACLK_GATE_PCIE, "aclk_gate_pcie", "clk_gate_mmc1_pcieaxi",
  233. CLK_SET_RATE_PARENT, 0x420, 5, 0, },
  234. { HI3670_CLK_GATE_MMC1_PCIEAXI, "clk_gate_mmc1_pcieaxi", "clk_div_pcieaxi",
  235. CLK_SET_RATE_PARENT, 0x050, 4, 0, },
  236. { HI3670_CLK_GATE_PCIEPHY_REF, "clk_gate_pciephy_ref", "clk_ppll_pcie",
  237. CLK_SET_RATE_PARENT, 0x470, 14, 0, },
  238. { HI3670_CLK_GATE_PCIE_DEBOUNCE, "clk_gate_pcie_debounce", "clk_ppll_pcie",
  239. CLK_SET_RATE_PARENT, 0x470, 12, 0, },
  240. { HI3670_CLK_GATE_PCIEIO, "clk_gate_pcieio", "clk_ppll_pcie",
  241. CLK_SET_RATE_PARENT, 0x470, 13, 0, },
  242. { HI3670_CLK_GATE_PCIE_HP, "clk_gate_pcie_hp", "clk_ppll_pcie",
  243. CLK_SET_RATE_PARENT, 0x470, 15, 0, },
  244. { HI3670_CLK_GATE_AO_ASP, "clk_gate_ao_asp", "clk_div_ao_asp",
  245. CLK_SET_RATE_PARENT, 0x0, 26, 0, },
  246. { HI3670_PCLK_GATE_PCTRL, "pclk_gate_pctrl", "clk_div_ptp",
  247. CLK_SET_RATE_PARENT, 0x20, 31, 0, },
  248. { HI3670_CLK_CSI_TRANS_GT, "clk_csi_trans_gt", "clk_div_csi_trans",
  249. CLK_SET_RATE_PARENT, 0x30, 24, 0, },
  250. { HI3670_CLK_DSI_TRANS_GT, "clk_dsi_trans_gt", "clk_div_dsi_trans",
  251. CLK_SET_RATE_PARENT, 0x30, 25, 0, },
  252. { HI3670_CLK_GATE_PWM, "clk_gate_pwm", "clk_div_ptp",
  253. CLK_SET_RATE_PARENT, 0x20, 0, 0, },
  254. { HI3670_ABB_AUDIO_EN0, "abb_audio_en0", "clk_gate_abb_192",
  255. CLK_SET_RATE_PARENT, 0x30, 8, 0, },
  256. { HI3670_ABB_AUDIO_EN1, "abb_audio_en1", "clk_gate_abb_192",
  257. CLK_SET_RATE_PARENT, 0x30, 9, 0, },
  258. { HI3670_ABB_AUDIO_GT_EN0, "abb_audio_gt_en0", "abb_audio_en0",
  259. CLK_SET_RATE_PARENT, 0x30, 19, 0, },
  260. { HI3670_ABB_AUDIO_GT_EN1, "abb_audio_gt_en1", "abb_audio_en1",
  261. CLK_SET_RATE_PARENT, 0x40, 20, 0, },
  262. { HI3670_CLK_GATE_DP_AUDIO_PLL_AO, "clk_gate_dp_audio_pll_ao", "clkdiv_dp_audio_pll_ao",
  263. CLK_SET_RATE_PARENT, 0x00, 13, 0, },
  264. { HI3670_PERI_VOLT_HOLD, "peri_volt_hold", "clkin_sys",
  265. CLK_SET_RATE_PARENT, 0, 1, 0, },
  266. { HI3670_PERI_VOLT_MIDDLE, "peri_volt_middle", "clkin_sys",
  267. CLK_SET_RATE_PARENT, 0, 1, 0, },
  268. { HI3670_CLK_GATE_ISP_SNCLK0, "clk_gate_isp_snclk0", "clk_isp_snclk_mux0",
  269. CLK_SET_RATE_PARENT, 0x50, 16, 0, },
  270. { HI3670_CLK_GATE_ISP_SNCLK1, "clk_gate_isp_snclk1", "clk_isp_snclk_mux1",
  271. CLK_SET_RATE_PARENT, 0x50, 17, 0, },
  272. { HI3670_CLK_GATE_ISP_SNCLK2, "clk_gate_isp_snclk2", "clk_isp_snclk_mux2",
  273. CLK_SET_RATE_PARENT, 0x50, 18, 0, },
  274. { HI3670_CLK_GATE_RXDPHY0_CFG, "clk_gate_rxdphy0_cfg", "clk_mux_rxdphy_cfg",
  275. CLK_SET_RATE_PARENT, 0x030, 20, 0, },
  276. { HI3670_CLK_GATE_RXDPHY1_CFG, "clk_gate_rxdphy1_cfg", "clk_mux_rxdphy_cfg",
  277. CLK_SET_RATE_PARENT, 0x030, 21, 0, },
  278. { HI3670_CLK_GATE_RXDPHY2_CFG, "clk_gate_rxdphy2_cfg", "clk_mux_rxdphy_cfg",
  279. CLK_SET_RATE_PARENT, 0x030, 22, 0, },
  280. { HI3670_CLK_GATE_TXDPHY0_CFG, "clk_gate_txdphy0_cfg", "clkin_sys",
  281. CLK_SET_RATE_PARENT, 0x030, 28, 0, },
  282. { HI3670_CLK_GATE_TXDPHY0_REF, "clk_gate_txdphy0_ref", "clkin_sys",
  283. CLK_SET_RATE_PARENT, 0x030, 29, 0, },
  284. { HI3670_CLK_GATE_TXDPHY1_CFG, "clk_gate_txdphy1_cfg", "clkin_sys",
  285. CLK_SET_RATE_PARENT, 0x030, 30, 0, },
  286. { HI3670_CLK_GATE_TXDPHY1_REF, "clk_gate_txdphy1_ref", "clkin_sys",
  287. CLK_SET_RATE_PARENT, 0x030, 31, 0, },
  288. { HI3670_CLK_GATE_MEDIA_TCXO, "clk_gate_media_tcxo", "clkin_sys",
  289. CLK_SET_RATE_PARENT, 0x40, 6, 0, },
  290. };
  291. static const struct hisi_gate_clock hi3670_crgctrl_gate_clks[] = {
  292. { HI3670_AUTODIV_SYSBUS, "autodiv_sysbus", "clk_div_sysbus",
  293. CLK_SET_RATE_PARENT, 0x404, 5, CLK_GATE_HIWORD_MASK, },
  294. { HI3670_AUTODIV_EMMC0BUS, "autodiv_emmc0bus", "autodiv_sysbus",
  295. CLK_SET_RATE_PARENT, 0x404, 1, CLK_GATE_HIWORD_MASK, },
  296. { HI3670_PCLK_ANDGT_MMC1_PCIE, "pclk_andgt_mmc1_pcie", "clk_div_320m",
  297. CLK_SET_RATE_PARENT, 0xf8, 13, CLK_GATE_HIWORD_MASK, },
  298. { HI3670_CLK_GATE_VCODECBUS_GT, "clk_gate_vcodecbus_gt", "clk_mux_vcodecbus",
  299. CLK_SET_RATE_PARENT, 0x0F0, 8, CLK_GATE_HIWORD_MASK, },
  300. { HI3670_CLK_ANDGT_SD, "clk_andgt_sd", "clk_mux_sd_pll",
  301. CLK_SET_RATE_PARENT, 0xF4, 3, CLK_GATE_HIWORD_MASK, },
  302. { HI3670_CLK_SD_SYS_GT, "clk_sd_sys_gt", "clkin_sys",
  303. CLK_SET_RATE_PARENT, 0xF4, 5, CLK_GATE_HIWORD_MASK, },
  304. { HI3670_CLK_ANDGT_SDIO, "clk_andgt_sdio", "clk_mux_sdio_pll",
  305. CLK_SET_RATE_PARENT, 0xF4, 8, CLK_GATE_HIWORD_MASK, },
  306. { HI3670_CLK_SDIO_SYS_GT, "clk_sdio_sys_gt", "clkin_sys",
  307. CLK_SET_RATE_PARENT, 0xF4, 6, CLK_GATE_HIWORD_MASK, },
  308. { HI3670_CLK_A53HPM_ANDGT, "clk_a53hpm_andgt", "clk_mux_a53hpm",
  309. CLK_SET_RATE_PARENT, 0x0F4, 7, CLK_GATE_HIWORD_MASK, },
  310. { HI3670_CLK_320M_PLL_GT, "clk_320m_pll_gt", "clk_mux_320m",
  311. CLK_SET_RATE_PARENT, 0xF8, 10, CLK_GATE_HIWORD_MASK, },
  312. { HI3670_CLK_ANDGT_UARTH, "clk_andgt_uarth", "clk_div_320m",
  313. CLK_SET_RATE_PARENT, 0xF4, 11, CLK_GATE_HIWORD_MASK, },
  314. { HI3670_CLK_ANDGT_UARTL, "clk_andgt_uartl", "clk_div_320m",
  315. CLK_SET_RATE_PARENT, 0xF4, 10, CLK_GATE_HIWORD_MASK, },
  316. { HI3670_CLK_ANDGT_UART0, "clk_andgt_uart0", "clk_div_320m",
  317. CLK_SET_RATE_PARENT, 0xF4, 9, CLK_GATE_HIWORD_MASK, },
  318. { HI3670_CLK_ANDGT_SPI, "clk_andgt_spi", "clk_div_320m",
  319. CLK_SET_RATE_PARENT, 0xF4, 13, CLK_GATE_HIWORD_MASK, },
  320. { HI3670_CLK_ANDGT_PCIEAXI, "clk_andgt_pcieaxi", "clk_mux_pcieaxi",
  321. CLK_SET_RATE_PARENT, 0xfc, 15, CLK_GATE_HIWORD_MASK, },
  322. { HI3670_CLK_DIV_AO_ASP_GT, "clk_div_ao_asp_gt", "clk_mux_ao_asp",
  323. CLK_SET_RATE_PARENT, 0xF4, 4, CLK_GATE_HIWORD_MASK, },
  324. { HI3670_CLK_GATE_CSI_TRANS, "clk_gate_csi_trans", "clk_ppll2",
  325. CLK_SET_RATE_PARENT, 0xF4, 14, CLK_GATE_HIWORD_MASK, },
  326. { HI3670_CLK_GATE_DSI_TRANS, "clk_gate_dsi_trans", "clk_ppll2",
  327. CLK_SET_RATE_PARENT, 0xF4, 1, CLK_GATE_HIWORD_MASK, },
  328. { HI3670_CLK_ANDGT_PTP, "clk_andgt_ptp", "clk_div_320m",
  329. CLK_SET_RATE_PARENT, 0xF8, 5, CLK_GATE_HIWORD_MASK, },
  330. { HI3670_CLK_ANDGT_OUT0, "clk_andgt_out0", "clk_ppll0",
  331. CLK_SET_RATE_PARENT, 0xF0, 10, CLK_GATE_HIWORD_MASK, },
  332. { HI3670_CLK_ANDGT_OUT1, "clk_andgt_out1", "clk_ppll0",
  333. CLK_SET_RATE_PARENT, 0xF0, 11, CLK_GATE_HIWORD_MASK, },
  334. { HI3670_CLKGT_DP_AUDIO_PLL_AO, "clkgt_dp_audio_pll_ao", "clk_ppll6",
  335. CLK_SET_RATE_PARENT, 0xF8, 15, CLK_GATE_HIWORD_MASK, },
  336. { HI3670_CLK_ANDGT_VDEC, "clk_andgt_vdec", "clk_mux_vdec",
  337. CLK_SET_RATE_PARENT, 0xF0, 13, CLK_GATE_HIWORD_MASK, },
  338. { HI3670_CLK_ANDGT_VENC, "clk_andgt_venc", "clk_mux_venc",
  339. CLK_SET_RATE_PARENT, 0xF0, 9, CLK_GATE_HIWORD_MASK, },
  340. { HI3670_CLK_ISP_SNCLK_ANGT, "clk_isp_snclk_angt", "clk_div_a53hpm",
  341. CLK_SET_RATE_PARENT, 0x108, 2, CLK_GATE_HIWORD_MASK, },
  342. { HI3670_CLK_ANDGT_RXDPHY, "clk_andgt_rxdphy", "clk_div_a53hpm",
  343. CLK_SET_RATE_PARENT, 0x0F0, 12, CLK_GATE_HIWORD_MASK, },
  344. { HI3670_CLK_ANDGT_ICS, "clk_andgt_ics", "clk_mux_ics",
  345. CLK_SET_RATE_PARENT, 0xf0, 14, CLK_GATE_HIWORD_MASK, },
  346. { HI3670_AUTODIV_DMABUS, "autodiv_dmabus", "autodiv_sysbus",
  347. CLK_SET_RATE_PARENT, 0x404, 3, CLK_GATE_HIWORD_MASK, },
  348. };
  349. static const char *const
  350. clk_mux_sysbus_p[] = { "clk_ppll1", "clk_ppll0", };
  351. static const char *const
  352. clk_mux_vcodecbus_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0",
  353. "clk_invalid", "clk_ppll2", "clk_invalid",
  354. "clk_invalid", "clk_invalid", "clk_ppll3",
  355. "clk_invalid", "clk_invalid", "clk_invalid",
  356. "clk_invalid", "clk_invalid", "clk_invalid",
  357. "clk_invalid", };
  358. static const char *const
  359. clk_mux_sd_sys_p[] = { "clk_sd_sys", "clk_div_sd", };
  360. static const char *const
  361. clk_mux_sd_pll_p[] = { "clk_ppll0", "clk_ppll3", "clk_ppll2", "clk_ppll2", };
  362. static const char *const
  363. clk_mux_sdio_sys_p[] = { "clk_sdio_sys", "clk_div_sdio", };
  364. static const char *const
  365. clk_mux_sdio_pll_p[] = { "clk_ppll0", "clk_ppll3", "clk_ppll2", "clk_ppll2", };
  366. static const char *const
  367. clk_mux_a53hpm_p[] = { "clk_ppll0", "clk_ppll2", };
  368. static const char *const
  369. clk_mux_320m_p[] = { "clk_ppll2", "clk_ppll0", };
  370. static const char *const
  371. clk_mux_uarth_p[] = { "clkin_sys", "clk_div_uarth", };
  372. static const char *const
  373. clk_mux_uartl_p[] = { "clkin_sys", "clk_div_uartl", };
  374. static const char *const
  375. clk_mux_uart0_p[] = { "clkin_sys", "clk_div_uart0", };
  376. static const char *const
  377. clk_mux_i2c_p[] = { "clkin_sys", "clk_div_i2c", };
  378. static const char *const
  379. clk_mux_spi_p[] = { "clkin_sys", "clk_div_spi", };
  380. static const char *const
  381. clk_mux_pcieaxi_p[] = { "clkin_sys", "clk_ppll0", };
  382. static const char *const
  383. clk_mux_ao_asp_p[] = { "clk_ppll2", "clk_ppll3", };
  384. static const char *const
  385. clk_mux_vdec_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
  386. "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
  387. "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
  388. "clk_invalid", "clk_invalid", "clk_invalid",
  389. "clk_invalid", };
  390. static const char *const
  391. clk_mux_venc_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
  392. "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
  393. "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
  394. "clk_invalid", "clk_invalid", "clk_invalid",
  395. "clk_invalid", };
  396. static const char *const
  397. clk_isp_snclk_mux0_p[] = { "clkin_sys", "clk_isp_snclk_div0", };
  398. static const char *const
  399. clk_isp_snclk_mux1_p[] = { "clkin_sys", "clk_isp_snclk_div1", };
  400. static const char *const
  401. clk_isp_snclk_mux2_p[] = { "clkin_sys", "clk_isp_snclk_div2", };
  402. static const char *const
  403. clk_mux_rxdphy_cfg_p[] = { "clk_factor_rxdphy", "clkin_sys", };
  404. static const char *const
  405. clk_mux_ics_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
  406. "clk_ppll2", "clk_invalid", "clk_invalid", "clk_invalid",
  407. "clk_ppll3", "clk_invalid", "clk_invalid", "clk_invalid",
  408. "clk_invalid", "clk_invalid", "clk_invalid",
  409. "clk_invalid", };
  410. static const struct hisi_mux_clock hi3670_crgctrl_mux_clks[] = {
  411. { HI3670_CLK_MUX_SYSBUS, "clk_mux_sysbus", clk_mux_sysbus_p,
  412. ARRAY_SIZE(clk_mux_sysbus_p), CLK_SET_RATE_PARENT,
  413. 0xAC, 0, 1, CLK_MUX_HIWORD_MASK, },
  414. { HI3670_CLK_MUX_VCODECBUS, "clk_mux_vcodecbus", clk_mux_vcodecbus_p,
  415. ARRAY_SIZE(clk_mux_vcodecbus_p), CLK_SET_RATE_PARENT,
  416. 0x0C8, 0, 4, CLK_MUX_HIWORD_MASK, },
  417. { HI3670_CLK_MUX_SD_SYS, "clk_mux_sd_sys", clk_mux_sd_sys_p,
  418. ARRAY_SIZE(clk_mux_sd_sys_p), CLK_SET_RATE_PARENT,
  419. 0x0B8, 6, 1, CLK_MUX_HIWORD_MASK, },
  420. { HI3670_CLK_MUX_SD_PLL, "clk_mux_sd_pll", clk_mux_sd_pll_p,
  421. ARRAY_SIZE(clk_mux_sd_pll_p), CLK_SET_RATE_PARENT,
  422. 0x0B8, 4, 2, CLK_MUX_HIWORD_MASK, },
  423. { HI3670_CLK_MUX_SDIO_SYS, "clk_mux_sdio_sys", clk_mux_sdio_sys_p,
  424. ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT,
  425. 0x0C0, 6, 1, CLK_MUX_HIWORD_MASK, },
  426. { HI3670_CLK_MUX_SDIO_PLL, "clk_mux_sdio_pll", clk_mux_sdio_pll_p,
  427. ARRAY_SIZE(clk_mux_sdio_pll_p), CLK_SET_RATE_PARENT,
  428. 0x0C0, 4, 2, CLK_MUX_HIWORD_MASK, },
  429. { HI3670_CLK_MUX_A53HPM, "clk_mux_a53hpm", clk_mux_a53hpm_p,
  430. ARRAY_SIZE(clk_mux_a53hpm_p), CLK_SET_RATE_PARENT,
  431. 0x0D4, 9, 1, CLK_MUX_HIWORD_MASK, },
  432. { HI3670_CLK_MUX_320M, "clk_mux_320m", clk_mux_320m_p,
  433. ARRAY_SIZE(clk_mux_320m_p), CLK_SET_RATE_PARENT,
  434. 0x100, 0, 1, CLK_MUX_HIWORD_MASK, },
  435. { HI3670_CLK_MUX_UARTH, "clk_mux_uarth", clk_mux_uarth_p,
  436. ARRAY_SIZE(clk_mux_uarth_p), CLK_SET_RATE_PARENT,
  437. 0xAC, 4, 1, CLK_MUX_HIWORD_MASK, },
  438. { HI3670_CLK_MUX_UARTL, "clk_mux_uartl", clk_mux_uartl_p,
  439. ARRAY_SIZE(clk_mux_uartl_p), CLK_SET_RATE_PARENT,
  440. 0xAC, 3, 1, CLK_MUX_HIWORD_MASK, },
  441. { HI3670_CLK_MUX_UART0, "clk_mux_uart0", clk_mux_uart0_p,
  442. ARRAY_SIZE(clk_mux_uart0_p), CLK_SET_RATE_PARENT,
  443. 0xAC, 2, 1, CLK_MUX_HIWORD_MASK, },
  444. { HI3670_CLK_MUX_I2C, "clk_mux_i2c", clk_mux_i2c_p,
  445. ARRAY_SIZE(clk_mux_i2c_p), CLK_SET_RATE_PARENT,
  446. 0xAC, 13, 1, CLK_MUX_HIWORD_MASK, },
  447. { HI3670_CLK_MUX_SPI, "clk_mux_spi", clk_mux_spi_p,
  448. ARRAY_SIZE(clk_mux_spi_p), CLK_SET_RATE_PARENT,
  449. 0xAC, 8, 1, CLK_MUX_HIWORD_MASK, },
  450. { HI3670_CLK_MUX_PCIEAXI, "clk_mux_pcieaxi", clk_mux_pcieaxi_p,
  451. ARRAY_SIZE(clk_mux_pcieaxi_p), CLK_SET_RATE_PARENT,
  452. 0xb4, 5, 1, CLK_MUX_HIWORD_MASK, },
  453. { HI3670_CLK_MUX_AO_ASP, "clk_mux_ao_asp", clk_mux_ao_asp_p,
  454. ARRAY_SIZE(clk_mux_ao_asp_p), CLK_SET_RATE_PARENT,
  455. 0x100, 6, 1, CLK_MUX_HIWORD_MASK, },
  456. { HI3670_CLK_MUX_VDEC, "clk_mux_vdec", clk_mux_vdec_p,
  457. ARRAY_SIZE(clk_mux_vdec_p), CLK_SET_RATE_PARENT,
  458. 0xC8, 8, 4, CLK_MUX_HIWORD_MASK, },
  459. { HI3670_CLK_MUX_VENC, "clk_mux_venc", clk_mux_venc_p,
  460. ARRAY_SIZE(clk_mux_venc_p), CLK_SET_RATE_PARENT,
  461. 0xC8, 4, 4, CLK_MUX_HIWORD_MASK, },
  462. { HI3670_CLK_ISP_SNCLK_MUX0, "clk_isp_snclk_mux0", clk_isp_snclk_mux0_p,
  463. ARRAY_SIZE(clk_isp_snclk_mux0_p), CLK_SET_RATE_PARENT,
  464. 0x108, 3, 1, CLK_MUX_HIWORD_MASK, },
  465. { HI3670_CLK_ISP_SNCLK_MUX1, "clk_isp_snclk_mux1", clk_isp_snclk_mux1_p,
  466. ARRAY_SIZE(clk_isp_snclk_mux1_p), CLK_SET_RATE_PARENT,
  467. 0x10C, 13, 1, CLK_MUX_HIWORD_MASK, },
  468. { HI3670_CLK_ISP_SNCLK_MUX2, "clk_isp_snclk_mux2", clk_isp_snclk_mux2_p,
  469. ARRAY_SIZE(clk_isp_snclk_mux2_p), CLK_SET_RATE_PARENT,
  470. 0x10C, 10, 1, CLK_MUX_HIWORD_MASK, },
  471. { HI3670_CLK_MUX_RXDPHY_CFG, "clk_mux_rxdphy_cfg", clk_mux_rxdphy_cfg_p,
  472. ARRAY_SIZE(clk_mux_rxdphy_cfg_p), CLK_SET_RATE_PARENT,
  473. 0x0C4, 8, 1, CLK_MUX_HIWORD_MASK, },
  474. { HI3670_CLK_MUX_ICS, "clk_mux_ics", clk_mux_ics_p,
  475. ARRAY_SIZE(clk_mux_ics_p), CLK_SET_RATE_PARENT,
  476. 0xc8, 12, 4, CLK_MUX_HIWORD_MASK, },
  477. };
  478. static const struct hisi_divider_clock hi3670_crgctrl_divider_clks[] = {
  479. { HI3670_CLK_DIV_CFGBUS, "clk_div_cfgbus", "clk_div_sysbus",
  480. CLK_SET_RATE_PARENT, 0xEC, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
  481. { HI3670_CLK_DIV_MMC0BUS, "clk_div_mmc0bus", "autodiv_emmc0bus",
  482. CLK_SET_RATE_PARENT, 0x0EC, 2, 1, CLK_DIVIDER_HIWORD_MASK, },
  483. { HI3670_CLK_DIV_MMC1BUS, "clk_div_mmc1bus", "clk_div_sysbus",
  484. CLK_SET_RATE_PARENT, 0x0EC, 3, 1, CLK_DIVIDER_HIWORD_MASK, },
  485. { HI3670_PCLK_DIV_MMC1_PCIE, "pclk_div_mmc1_pcie", "pclk_andgt_mmc1_pcie",
  486. CLK_SET_RATE_PARENT, 0xb4, 6, 4, CLK_DIVIDER_HIWORD_MASK, },
  487. { HI3670_CLK_DIV_VCODECBUS, "clk_div_vcodecbus", "clk_gate_vcodecbus_gt",
  488. CLK_SET_RATE_PARENT, 0x0BC, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  489. { HI3670_CLK_DIV_SD, "clk_div_sd", "clk_andgt_sd",
  490. CLK_SET_RATE_PARENT, 0xB8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
  491. { HI3670_CLK_DIV_SDIO, "clk_div_sdio", "clk_andgt_sdio",
  492. CLK_SET_RATE_PARENT, 0xC0, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
  493. { HI3670_CLK_DIV_UARTH, "clk_div_uarth", "clk_andgt_uarth",
  494. CLK_SET_RATE_PARENT, 0xB0, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
  495. { HI3670_CLK_DIV_UARTL, "clk_div_uartl", "clk_andgt_uartl",
  496. CLK_SET_RATE_PARENT, 0xB0, 8, 4, CLK_DIVIDER_HIWORD_MASK, },
  497. { HI3670_CLK_DIV_UART0, "clk_div_uart0", "clk_andgt_uart0",
  498. CLK_SET_RATE_PARENT, 0xB0, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
  499. { HI3670_CLK_DIV_I2C, "clk_div_i2c", "clk_div_320m",
  500. CLK_SET_RATE_PARENT, 0xE8, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
  501. { HI3670_CLK_DIV_SPI, "clk_div_spi", "clk_andgt_spi",
  502. CLK_SET_RATE_PARENT, 0xC4, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
  503. { HI3670_CLK_DIV_PCIEAXI, "clk_div_pcieaxi", "clk_andgt_pcieaxi",
  504. CLK_SET_RATE_PARENT, 0xb4, 0, 5, CLK_DIVIDER_HIWORD_MASK, },
  505. { HI3670_CLK_DIV_AO_ASP, "clk_div_ao_asp", "clk_div_ao_asp_gt",
  506. CLK_SET_RATE_PARENT, 0x108, 6, 4, CLK_DIVIDER_HIWORD_MASK, },
  507. { HI3670_CLK_DIV_CSI_TRANS, "clk_div_csi_trans", "clk_gate_csi_trans",
  508. CLK_SET_RATE_PARENT, 0xD4, 0, 5, CLK_DIVIDER_HIWORD_MASK, },
  509. { HI3670_CLK_DIV_DSI_TRANS, "clk_div_dsi_trans", "clk_gate_dsi_trans",
  510. CLK_SET_RATE_PARENT, 0xD4, 10, 5, CLK_DIVIDER_HIWORD_MASK, },
  511. { HI3670_CLK_DIV_PTP, "clk_div_ptp", "clk_andgt_ptp",
  512. CLK_SET_RATE_PARENT, 0xD8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
  513. { HI3670_CLK_DIV_CLKOUT0_PLL, "clk_div_clkout0_pll", "clk_andgt_out0",
  514. CLK_SET_RATE_PARENT, 0xe0, 4, 6, CLK_DIVIDER_HIWORD_MASK, },
  515. { HI3670_CLK_DIV_CLKOUT1_PLL, "clk_div_clkout1_pll", "clk_andgt_out1",
  516. CLK_SET_RATE_PARENT, 0xe0, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
  517. { HI3670_CLKDIV_DP_AUDIO_PLL_AO, "clkdiv_dp_audio_pll_ao", "clkgt_dp_audio_pll_ao",
  518. CLK_SET_RATE_PARENT, 0xBC, 11, 4, CLK_DIVIDER_HIWORD_MASK, },
  519. { HI3670_CLK_DIV_VDEC, "clk_div_vdec", "clk_andgt_vdec",
  520. CLK_SET_RATE_PARENT, 0xC4, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  521. { HI3670_CLK_DIV_VENC, "clk_div_venc", "clk_andgt_venc",
  522. CLK_SET_RATE_PARENT, 0xC0, 8, 6, CLK_DIVIDER_HIWORD_MASK, },
  523. { HI3670_CLK_ISP_SNCLK_DIV0, "clk_isp_snclk_div0", "clk_isp_snclk_fac",
  524. CLK_SET_RATE_PARENT, 0x108, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
  525. { HI3670_CLK_ISP_SNCLK_DIV1, "clk_isp_snclk_div1", "clk_isp_snclk_fac",
  526. CLK_SET_RATE_PARENT, 0x10C, 14, 2, CLK_DIVIDER_HIWORD_MASK, },
  527. { HI3670_CLK_ISP_SNCLK_DIV2, "clk_isp_snclk_div2", "clk_isp_snclk_fac",
  528. CLK_SET_RATE_PARENT, 0x10C, 11, 2, CLK_DIVIDER_HIWORD_MASK, },
  529. { HI3670_CLK_DIV_ICS, "clk_div_ics", "clk_andgt_ics",
  530. CLK_SET_RATE_PARENT, 0xE4, 9, 6, CLK_DIVIDER_HIWORD_MASK, },
  531. };
  532. /* clk_pmuctrl */
  533. static const struct hisi_gate_clock hi3670_pmu_gate_clks[] = {
  534. { HI3670_GATE_ABB_192, "clk_gate_abb_192", "clkin_sys",
  535. CLK_SET_RATE_PARENT, (0x037 << 2), 0, 0, },
  536. };
  537. /* clk_pctrl */
  538. static const struct hisi_gate_clock hi3670_pctrl_gate_clks[] = {
  539. { HI3670_GATE_UFS_TCXO_EN, "clk_gate_ufs_tcxo_en", "clk_gate_abb_192",
  540. CLK_SET_RATE_PARENT, 0x10, 0, CLK_GATE_HIWORD_MASK, },
  541. { HI3670_GATE_USB_TCXO_EN, "clk_gate_usb_tcxo_en", "clk_gate_abb_192",
  542. CLK_SET_RATE_PARENT, 0x10, 1, CLK_GATE_HIWORD_MASK, },
  543. };
  544. /* clk_sctrl */
  545. static const struct hisi_gate_clock hi3670_sctrl_gate_sep_clks[] = {
  546. { HI3670_PPLL0_EN_ACPU, "ppll0_en_acpu", "clk_ppll0",
  547. CLK_SET_RATE_PARENT, 0x190, 26, 0, },
  548. { HI3670_PPLL0_GT_CPU, "ppll0_gt_cpu", "clk_ppll0",
  549. CLK_SET_RATE_PARENT, 0x190, 15, 0, },
  550. { HI3670_CLK_GATE_PPLL0_MEDIA, "clk_gate_ppll0_media", "clk_ppll0",
  551. CLK_SET_RATE_PARENT, 0x1b0, 6, 0, },
  552. { HI3670_PCLK_GPIO18, "pclk_gpio18", "clk_div_aobus",
  553. CLK_SET_RATE_PARENT, 0x1B0, 9, 0, },
  554. { HI3670_PCLK_GPIO19, "pclk_gpio19", "clk_div_aobus",
  555. CLK_SET_RATE_PARENT, 0x1B0, 8, 0, },
  556. { HI3670_CLK_GATE_SPI, "clk_gate_spi", "clk_div_ioperi",
  557. CLK_SET_RATE_PARENT, 0x1B0, 10, 0, },
  558. { HI3670_PCLK_GATE_SPI, "pclk_gate_spi", "clk_div_ioperi",
  559. CLK_SET_RATE_PARENT, 0x1B0, 10, 0, },
  560. { HI3670_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_ufs_subsys",
  561. CLK_SET_RATE_PARENT, 0x1B0, 14, 0, },
  562. { HI3670_CLK_GATE_UFSIO_REF, "clk_gate_ufsio_ref", "clkin_sys",
  563. CLK_SET_RATE_PARENT, 0x1b0, 12, 0, },
  564. { HI3670_PCLK_AO_GPIO0, "pclk_ao_gpio0", "clk_div_aobus",
  565. CLK_SET_RATE_PARENT, 0x160, 11, 0, },
  566. { HI3670_PCLK_AO_GPIO1, "pclk_ao_gpio1", "clk_div_aobus",
  567. CLK_SET_RATE_PARENT, 0x160, 12, 0, },
  568. { HI3670_PCLK_AO_GPIO2, "pclk_ao_gpio2", "clk_div_aobus",
  569. CLK_SET_RATE_PARENT, 0x160, 13, 0, },
  570. { HI3670_PCLK_AO_GPIO3, "pclk_ao_gpio3", "clk_div_aobus",
  571. CLK_SET_RATE_PARENT, 0x160, 14, 0, },
  572. { HI3670_PCLK_AO_GPIO4, "pclk_ao_gpio4", "clk_div_aobus",
  573. CLK_SET_RATE_PARENT, 0x160, 21, 0, },
  574. { HI3670_PCLK_AO_GPIO5, "pclk_ao_gpio5", "clk_div_aobus",
  575. CLK_SET_RATE_PARENT, 0x160, 22, 0, },
  576. { HI3670_PCLK_AO_GPIO6, "pclk_ao_gpio6", "clk_div_aobus",
  577. CLK_SET_RATE_PARENT, 0x160, 25, 0, },
  578. { HI3670_CLK_GATE_OUT0, "clk_gate_out0", "clk_mux_clkout0",
  579. CLK_SET_RATE_PARENT, 0x160, 16, 0, },
  580. { HI3670_CLK_GATE_OUT1, "clk_gate_out1", "clk_mux_clkout1",
  581. CLK_SET_RATE_PARENT, 0x160, 17, 0, },
  582. { HI3670_PCLK_GATE_SYSCNT, "pclk_gate_syscnt", "clk_div_aobus",
  583. CLK_SET_RATE_PARENT, 0x160, 19, 0, },
  584. { HI3670_CLK_GATE_SYSCNT, "clk_gate_syscnt", "clkin_sys",
  585. CLK_SET_RATE_PARENT, 0x160, 20, 0, },
  586. { HI3670_CLK_GATE_ASP_SUBSYS_PERI, "clk_gate_asp_subsys_peri",
  587. "clk_mux_asp_subsys_peri",
  588. CLK_SET_RATE_PARENT, 0x170, 6, 0, },
  589. { HI3670_CLK_GATE_ASP_SUBSYS, "clk_gate_asp_subsys", "clk_mux_asp_pll",
  590. CLK_SET_RATE_PARENT, 0x170, 4, 0, },
  591. { HI3670_CLK_GATE_ASP_TCXO, "clk_gate_asp_tcxo", "clkin_sys",
  592. CLK_SET_RATE_PARENT, 0x160, 27, 0, },
  593. { HI3670_CLK_GATE_DP_AUDIO_PLL, "clk_gate_dp_audio_pll",
  594. "clk_gate_dp_audio_pll_ao",
  595. CLK_SET_RATE_PARENT, 0x1B0, 7, 0, },
  596. };
  597. static const struct hisi_gate_clock hi3670_sctrl_gate_clks[] = {
  598. { HI3670_CLK_ANDGT_IOPERI, "clk_andgt_ioperi", "clk_ppll0",
  599. CLK_SET_RATE_PARENT, 0x270, 6, CLK_GATE_HIWORD_MASK, },
  600. { HI3670_CLKANDGT_ASP_SUBSYS_PERI, "clkandgt_asp_subsys_peri",
  601. "clk_ppll0",
  602. CLK_SET_RATE_PARENT, 0x268, 3, CLK_GATE_HIWORD_MASK, },
  603. { HI3670_CLK_ANGT_ASP_SUBSYS, "clk_angt_asp_subsys", "clk_ppll0",
  604. CLK_SET_RATE_PARENT, 0x258, 0, CLK_GATE_HIWORD_MASK, },
  605. };
  606. static const char *const
  607. clk_mux_ufs_subsys_p[] = { "clkin_sys", "clk_ppll0", };
  608. static const char *const
  609. clk_mux_clkout0_p[] = { "clkin_ref", "clk_div_clkout0_tcxo",
  610. "clk_div_clkout0_pll", "clk_div_clkout0_pll", };
  611. static const char *const
  612. clk_mux_clkout1_p[] = { "clkin_ref", "clk_div_clkout1_tcxo",
  613. "clk_div_clkout1_pll", "clk_div_clkout1_pll", };
  614. static const char *const
  615. clk_mux_asp_subsys_peri_p[] = { "clk_ppll0", "clk_fll_src", };
  616. static const char *const
  617. clk_mux_asp_pll_p[] = { "clk_ppll0", "clk_fll_src", "clk_gate_ao_asp",
  618. "clk_pciepll_rev", };
  619. static const struct hisi_mux_clock hi3670_sctrl_mux_clks[] = {
  620. { HI3670_CLK_MUX_UFS_SUBSYS, "clk_mux_ufs_subsys", clk_mux_ufs_subsys_p,
  621. ARRAY_SIZE(clk_mux_ufs_subsys_p), CLK_SET_RATE_PARENT,
  622. 0x274, 8, 1, CLK_MUX_HIWORD_MASK, },
  623. { HI3670_CLK_MUX_CLKOUT0, "clk_mux_clkout0", clk_mux_clkout0_p,
  624. ARRAY_SIZE(clk_mux_clkout0_p), CLK_SET_RATE_PARENT,
  625. 0x254, 12, 2, CLK_MUX_HIWORD_MASK, },
  626. { HI3670_CLK_MUX_CLKOUT1, "clk_mux_clkout1", clk_mux_clkout1_p,
  627. ARRAY_SIZE(clk_mux_clkout1_p), CLK_SET_RATE_PARENT,
  628. 0x254, 14, 2, CLK_MUX_HIWORD_MASK, },
  629. { HI3670_CLK_MUX_ASP_SUBSYS_PERI, "clk_mux_asp_subsys_peri",
  630. clk_mux_asp_subsys_peri_p, ARRAY_SIZE(clk_mux_asp_subsys_peri_p),
  631. CLK_SET_RATE_PARENT, 0x268, 8, 1, CLK_MUX_HIWORD_MASK, },
  632. { HI3670_CLK_MUX_ASP_PLL, "clk_mux_asp_pll", clk_mux_asp_pll_p,
  633. ARRAY_SIZE(clk_mux_asp_pll_p), CLK_SET_RATE_PARENT,
  634. 0x268, 9, 2, CLK_MUX_HIWORD_MASK, },
  635. };
  636. static const struct hisi_divider_clock hi3670_sctrl_divider_clks[] = {
  637. { HI3670_CLK_DIV_AOBUS, "clk_div_aobus", "clk_ppll0",
  638. CLK_SET_RATE_PARENT, 0x254, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  639. { HI3670_CLK_DIV_UFS_SUBSYS, "clk_div_ufs_subsys", "clk_mux_ufs_subsys",
  640. CLK_SET_RATE_PARENT, 0x274, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  641. { HI3670_CLK_DIV_IOPERI, "clk_div_ioperi", "clk_andgt_ioperi",
  642. CLK_SET_RATE_PARENT, 0x270, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  643. { HI3670_CLK_DIV_CLKOUT0_TCXO, "clk_div_clkout0_tcxo", "clkin_sys",
  644. CLK_SET_RATE_PARENT, 0x254, 6, 3, CLK_DIVIDER_HIWORD_MASK, },
  645. { HI3670_CLK_DIV_CLKOUT1_TCXO, "clk_div_clkout1_tcxo", "clkin_sys",
  646. CLK_SET_RATE_PARENT, 0x254, 9, 3, CLK_DIVIDER_HIWORD_MASK, },
  647. { HI3670_CLK_ASP_SUBSYS_PERI_DIV, "clk_asp_subsys_peri_div", "clkandgt_asp_subsys_peri",
  648. CLK_SET_RATE_PARENT, 0x268, 0, 3, CLK_DIVIDER_HIWORD_MASK, },
  649. { HI3670_CLK_DIV_ASP_SUBSYS, "clk_div_asp_subsys", "clk_angt_asp_subsys",
  650. CLK_SET_RATE_PARENT, 0x250, 0, 3, CLK_DIVIDER_HIWORD_MASK, },
  651. };
  652. /* clk_iomcu */
  653. static const struct hisi_fixed_factor_clock hi3670_iomcu_fixed_factor_clks[] = {
  654. { HI3670_CLK_GATE_I2C0, "clk_gate_i2c0", "clk_i2c0_gate_iomcu", 1, 4, 0, },
  655. { HI3670_CLK_GATE_I2C1, "clk_gate_i2c1", "clk_i2c1_gate_iomcu", 1, 4, 0, },
  656. { HI3670_CLK_GATE_I2C2, "clk_gate_i2c2", "clk_i2c2_gate_iomcu", 1, 4, 0, },
  657. { HI3670_CLK_GATE_SPI0, "clk_gate_spi0", "clk_spi0_gate_iomcu", 1, 1, 0, },
  658. { HI3670_CLK_GATE_SPI2, "clk_gate_spi2", "clk_spi2_gate_iomcu", 1, 1, 0, },
  659. { HI3670_CLK_GATE_UART3, "clk_gate_uart3", "clk_uart3_gate_iomcu", 1, 16, 0, },
  660. };
  661. static const struct hisi_gate_clock hi3670_iomcu_gate_sep_clks[] = {
  662. { HI3670_CLK_I2C0_GATE_IOMCU, "clk_i2c0_gate_iomcu", "clk_fll_src",
  663. CLK_SET_RATE_PARENT, 0x10, 3, 0, },
  664. { HI3670_CLK_I2C1_GATE_IOMCU, "clk_i2c1_gate_iomcu", "clk_fll_src",
  665. CLK_SET_RATE_PARENT, 0x10, 4, 0, },
  666. { HI3670_CLK_I2C2_GATE_IOMCU, "clk_i2c2_gate_iomcu", "clk_fll_src",
  667. CLK_SET_RATE_PARENT, 0x10, 5, 0, },
  668. { HI3670_CLK_SPI0_GATE_IOMCU, "clk_spi0_gate_iomcu", "clk_fll_src",
  669. CLK_SET_RATE_PARENT, 0x10, 10, 0, },
  670. { HI3670_CLK_SPI2_GATE_IOMCU, "clk_spi2_gate_iomcu", "clk_fll_src",
  671. CLK_SET_RATE_PARENT, 0x10, 30, 0, },
  672. { HI3670_CLK_UART3_GATE_IOMCU, "clk_uart3_gate_iomcu", "clk_gate_iomcu_peri0",
  673. CLK_SET_RATE_PARENT, 0x10, 11, 0, },
  674. { HI3670_CLK_GATE_PERI0_IOMCU, "clk_gate_iomcu_peri0", "clk_ppll0",
  675. CLK_SET_RATE_PARENT, 0x90, 0, 0, },
  676. };
  677. /* clk_media1 */
  678. static const struct hisi_gate_clock hi3670_media1_gate_sep_clks[] = {
  679. { HI3670_ACLK_GATE_NOC_DSS, "aclk_gate_noc_dss", "aclk_gate_disp_noc_subsys",
  680. CLK_SET_RATE_PARENT, 0x10, 21, 0, },
  681. { HI3670_PCLK_GATE_NOC_DSS_CFG, "pclk_gate_noc_dss_cfg", "pclk_gate_disp_noc_subsys",
  682. CLK_SET_RATE_PARENT, 0x10, 22, 0, },
  683. { HI3670_PCLK_GATE_MMBUF_CFG, "pclk_gate_mmbuf_cfg", "pclk_gate_disp_noc_subsys",
  684. CLK_SET_RATE_PARENT, 0x20, 5, 0, },
  685. { HI3670_PCLK_GATE_DISP_NOC_SUBSYS, "pclk_gate_disp_noc_subsys", "clk_div_sysbus",
  686. CLK_SET_RATE_PARENT, 0x10, 18, 0, },
  687. { HI3670_ACLK_GATE_DISP_NOC_SUBSYS, "aclk_gate_disp_noc_subsys", "clk_gate_vivobusfreq",
  688. CLK_SET_RATE_PARENT, 0x10, 17, 0, },
  689. { HI3670_PCLK_GATE_DSS, "pclk_gate_dss", "pclk_gate_disp_noc_subsys",
  690. CLK_SET_RATE_PARENT, 0x00, 14, 0, },
  691. { HI3670_ACLK_GATE_DSS, "aclk_gate_dss", "aclk_gate_disp_noc_subsys",
  692. CLK_SET_RATE_PARENT, 0x00, 19, 0, },
  693. { HI3670_CLK_GATE_VIVOBUSFREQ, "clk_gate_vivobusfreq", "clk_div_vivobus",
  694. CLK_SET_RATE_PARENT, 0x00, 18, 0, },
  695. { HI3670_CLK_GATE_EDC0, "clk_gate_edc0", "clk_div_edc0",
  696. CLK_SET_RATE_PARENT, 0x00, 15, 0, },
  697. { HI3670_CLK_GATE_LDI0, "clk_gate_ldi0", "clk_div_ldi0",
  698. CLK_SET_RATE_PARENT, 0x00, 16, 0, },
  699. { HI3670_CLK_GATE_LDI1FREQ, "clk_gate_ldi1freq", "clk_div_ldi1",
  700. CLK_SET_RATE_PARENT, 0x00, 17, 0, },
  701. { HI3670_CLK_GATE_BRG, "clk_gate_brg", "clk_media_common_div",
  702. CLK_SET_RATE_PARENT, 0x00, 29, 0, },
  703. { HI3670_ACLK_GATE_ASC, "aclk_gate_asc", "clk_gate_mmbuf",
  704. CLK_SET_RATE_PARENT, 0x20, 3, 0, },
  705. { HI3670_CLK_GATE_DSS_AXI_MM, "clk_gate_dss_axi_mm", "clk_gate_mmbuf",
  706. CLK_SET_RATE_PARENT, 0x20, 4, 0, },
  707. { HI3670_CLK_GATE_MMBUF, "clk_gate_mmbuf", "aclk_div_mmbuf",
  708. CLK_SET_RATE_PARENT, 0x20, 0, 0, },
  709. { HI3670_PCLK_GATE_MMBUF, "pclk_gate_mmbuf", "pclk_div_mmbuf",
  710. CLK_SET_RATE_PARENT, 0x20, 1, 0, },
  711. { HI3670_CLK_GATE_ATDIV_VIVO, "clk_gate_atdiv_vivo", "clk_div_vivobus",
  712. CLK_SET_RATE_PARENT, 0x010, 1, 0, },
  713. };
  714. static const struct hisi_gate_clock hi3670_media1_gate_clks[] = {
  715. { HI3670_CLK_GATE_VIVOBUS_ANDGT, "clk_gate_vivobus_andgt", "clk_mux_vivobus",
  716. CLK_SET_RATE_PARENT, 0x84, 3, CLK_GATE_HIWORD_MASK, },
  717. { HI3670_CLK_ANDGT_EDC0, "clk_andgt_edc0", "clk_mux_edc0",
  718. CLK_SET_RATE_PARENT, 0x84, 7, CLK_GATE_HIWORD_MASK, },
  719. { HI3670_CLK_ANDGT_LDI0, "clk_andgt_ldi0", "clk_mux_ldi0",
  720. CLK_SET_RATE_PARENT, 0x84, 9, CLK_GATE_HIWORD_MASK, },
  721. { HI3670_CLK_ANDGT_LDI1, "clk_andgt_ldi1", "clk_mux_ldi1",
  722. CLK_SET_RATE_PARENT, 0x84, 8, CLK_GATE_HIWORD_MASK, },
  723. { HI3670_CLK_MMBUF_PLL_ANDGT, "clk_mmbuf_pll_andgt", "clk_sw_mmbuf",
  724. CLK_SET_RATE_PARENT, 0x84, 14, CLK_GATE_HIWORD_MASK, },
  725. { HI3670_PCLK_MMBUF_ANDGT, "pclk_mmbuf_andgt", "aclk_div_mmbuf",
  726. CLK_SET_RATE_PARENT, 0x84, 15, CLK_GATE_HIWORD_MASK, },
  727. };
  728. static const char *const
  729. clk_mux_vivobus_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
  730. "clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
  731. "clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
  732. "clk_invalid", "clk_invalid", "clk_invalid",
  733. "clk_invalid", "clk_invalid", "clk_invalid",
  734. "clk_invalid", };
  735. static const char *const
  736. clk_mux_edc0_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
  737. "clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
  738. "clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
  739. "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
  740. "clk_invalid", "clk_invalid", "clk_invalid", };
  741. static const char *const
  742. clk_mux_ldi0_p[] = { "clk_invalid", "clk_gate_ppll7_media",
  743. "clk_gate_ppll0_media", "clk_invalid",
  744. "clk_gate_ppll2_media", "clk_invalid", "clk_invalid",
  745. "clk_invalid", "clk_gate_ppll3_media", "clk_invalid",
  746. "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
  747. "clk_invalid", "clk_invalid", };
  748. static const char *const
  749. clk_mux_ldi1_p[] = { "clk_invalid", "clk_gate_ppll7_media",
  750. "clk_gate_ppll0_media", "clk_invalid",
  751. "clk_gate_ppll2_media", "clk_invalid", "clk_invalid",
  752. "clk_invalid", "clk_gate_ppll3_media", "clk_invalid",
  753. "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
  754. "clk_invalid", "clk_invalid", };
  755. static const char *const
  756. clk_sw_mmbuf_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
  757. "clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
  758. "clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
  759. "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
  760. "clk_invalid", "clk_invalid", "clk_invalid", };
  761. static const struct hisi_mux_clock hi3670_media1_mux_clks[] = {
  762. { HI3670_CLK_MUX_VIVOBUS, "clk_mux_vivobus", clk_mux_vivobus_p,
  763. ARRAY_SIZE(clk_mux_vivobus_p), CLK_SET_RATE_PARENT,
  764. 0x74, 6, 4, CLK_MUX_HIWORD_MASK, },
  765. { HI3670_CLK_MUX_EDC0, "clk_mux_edc0", clk_mux_edc0_p,
  766. ARRAY_SIZE(clk_mux_edc0_p), CLK_SET_RATE_PARENT,
  767. 0x68, 6, 4, CLK_MUX_HIWORD_MASK, },
  768. { HI3670_CLK_MUX_LDI0, "clk_mux_ldi0", clk_mux_ldi0_p,
  769. ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT,
  770. 0x60, 6, 4, CLK_MUX_HIWORD_MASK, },
  771. { HI3670_CLK_MUX_LDI1, "clk_mux_ldi1", clk_mux_ldi1_p,
  772. ARRAY_SIZE(clk_mux_ldi1_p), CLK_SET_RATE_PARENT,
  773. 0x64, 6, 4, CLK_MUX_HIWORD_MASK, },
  774. { HI3670_CLK_SW_MMBUF, "clk_sw_mmbuf", clk_sw_mmbuf_p,
  775. ARRAY_SIZE(clk_sw_mmbuf_p), CLK_SET_RATE_PARENT,
  776. 0x88, 0, 4, CLK_MUX_HIWORD_MASK, },
  777. };
  778. static const struct hisi_divider_clock hi3670_media1_divider_clks[] = {
  779. { HI3670_CLK_DIV_VIVOBUS, "clk_div_vivobus", "clk_gate_vivobus_andgt",
  780. CLK_SET_RATE_PARENT, 0x74, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  781. { HI3670_CLK_DIV_EDC0, "clk_div_edc0", "clk_andgt_edc0",
  782. CLK_SET_RATE_PARENT, 0x68, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  783. { HI3670_CLK_DIV_LDI0, "clk_div_ldi0", "clk_andgt_ldi0",
  784. CLK_SET_RATE_PARENT, 0x60, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  785. { HI3670_CLK_DIV_LDI1, "clk_div_ldi1", "clk_andgt_ldi1",
  786. CLK_SET_RATE_PARENT, 0x64, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  787. { HI3670_ACLK_DIV_MMBUF, "aclk_div_mmbuf", "clk_mmbuf_pll_andgt",
  788. CLK_SET_RATE_PARENT, 0x7C, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
  789. { HI3670_PCLK_DIV_MMBUF, "pclk_div_mmbuf", "pclk_mmbuf_andgt",
  790. CLK_SET_RATE_PARENT, 0x78, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
  791. };
  792. /* clk_media2 */
  793. static const struct hisi_gate_clock hi3670_media2_gate_sep_clks[] = {
  794. { HI3670_CLK_GATE_VDECFREQ, "clk_gate_vdecfreq", "clk_div_vdec",
  795. CLK_SET_RATE_PARENT, 0x00, 8, 0, },
  796. { HI3670_CLK_GATE_VENCFREQ, "clk_gate_vencfreq", "clk_div_venc",
  797. CLK_SET_RATE_PARENT, 0x00, 5, 0, },
  798. { HI3670_CLK_GATE_ICSFREQ, "clk_gate_icsfreq", "clk_div_ics",
  799. CLK_SET_RATE_PARENT, 0x00, 2, 0, },
  800. };
  801. static void hi3670_clk_crgctrl_init(struct device_node *np)
  802. {
  803. struct hisi_clock_data *clk_data;
  804. int nr = ARRAY_SIZE(hi3670_fixed_rate_clks) +
  805. ARRAY_SIZE(hi3670_crgctrl_gate_sep_clks) +
  806. ARRAY_SIZE(hi3670_crgctrl_gate_clks) +
  807. ARRAY_SIZE(hi3670_crgctrl_mux_clks) +
  808. ARRAY_SIZE(hi3670_crg_fixed_factor_clks) +
  809. ARRAY_SIZE(hi3670_crgctrl_divider_clks);
  810. clk_data = hisi_clk_init(np, nr);
  811. if (!clk_data)
  812. return;
  813. hisi_clk_register_fixed_rate(hi3670_fixed_rate_clks,
  814. ARRAY_SIZE(hi3670_fixed_rate_clks),
  815. clk_data);
  816. hisi_clk_register_gate_sep(hi3670_crgctrl_gate_sep_clks,
  817. ARRAY_SIZE(hi3670_crgctrl_gate_sep_clks),
  818. clk_data);
  819. hisi_clk_register_gate(hi3670_crgctrl_gate_clks,
  820. ARRAY_SIZE(hi3670_crgctrl_gate_clks),
  821. clk_data);
  822. hisi_clk_register_mux(hi3670_crgctrl_mux_clks,
  823. ARRAY_SIZE(hi3670_crgctrl_mux_clks),
  824. clk_data);
  825. hisi_clk_register_fixed_factor(hi3670_crg_fixed_factor_clks,
  826. ARRAY_SIZE(hi3670_crg_fixed_factor_clks),
  827. clk_data);
  828. hisi_clk_register_divider(hi3670_crgctrl_divider_clks,
  829. ARRAY_SIZE(hi3670_crgctrl_divider_clks),
  830. clk_data);
  831. }
  832. static void hi3670_clk_pctrl_init(struct device_node *np)
  833. {
  834. struct hisi_clock_data *clk_data;
  835. int nr = ARRAY_SIZE(hi3670_pctrl_gate_clks);
  836. clk_data = hisi_clk_init(np, nr);
  837. if (!clk_data)
  838. return;
  839. hisi_clk_register_gate(hi3670_pctrl_gate_clks,
  840. ARRAY_SIZE(hi3670_pctrl_gate_clks), clk_data);
  841. }
  842. static void hi3670_clk_pmuctrl_init(struct device_node *np)
  843. {
  844. struct hisi_clock_data *clk_data;
  845. int nr = ARRAY_SIZE(hi3670_pmu_gate_clks);
  846. clk_data = hisi_clk_init(np, nr);
  847. if (!clk_data)
  848. return;
  849. hisi_clk_register_gate(hi3670_pmu_gate_clks,
  850. ARRAY_SIZE(hi3670_pmu_gate_clks), clk_data);
  851. }
  852. static void hi3670_clk_sctrl_init(struct device_node *np)
  853. {
  854. struct hisi_clock_data *clk_data;
  855. int nr = ARRAY_SIZE(hi3670_sctrl_gate_sep_clks) +
  856. ARRAY_SIZE(hi3670_sctrl_gate_clks) +
  857. ARRAY_SIZE(hi3670_sctrl_mux_clks) +
  858. ARRAY_SIZE(hi3670_sctrl_divider_clks);
  859. clk_data = hisi_clk_init(np, nr);
  860. if (!clk_data)
  861. return;
  862. hisi_clk_register_gate_sep(hi3670_sctrl_gate_sep_clks,
  863. ARRAY_SIZE(hi3670_sctrl_gate_sep_clks),
  864. clk_data);
  865. hisi_clk_register_gate(hi3670_sctrl_gate_clks,
  866. ARRAY_SIZE(hi3670_sctrl_gate_clks),
  867. clk_data);
  868. hisi_clk_register_mux(hi3670_sctrl_mux_clks,
  869. ARRAY_SIZE(hi3670_sctrl_mux_clks),
  870. clk_data);
  871. hisi_clk_register_divider(hi3670_sctrl_divider_clks,
  872. ARRAY_SIZE(hi3670_sctrl_divider_clks),
  873. clk_data);
  874. }
  875. static void hi3670_clk_iomcu_init(struct device_node *np)
  876. {
  877. struct hisi_clock_data *clk_data;
  878. int nr = ARRAY_SIZE(hi3670_iomcu_gate_sep_clks) +
  879. ARRAY_SIZE(hi3670_iomcu_fixed_factor_clks);
  880. clk_data = hisi_clk_init(np, nr);
  881. if (!clk_data)
  882. return;
  883. hisi_clk_register_gate(hi3670_iomcu_gate_sep_clks,
  884. ARRAY_SIZE(hi3670_iomcu_gate_sep_clks), clk_data);
  885. hisi_clk_register_fixed_factor(hi3670_iomcu_fixed_factor_clks,
  886. ARRAY_SIZE(hi3670_iomcu_fixed_factor_clks),
  887. clk_data);
  888. }
  889. static void hi3670_clk_media1_init(struct device_node *np)
  890. {
  891. struct hisi_clock_data *clk_data;
  892. int nr = ARRAY_SIZE(hi3670_media1_gate_sep_clks) +
  893. ARRAY_SIZE(hi3670_media1_gate_clks) +
  894. ARRAY_SIZE(hi3670_media1_mux_clks) +
  895. ARRAY_SIZE(hi3670_media1_divider_clks);
  896. clk_data = hisi_clk_init(np, nr);
  897. if (!clk_data)
  898. return;
  899. hisi_clk_register_gate_sep(hi3670_media1_gate_sep_clks,
  900. ARRAY_SIZE(hi3670_media1_gate_sep_clks),
  901. clk_data);
  902. hisi_clk_register_gate(hi3670_media1_gate_clks,
  903. ARRAY_SIZE(hi3670_media1_gate_clks),
  904. clk_data);
  905. hisi_clk_register_mux(hi3670_media1_mux_clks,
  906. ARRAY_SIZE(hi3670_media1_mux_clks),
  907. clk_data);
  908. hisi_clk_register_divider(hi3670_media1_divider_clks,
  909. ARRAY_SIZE(hi3670_media1_divider_clks),
  910. clk_data);
  911. }
  912. static void hi3670_clk_media2_init(struct device_node *np)
  913. {
  914. struct hisi_clock_data *clk_data;
  915. int nr = ARRAY_SIZE(hi3670_media2_gate_sep_clks);
  916. clk_data = hisi_clk_init(np, nr);
  917. if (!clk_data)
  918. return;
  919. hisi_clk_register_gate_sep(hi3670_media2_gate_sep_clks,
  920. ARRAY_SIZE(hi3670_media2_gate_sep_clks),
  921. clk_data);
  922. }
  923. static const struct of_device_id hi3670_clk_match_table[] = {
  924. { .compatible = "hisilicon,hi3670-crgctrl",
  925. .data = hi3670_clk_crgctrl_init },
  926. { .compatible = "hisilicon,hi3670-pctrl",
  927. .data = hi3670_clk_pctrl_init },
  928. { .compatible = "hisilicon,hi3670-pmuctrl",
  929. .data = hi3670_clk_pmuctrl_init },
  930. { .compatible = "hisilicon,hi3670-sctrl",
  931. .data = hi3670_clk_sctrl_init },
  932. { .compatible = "hisilicon,hi3670-iomcu",
  933. .data = hi3670_clk_iomcu_init },
  934. { .compatible = "hisilicon,hi3670-media1-crg",
  935. .data = hi3670_clk_media1_init },
  936. { .compatible = "hisilicon,hi3670-media2-crg",
  937. .data = hi3670_clk_media2_init },
  938. { }
  939. };
  940. static int hi3670_clk_probe(struct platform_device *pdev)
  941. {
  942. struct device *dev = &pdev->dev;
  943. struct device_node *np = pdev->dev.of_node;
  944. void (*init_func)(struct device_node *np);
  945. init_func = of_device_get_match_data(dev);
  946. if (!init_func)
  947. return -ENODEV;
  948. init_func(np);
  949. return 0;
  950. }
  951. static struct platform_driver hi3670_clk_driver = {
  952. .probe = hi3670_clk_probe,
  953. .driver = {
  954. .name = "hi3670-clk",
  955. .of_match_table = hi3670_clk_match_table,
  956. },
  957. };
  958. static int __init hi3670_clk_init(void)
  959. {
  960. return platform_driver_register(&hi3670_clk_driver);
  961. }
  962. core_initcall(hi3670_clk_init);