clk-renesas-pcie.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Driver for Renesas 9-series PCIe clock generator driver
  4. *
  5. * The following series can be supported:
  6. * - 9FGV/9DBV/9DMV/9FGL/9DML/9QXL/9SQ
  7. * Currently supported:
  8. * - 9FGV0241
  9. *
  10. * Copyright (C) 2022 Marek Vasut <[email protected]>
  11. */
  12. #include <linux/clk-provider.h>
  13. #include <linux/i2c.h>
  14. #include <linux/mod_devicetable.h>
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/regmap.h>
  18. #define RS9_REG_OE 0x0
  19. #define RS9_REG_OE_DIF_OE(n) BIT((n) + 1)
  20. #define RS9_REG_SS 0x1
  21. #define RS9_REG_SS_AMP_0V6 0x0
  22. #define RS9_REG_SS_AMP_0V7 0x1
  23. #define RS9_REG_SS_AMP_0V8 0x2
  24. #define RS9_REG_SS_AMP_0V9 0x3
  25. #define RS9_REG_SS_AMP_MASK 0x3
  26. #define RS9_REG_SS_SSC_100 0
  27. #define RS9_REG_SS_SSC_M025 (1 << 3)
  28. #define RS9_REG_SS_SSC_M050 (3 << 3)
  29. #define RS9_REG_SS_SSC_MASK (3 << 3)
  30. #define RS9_REG_SS_SSC_LOCK BIT(5)
  31. #define RS9_REG_SR 0x2
  32. #define RS9_REG_SR_2V0_DIF(n) 0
  33. #define RS9_REG_SR_3V0_DIF(n) BIT((n) + 1)
  34. #define RS9_REG_SR_DIF_MASK(n) BIT((n) + 1)
  35. #define RS9_REG_REF 0x3
  36. #define RS9_REG_REF_OE BIT(4)
  37. #define RS9_REG_REF_OD BIT(5)
  38. #define RS9_REG_REF_SR_SLOWEST 0
  39. #define RS9_REG_REF_SR_SLOW (1 << 6)
  40. #define RS9_REG_REF_SR_FAST (2 << 6)
  41. #define RS9_REG_REF_SR_FASTER (3 << 6)
  42. #define RS9_REG_VID 0x5
  43. #define RS9_REG_DID 0x6
  44. #define RS9_REG_BCP 0x7
  45. /* Supported Renesas 9-series models. */
  46. enum rs9_model {
  47. RENESAS_9FGV0241,
  48. };
  49. /* Structure to describe features of a particular 9-series model */
  50. struct rs9_chip_info {
  51. const enum rs9_model model;
  52. unsigned int num_clks;
  53. };
  54. struct rs9_driver_data {
  55. struct i2c_client *client;
  56. struct regmap *regmap;
  57. const struct rs9_chip_info *chip_info;
  58. struct clk *pin_xin;
  59. struct clk_hw *clk_dif[2];
  60. u8 pll_amplitude;
  61. u8 pll_ssc;
  62. u8 clk_dif_sr;
  63. };
  64. /*
  65. * Renesas 9-series i2c regmap
  66. */
  67. static const struct regmap_range rs9_readable_ranges[] = {
  68. regmap_reg_range(RS9_REG_OE, RS9_REG_REF),
  69. regmap_reg_range(RS9_REG_VID, RS9_REG_BCP),
  70. };
  71. static const struct regmap_access_table rs9_readable_table = {
  72. .yes_ranges = rs9_readable_ranges,
  73. .n_yes_ranges = ARRAY_SIZE(rs9_readable_ranges),
  74. };
  75. static const struct regmap_range rs9_writeable_ranges[] = {
  76. regmap_reg_range(RS9_REG_OE, RS9_REG_REF),
  77. regmap_reg_range(RS9_REG_BCP, RS9_REG_BCP),
  78. };
  79. static const struct regmap_access_table rs9_writeable_table = {
  80. .yes_ranges = rs9_writeable_ranges,
  81. .n_yes_ranges = ARRAY_SIZE(rs9_writeable_ranges),
  82. };
  83. static int rs9_regmap_i2c_write(void *context,
  84. unsigned int reg, unsigned int val)
  85. {
  86. struct i2c_client *i2c = context;
  87. const u8 data[3] = { reg, 1, val };
  88. const int count = ARRAY_SIZE(data);
  89. int ret;
  90. ret = i2c_master_send(i2c, data, count);
  91. if (ret == count)
  92. return 0;
  93. else if (ret < 0)
  94. return ret;
  95. else
  96. return -EIO;
  97. }
  98. static int rs9_regmap_i2c_read(void *context,
  99. unsigned int reg, unsigned int *val)
  100. {
  101. struct i2c_client *i2c = context;
  102. struct i2c_msg xfer[2];
  103. u8 txdata = reg;
  104. u8 rxdata[2];
  105. int ret;
  106. xfer[0].addr = i2c->addr;
  107. xfer[0].flags = 0;
  108. xfer[0].len = 1;
  109. xfer[0].buf = (void *)&txdata;
  110. xfer[1].addr = i2c->addr;
  111. xfer[1].flags = I2C_M_RD;
  112. xfer[1].len = 2;
  113. xfer[1].buf = (void *)rxdata;
  114. ret = i2c_transfer(i2c->adapter, xfer, 2);
  115. if (ret < 0)
  116. return ret;
  117. if (ret != 2)
  118. return -EIO;
  119. /*
  120. * Byte 0 is transfer length, which is always 1 due
  121. * to BCP register programming to 1 in rs9_probe(),
  122. * ignore it and use data from Byte 1.
  123. */
  124. *val = rxdata[1];
  125. return 0;
  126. }
  127. static const struct regmap_config rs9_regmap_config = {
  128. .reg_bits = 8,
  129. .val_bits = 8,
  130. .cache_type = REGCACHE_FLAT,
  131. .max_register = RS9_REG_BCP,
  132. .num_reg_defaults_raw = 0x8,
  133. .rd_table = &rs9_readable_table,
  134. .wr_table = &rs9_writeable_table,
  135. .reg_write = rs9_regmap_i2c_write,
  136. .reg_read = rs9_regmap_i2c_read,
  137. };
  138. static int rs9_get_output_config(struct rs9_driver_data *rs9, int idx)
  139. {
  140. struct i2c_client *client = rs9->client;
  141. unsigned char name[5] = "DIF0";
  142. struct device_node *np;
  143. int ret;
  144. u32 sr;
  145. /* Set defaults */
  146. rs9->clk_dif_sr &= ~RS9_REG_SR_DIF_MASK(idx);
  147. rs9->clk_dif_sr |= RS9_REG_SR_3V0_DIF(idx);
  148. snprintf(name, 5, "DIF%d", idx);
  149. np = of_get_child_by_name(client->dev.of_node, name);
  150. if (!np)
  151. return 0;
  152. /* Output clock slew rate */
  153. ret = of_property_read_u32(np, "renesas,slew-rate", &sr);
  154. of_node_put(np);
  155. if (!ret) {
  156. if (sr == 2000000) { /* 2V/ns */
  157. rs9->clk_dif_sr &= ~RS9_REG_SR_DIF_MASK(idx);
  158. rs9->clk_dif_sr |= RS9_REG_SR_2V0_DIF(idx);
  159. } else if (sr == 3000000) { /* 3V/ns (default) */
  160. rs9->clk_dif_sr &= ~RS9_REG_SR_DIF_MASK(idx);
  161. rs9->clk_dif_sr |= RS9_REG_SR_3V0_DIF(idx);
  162. } else
  163. ret = dev_err_probe(&client->dev, -EINVAL,
  164. "Invalid renesas,slew-rate value\n");
  165. }
  166. return ret;
  167. }
  168. static int rs9_get_common_config(struct rs9_driver_data *rs9)
  169. {
  170. struct i2c_client *client = rs9->client;
  171. struct device_node *np = client->dev.of_node;
  172. unsigned int amp, ssc;
  173. int ret;
  174. /* Set defaults */
  175. rs9->pll_amplitude = RS9_REG_SS_AMP_0V7;
  176. rs9->pll_ssc = RS9_REG_SS_SSC_100;
  177. /* Output clock amplitude */
  178. ret = of_property_read_u32(np, "renesas,out-amplitude-microvolt",
  179. &amp);
  180. if (!ret) {
  181. if (amp == 600000) /* 0.6V */
  182. rs9->pll_amplitude = RS9_REG_SS_AMP_0V6;
  183. else if (amp == 700000) /* 0.7V (default) */
  184. rs9->pll_amplitude = RS9_REG_SS_AMP_0V7;
  185. else if (amp == 800000) /* 0.8V */
  186. rs9->pll_amplitude = RS9_REG_SS_AMP_0V8;
  187. else if (amp == 900000) /* 0.9V */
  188. rs9->pll_amplitude = RS9_REG_SS_AMP_0V9;
  189. else
  190. return dev_err_probe(&client->dev, -EINVAL,
  191. "Invalid renesas,out-amplitude-microvolt value\n");
  192. }
  193. /* Output clock spread spectrum */
  194. ret = of_property_read_u32(np, "renesas,out-spread-spectrum", &ssc);
  195. if (!ret) {
  196. if (ssc == 100000) /* 100% ... no spread (default) */
  197. rs9->pll_ssc = RS9_REG_SS_SSC_100;
  198. else if (ssc == 99750) /* -0.25% ... down spread */
  199. rs9->pll_ssc = RS9_REG_SS_SSC_M025;
  200. else if (ssc == 99500) /* -0.50% ... down spread */
  201. rs9->pll_ssc = RS9_REG_SS_SSC_M050;
  202. else
  203. return dev_err_probe(&client->dev, -EINVAL,
  204. "Invalid renesas,out-spread-spectrum value\n");
  205. }
  206. return 0;
  207. }
  208. static void rs9_update_config(struct rs9_driver_data *rs9)
  209. {
  210. int i;
  211. /* If amplitude is non-default, update it. */
  212. if (rs9->pll_amplitude != RS9_REG_SS_AMP_0V7) {
  213. regmap_update_bits(rs9->regmap, RS9_REG_SS, RS9_REG_SS_AMP_MASK,
  214. rs9->pll_amplitude);
  215. }
  216. /* If SSC is non-default, update it. */
  217. if (rs9->pll_ssc != RS9_REG_SS_SSC_100) {
  218. regmap_update_bits(rs9->regmap, RS9_REG_SS, RS9_REG_SS_SSC_MASK,
  219. rs9->pll_ssc);
  220. }
  221. for (i = 0; i < rs9->chip_info->num_clks; i++) {
  222. if (rs9->clk_dif_sr & RS9_REG_SR_3V0_DIF(i))
  223. continue;
  224. regmap_update_bits(rs9->regmap, RS9_REG_SR, RS9_REG_SR_3V0_DIF(i),
  225. rs9->clk_dif_sr & RS9_REG_SR_3V0_DIF(i));
  226. }
  227. }
  228. static struct clk_hw *
  229. rs9_of_clk_get(struct of_phandle_args *clkspec, void *data)
  230. {
  231. struct rs9_driver_data *rs9 = data;
  232. unsigned int idx = clkspec->args[0];
  233. return rs9->clk_dif[idx];
  234. }
  235. static int rs9_probe(struct i2c_client *client)
  236. {
  237. unsigned char name[5] = "DIF0";
  238. struct rs9_driver_data *rs9;
  239. struct clk_hw *hw;
  240. int i, ret;
  241. rs9 = devm_kzalloc(&client->dev, sizeof(*rs9), GFP_KERNEL);
  242. if (!rs9)
  243. return -ENOMEM;
  244. i2c_set_clientdata(client, rs9);
  245. rs9->client = client;
  246. rs9->chip_info = device_get_match_data(&client->dev);
  247. if (!rs9->chip_info)
  248. return -EINVAL;
  249. /* Fetch common configuration from DT (if specified) */
  250. ret = rs9_get_common_config(rs9);
  251. if (ret)
  252. return ret;
  253. /* Fetch DIFx output configuration from DT (if specified) */
  254. for (i = 0; i < rs9->chip_info->num_clks; i++) {
  255. ret = rs9_get_output_config(rs9, i);
  256. if (ret)
  257. return ret;
  258. }
  259. rs9->regmap = devm_regmap_init(&client->dev, NULL,
  260. client, &rs9_regmap_config);
  261. if (IS_ERR(rs9->regmap))
  262. return dev_err_probe(&client->dev, PTR_ERR(rs9->regmap),
  263. "Failed to allocate register map\n");
  264. /* Always read back 1 Byte via I2C */
  265. ret = regmap_write(rs9->regmap, RS9_REG_BCP, 1);
  266. if (ret < 0)
  267. return ret;
  268. /* Register clock */
  269. for (i = 0; i < rs9->chip_info->num_clks; i++) {
  270. snprintf(name, 5, "DIF%d", i);
  271. hw = devm_clk_hw_register_fixed_factor_index(&client->dev, name,
  272. 0, 0, 4, 1);
  273. if (IS_ERR(hw))
  274. return PTR_ERR(hw);
  275. rs9->clk_dif[i] = hw;
  276. }
  277. ret = devm_of_clk_add_hw_provider(&client->dev, rs9_of_clk_get, rs9);
  278. if (!ret)
  279. rs9_update_config(rs9);
  280. return ret;
  281. }
  282. static int __maybe_unused rs9_suspend(struct device *dev)
  283. {
  284. struct rs9_driver_data *rs9 = dev_get_drvdata(dev);
  285. regcache_cache_only(rs9->regmap, true);
  286. regcache_mark_dirty(rs9->regmap);
  287. return 0;
  288. }
  289. static int __maybe_unused rs9_resume(struct device *dev)
  290. {
  291. struct rs9_driver_data *rs9 = dev_get_drvdata(dev);
  292. int ret;
  293. regcache_cache_only(rs9->regmap, false);
  294. ret = regcache_sync(rs9->regmap);
  295. if (ret)
  296. dev_err(dev, "Failed to restore register map: %d\n", ret);
  297. return ret;
  298. }
  299. static const struct rs9_chip_info renesas_9fgv0241_info = {
  300. .model = RENESAS_9FGV0241,
  301. .num_clks = 2,
  302. };
  303. static const struct i2c_device_id rs9_id[] = {
  304. { "9fgv0241", .driver_data = (kernel_ulong_t)&renesas_9fgv0241_info },
  305. { }
  306. };
  307. MODULE_DEVICE_TABLE(i2c, rs9_id);
  308. static const struct of_device_id clk_rs9_of_match[] = {
  309. { .compatible = "renesas,9fgv0241", .data = &renesas_9fgv0241_info },
  310. { }
  311. };
  312. MODULE_DEVICE_TABLE(of, clk_rs9_of_match);
  313. static SIMPLE_DEV_PM_OPS(rs9_pm_ops, rs9_suspend, rs9_resume);
  314. static struct i2c_driver rs9_driver = {
  315. .driver = {
  316. .name = "clk-renesas-pcie-9series",
  317. .pm = &rs9_pm_ops,
  318. .of_match_table = clk_rs9_of_match,
  319. },
  320. .probe_new = rs9_probe,
  321. .id_table = rs9_id,
  322. };
  323. module_i2c_driver(rs9_driver);
  324. MODULE_AUTHOR("Marek Vasut <[email protected]>");
  325. MODULE_DESCRIPTION("Renesas 9-series PCIe clock generator driver");
  326. MODULE_LICENSE("GPL");