pmc.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * drivers/clk/at91/pmc.h
  4. *
  5. * Copyright (C) 2013 Boris BREZILLON <[email protected]>
  6. */
  7. #ifndef __PMC_H_
  8. #define __PMC_H_
  9. #include <linux/io.h>
  10. #include <linux/irqdomain.h>
  11. #include <linux/regmap.h>
  12. #include <linux/spinlock.h>
  13. #include <dt-bindings/clock/at91.h>
  14. extern spinlock_t pmc_pcr_lock;
  15. struct pmc_data {
  16. unsigned int ncore;
  17. struct clk_hw **chws;
  18. unsigned int nsystem;
  19. struct clk_hw **shws;
  20. unsigned int nperiph;
  21. struct clk_hw **phws;
  22. unsigned int ngck;
  23. struct clk_hw **ghws;
  24. unsigned int npck;
  25. struct clk_hw **pchws;
  26. struct clk_hw *hwtable[];
  27. };
  28. struct clk_range {
  29. unsigned long min;
  30. unsigned long max;
  31. };
  32. #define CLK_RANGE(MIN, MAX) {.min = MIN, .max = MAX,}
  33. struct clk_master_layout {
  34. u32 offset;
  35. u32 mask;
  36. u8 pres_shift;
  37. };
  38. extern const struct clk_master_layout at91rm9200_master_layout;
  39. extern const struct clk_master_layout at91sam9x5_master_layout;
  40. struct clk_master_characteristics {
  41. struct clk_range output;
  42. u32 divisors[5];
  43. u8 have_div3_pres;
  44. };
  45. struct clk_pll_layout {
  46. u32 pllr_mask;
  47. u32 mul_mask;
  48. u32 frac_mask;
  49. u32 div_mask;
  50. u32 endiv_mask;
  51. u8 mul_shift;
  52. u8 frac_shift;
  53. u8 div_shift;
  54. u8 endiv_shift;
  55. };
  56. extern const struct clk_pll_layout at91rm9200_pll_layout;
  57. extern const struct clk_pll_layout at91sam9g45_pll_layout;
  58. extern const struct clk_pll_layout at91sam9g20_pllb_layout;
  59. extern const struct clk_pll_layout sama5d3_pll_layout;
  60. struct clk_pll_characteristics {
  61. struct clk_range input;
  62. int num_output;
  63. const struct clk_range *output;
  64. u16 *icpll;
  65. u8 *out;
  66. u8 upll : 1;
  67. };
  68. struct clk_programmable_layout {
  69. u8 pres_mask;
  70. u8 pres_shift;
  71. u8 css_mask;
  72. u8 have_slck_mck;
  73. u8 is_pres_direct;
  74. };
  75. extern const struct clk_programmable_layout at91rm9200_programmable_layout;
  76. extern const struct clk_programmable_layout at91sam9g45_programmable_layout;
  77. extern const struct clk_programmable_layout at91sam9x5_programmable_layout;
  78. struct clk_pcr_layout {
  79. u32 offset;
  80. u32 cmd;
  81. u32 div_mask;
  82. u32 gckcss_mask;
  83. u32 pid_mask;
  84. };
  85. /**
  86. * struct at91_clk_pms - Power management state for AT91 clock
  87. * @rate: clock rate
  88. * @parent_rate: clock parent rate
  89. * @status: clock status (enabled or disabled)
  90. * @parent: clock parent index
  91. */
  92. struct at91_clk_pms {
  93. unsigned long rate;
  94. unsigned long parent_rate;
  95. unsigned int status;
  96. unsigned int parent;
  97. };
  98. #define field_get(_mask, _reg) (((_reg) & (_mask)) >> (ffs(_mask) - 1))
  99. #define field_prep(_mask, _val) (((_val) << (ffs(_mask) - 1)) & (_mask))
  100. #define ndck(a, s) (a[s - 1].id + 1)
  101. #define nck(a) (a[ARRAY_SIZE(a) - 1].id + 1)
  102. struct pmc_data *pmc_data_allocate(unsigned int ncore, unsigned int nsystem,
  103. unsigned int nperiph, unsigned int ngck,
  104. unsigned int npck);
  105. int of_at91_get_clk_range(struct device_node *np, const char *propname,
  106. struct clk_range *range);
  107. struct clk_hw *of_clk_hw_pmc_get(struct of_phandle_args *clkspec, void *data);
  108. struct clk_hw * __init
  109. at91_clk_register_audio_pll_frac(struct regmap *regmap, const char *name,
  110. const char *parent_name);
  111. struct clk_hw * __init
  112. at91_clk_register_audio_pll_pad(struct regmap *regmap, const char *name,
  113. const char *parent_name);
  114. struct clk_hw * __init
  115. at91_clk_register_audio_pll_pmc(struct regmap *regmap, const char *name,
  116. const char *parent_name);
  117. struct clk_hw * __init
  118. at91_clk_register_generated(struct regmap *regmap, spinlock_t *lock,
  119. const struct clk_pcr_layout *layout,
  120. const char *name, const char **parent_names,
  121. u32 *mux_table, u8 num_parents, u8 id,
  122. const struct clk_range *range, int chg_pid);
  123. struct clk_hw * __init
  124. at91_clk_register_h32mx(struct regmap *regmap, const char *name,
  125. const char *parent_name);
  126. struct clk_hw * __init
  127. at91_clk_i2s_mux_register(struct regmap *regmap, const char *name,
  128. const char * const *parent_names,
  129. unsigned int num_parents, u8 bus_id);
  130. struct clk_hw * __init
  131. at91_clk_register_main_rc_osc(struct regmap *regmap, const char *name,
  132. u32 frequency, u32 accuracy);
  133. struct clk_hw * __init
  134. at91_clk_register_main_osc(struct regmap *regmap, const char *name,
  135. const char *parent_name, bool bypass);
  136. struct clk_hw * __init
  137. at91_clk_register_rm9200_main(struct regmap *regmap,
  138. const char *name,
  139. const char *parent_name);
  140. struct clk_hw * __init
  141. at91_clk_register_sam9x5_main(struct regmap *regmap, const char *name,
  142. const char **parent_names, int num_parents);
  143. struct clk_hw * __init
  144. at91_clk_register_master_pres(struct regmap *regmap, const char *name,
  145. int num_parents, const char **parent_names,
  146. const struct clk_master_layout *layout,
  147. const struct clk_master_characteristics *characteristics,
  148. spinlock_t *lock);
  149. struct clk_hw * __init
  150. at91_clk_register_master_div(struct regmap *regmap, const char *name,
  151. const char *parent_names,
  152. const struct clk_master_layout *layout,
  153. const struct clk_master_characteristics *characteristics,
  154. spinlock_t *lock, u32 flags, u32 safe_div);
  155. struct clk_hw * __init
  156. at91_clk_sama7g5_register_master(struct regmap *regmap,
  157. const char *name, int num_parents,
  158. const char **parent_names, u32 *mux_table,
  159. spinlock_t *lock, u8 id, bool critical,
  160. int chg_pid);
  161. struct clk_hw * __init
  162. at91_clk_register_peripheral(struct regmap *regmap, const char *name,
  163. const char *parent_name, u32 id);
  164. struct clk_hw * __init
  165. at91_clk_register_sam9x5_peripheral(struct regmap *regmap, spinlock_t *lock,
  166. const struct clk_pcr_layout *layout,
  167. const char *name, const char *parent_name,
  168. u32 id, const struct clk_range *range,
  169. int chg_pid);
  170. struct clk_hw * __init
  171. at91_clk_register_pll(struct regmap *regmap, const char *name,
  172. const char *parent_name, u8 id,
  173. const struct clk_pll_layout *layout,
  174. const struct clk_pll_characteristics *characteristics);
  175. struct clk_hw * __init
  176. at91_clk_register_plldiv(struct regmap *regmap, const char *name,
  177. const char *parent_name);
  178. struct clk_hw * __init
  179. sam9x60_clk_register_div_pll(struct regmap *regmap, spinlock_t *lock,
  180. const char *name, const char *parent_name, u8 id,
  181. const struct clk_pll_characteristics *characteristics,
  182. const struct clk_pll_layout *layout, u32 flags,
  183. u32 safe_div);
  184. struct clk_hw * __init
  185. sam9x60_clk_register_frac_pll(struct regmap *regmap, spinlock_t *lock,
  186. const char *name, const char *parent_name,
  187. struct clk_hw *parent_hw, u8 id,
  188. const struct clk_pll_characteristics *characteristics,
  189. const struct clk_pll_layout *layout, u32 flags);
  190. struct clk_hw * __init
  191. at91_clk_register_programmable(struct regmap *regmap, const char *name,
  192. const char **parent_names, u8 num_parents, u8 id,
  193. const struct clk_programmable_layout *layout,
  194. u32 *mux_table);
  195. struct clk_hw * __init
  196. at91_clk_register_sam9260_slow(struct regmap *regmap,
  197. const char *name,
  198. const char **parent_names,
  199. int num_parents);
  200. struct clk_hw * __init
  201. at91sam9x5_clk_register_smd(struct regmap *regmap, const char *name,
  202. const char **parent_names, u8 num_parents);
  203. struct clk_hw * __init
  204. at91_clk_register_system(struct regmap *regmap, const char *name,
  205. const char *parent_name, u8 id);
  206. struct clk_hw * __init
  207. at91sam9x5_clk_register_usb(struct regmap *regmap, const char *name,
  208. const char **parent_names, u8 num_parents);
  209. struct clk_hw * __init
  210. at91sam9n12_clk_register_usb(struct regmap *regmap, const char *name,
  211. const char *parent_name);
  212. struct clk_hw * __init
  213. sam9x60_clk_register_usb(struct regmap *regmap, const char *name,
  214. const char **parent_names, u8 num_parents);
  215. struct clk_hw * __init
  216. at91rm9200_clk_register_usb(struct regmap *regmap, const char *name,
  217. const char *parent_name, const u32 *divisors);
  218. struct clk_hw * __init
  219. at91_clk_register_utmi(struct regmap *regmap_pmc, struct regmap *regmap_sfr,
  220. const char *name, const char *parent_name);
  221. struct clk_hw * __init
  222. at91_clk_sama7g5_register_utmi(struct regmap *regmap, const char *name,
  223. const char *parent_name);
  224. #endif /* __PMC_H_ */