clk-main.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2013 Boris BREZILLON <[email protected]>
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/clkdev.h>
  7. #include <linux/clk/at91_pmc.h>
  8. #include <linux/delay.h>
  9. #include <linux/mfd/syscon.h>
  10. #include <linux/regmap.h>
  11. #include "pmc.h"
  12. #define SLOW_CLOCK_FREQ 32768
  13. #define MAINF_DIV 16
  14. #define MAINFRDY_TIMEOUT (((MAINF_DIV + 1) * USEC_PER_SEC) / \
  15. SLOW_CLOCK_FREQ)
  16. #define MAINF_LOOP_MIN_WAIT (USEC_PER_SEC / SLOW_CLOCK_FREQ)
  17. #define MAINF_LOOP_MAX_WAIT MAINFRDY_TIMEOUT
  18. #define MOR_KEY_MASK (0xff << 16)
  19. #define clk_main_parent_select(s) (((s) & \
  20. (AT91_PMC_MOSCEN | \
  21. AT91_PMC_OSCBYPASS)) ? 1 : 0)
  22. struct clk_main_osc {
  23. struct clk_hw hw;
  24. struct regmap *regmap;
  25. struct at91_clk_pms pms;
  26. };
  27. #define to_clk_main_osc(hw) container_of(hw, struct clk_main_osc, hw)
  28. struct clk_main_rc_osc {
  29. struct clk_hw hw;
  30. struct regmap *regmap;
  31. unsigned long frequency;
  32. unsigned long accuracy;
  33. struct at91_clk_pms pms;
  34. };
  35. #define to_clk_main_rc_osc(hw) container_of(hw, struct clk_main_rc_osc, hw)
  36. struct clk_rm9200_main {
  37. struct clk_hw hw;
  38. struct regmap *regmap;
  39. };
  40. #define to_clk_rm9200_main(hw) container_of(hw, struct clk_rm9200_main, hw)
  41. struct clk_sam9x5_main {
  42. struct clk_hw hw;
  43. struct regmap *regmap;
  44. struct at91_clk_pms pms;
  45. u8 parent;
  46. };
  47. #define to_clk_sam9x5_main(hw) container_of(hw, struct clk_sam9x5_main, hw)
  48. static inline bool clk_main_osc_ready(struct regmap *regmap)
  49. {
  50. unsigned int status;
  51. regmap_read(regmap, AT91_PMC_SR, &status);
  52. return status & AT91_PMC_MOSCS;
  53. }
  54. static int clk_main_osc_prepare(struct clk_hw *hw)
  55. {
  56. struct clk_main_osc *osc = to_clk_main_osc(hw);
  57. struct regmap *regmap = osc->regmap;
  58. u32 tmp;
  59. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  60. tmp &= ~MOR_KEY_MASK;
  61. if (tmp & AT91_PMC_OSCBYPASS)
  62. return 0;
  63. if (!(tmp & AT91_PMC_MOSCEN)) {
  64. tmp |= AT91_PMC_MOSCEN | AT91_PMC_KEY;
  65. regmap_write(regmap, AT91_CKGR_MOR, tmp);
  66. }
  67. while (!clk_main_osc_ready(regmap))
  68. cpu_relax();
  69. return 0;
  70. }
  71. static void clk_main_osc_unprepare(struct clk_hw *hw)
  72. {
  73. struct clk_main_osc *osc = to_clk_main_osc(hw);
  74. struct regmap *regmap = osc->regmap;
  75. u32 tmp;
  76. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  77. if (tmp & AT91_PMC_OSCBYPASS)
  78. return;
  79. if (!(tmp & AT91_PMC_MOSCEN))
  80. return;
  81. tmp &= ~(AT91_PMC_KEY | AT91_PMC_MOSCEN);
  82. regmap_write(regmap, AT91_CKGR_MOR, tmp | AT91_PMC_KEY);
  83. }
  84. static int clk_main_osc_is_prepared(struct clk_hw *hw)
  85. {
  86. struct clk_main_osc *osc = to_clk_main_osc(hw);
  87. struct regmap *regmap = osc->regmap;
  88. u32 tmp, status;
  89. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  90. if (tmp & AT91_PMC_OSCBYPASS)
  91. return 1;
  92. regmap_read(regmap, AT91_PMC_SR, &status);
  93. return (status & AT91_PMC_MOSCS) && clk_main_parent_select(tmp);
  94. }
  95. static int clk_main_osc_save_context(struct clk_hw *hw)
  96. {
  97. struct clk_main_osc *osc = to_clk_main_osc(hw);
  98. osc->pms.status = clk_main_osc_is_prepared(hw);
  99. return 0;
  100. }
  101. static void clk_main_osc_restore_context(struct clk_hw *hw)
  102. {
  103. struct clk_main_osc *osc = to_clk_main_osc(hw);
  104. if (osc->pms.status)
  105. clk_main_osc_prepare(hw);
  106. }
  107. static const struct clk_ops main_osc_ops = {
  108. .prepare = clk_main_osc_prepare,
  109. .unprepare = clk_main_osc_unprepare,
  110. .is_prepared = clk_main_osc_is_prepared,
  111. .save_context = clk_main_osc_save_context,
  112. .restore_context = clk_main_osc_restore_context,
  113. };
  114. struct clk_hw * __init
  115. at91_clk_register_main_osc(struct regmap *regmap,
  116. const char *name,
  117. const char *parent_name,
  118. bool bypass)
  119. {
  120. struct clk_main_osc *osc;
  121. struct clk_init_data init;
  122. struct clk_hw *hw;
  123. int ret;
  124. if (!name || !parent_name)
  125. return ERR_PTR(-EINVAL);
  126. osc = kzalloc(sizeof(*osc), GFP_KERNEL);
  127. if (!osc)
  128. return ERR_PTR(-ENOMEM);
  129. init.name = name;
  130. init.ops = &main_osc_ops;
  131. init.parent_names = &parent_name;
  132. init.num_parents = 1;
  133. init.flags = CLK_IGNORE_UNUSED;
  134. osc->hw.init = &init;
  135. osc->regmap = regmap;
  136. if (bypass)
  137. regmap_update_bits(regmap,
  138. AT91_CKGR_MOR, MOR_KEY_MASK |
  139. AT91_PMC_OSCBYPASS,
  140. AT91_PMC_OSCBYPASS | AT91_PMC_KEY);
  141. hw = &osc->hw;
  142. ret = clk_hw_register(NULL, &osc->hw);
  143. if (ret) {
  144. kfree(osc);
  145. hw = ERR_PTR(ret);
  146. }
  147. return hw;
  148. }
  149. static bool clk_main_rc_osc_ready(struct regmap *regmap)
  150. {
  151. unsigned int status;
  152. regmap_read(regmap, AT91_PMC_SR, &status);
  153. return !!(status & AT91_PMC_MOSCRCS);
  154. }
  155. static int clk_main_rc_osc_prepare(struct clk_hw *hw)
  156. {
  157. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  158. struct regmap *regmap = osc->regmap;
  159. unsigned int mor;
  160. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  161. if (!(mor & AT91_PMC_MOSCRCEN))
  162. regmap_update_bits(regmap, AT91_CKGR_MOR,
  163. MOR_KEY_MASK | AT91_PMC_MOSCRCEN,
  164. AT91_PMC_MOSCRCEN | AT91_PMC_KEY);
  165. while (!clk_main_rc_osc_ready(regmap))
  166. cpu_relax();
  167. return 0;
  168. }
  169. static void clk_main_rc_osc_unprepare(struct clk_hw *hw)
  170. {
  171. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  172. struct regmap *regmap = osc->regmap;
  173. unsigned int mor;
  174. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  175. if (!(mor & AT91_PMC_MOSCRCEN))
  176. return;
  177. regmap_update_bits(regmap, AT91_CKGR_MOR,
  178. MOR_KEY_MASK | AT91_PMC_MOSCRCEN, AT91_PMC_KEY);
  179. }
  180. static int clk_main_rc_osc_is_prepared(struct clk_hw *hw)
  181. {
  182. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  183. struct regmap *regmap = osc->regmap;
  184. unsigned int mor, status;
  185. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  186. regmap_read(regmap, AT91_PMC_SR, &status);
  187. return (mor & AT91_PMC_MOSCRCEN) && (status & AT91_PMC_MOSCRCS);
  188. }
  189. static unsigned long clk_main_rc_osc_recalc_rate(struct clk_hw *hw,
  190. unsigned long parent_rate)
  191. {
  192. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  193. return osc->frequency;
  194. }
  195. static unsigned long clk_main_rc_osc_recalc_accuracy(struct clk_hw *hw,
  196. unsigned long parent_acc)
  197. {
  198. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  199. return osc->accuracy;
  200. }
  201. static int clk_main_rc_osc_save_context(struct clk_hw *hw)
  202. {
  203. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  204. osc->pms.status = clk_main_rc_osc_is_prepared(hw);
  205. return 0;
  206. }
  207. static void clk_main_rc_osc_restore_context(struct clk_hw *hw)
  208. {
  209. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  210. if (osc->pms.status)
  211. clk_main_rc_osc_prepare(hw);
  212. }
  213. static const struct clk_ops main_rc_osc_ops = {
  214. .prepare = clk_main_rc_osc_prepare,
  215. .unprepare = clk_main_rc_osc_unprepare,
  216. .is_prepared = clk_main_rc_osc_is_prepared,
  217. .recalc_rate = clk_main_rc_osc_recalc_rate,
  218. .recalc_accuracy = clk_main_rc_osc_recalc_accuracy,
  219. .save_context = clk_main_rc_osc_save_context,
  220. .restore_context = clk_main_rc_osc_restore_context,
  221. };
  222. struct clk_hw * __init
  223. at91_clk_register_main_rc_osc(struct regmap *regmap,
  224. const char *name,
  225. u32 frequency, u32 accuracy)
  226. {
  227. struct clk_main_rc_osc *osc;
  228. struct clk_init_data init;
  229. struct clk_hw *hw;
  230. int ret;
  231. if (!name || !frequency)
  232. return ERR_PTR(-EINVAL);
  233. osc = kzalloc(sizeof(*osc), GFP_KERNEL);
  234. if (!osc)
  235. return ERR_PTR(-ENOMEM);
  236. init.name = name;
  237. init.ops = &main_rc_osc_ops;
  238. init.parent_names = NULL;
  239. init.num_parents = 0;
  240. init.flags = CLK_IGNORE_UNUSED;
  241. osc->hw.init = &init;
  242. osc->regmap = regmap;
  243. osc->frequency = frequency;
  244. osc->accuracy = accuracy;
  245. hw = &osc->hw;
  246. ret = clk_hw_register(NULL, hw);
  247. if (ret) {
  248. kfree(osc);
  249. hw = ERR_PTR(ret);
  250. }
  251. return hw;
  252. }
  253. static int clk_main_probe_frequency(struct regmap *regmap)
  254. {
  255. unsigned long prep_time, timeout;
  256. unsigned int mcfr;
  257. timeout = jiffies + usecs_to_jiffies(MAINFRDY_TIMEOUT);
  258. do {
  259. prep_time = jiffies;
  260. regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
  261. if (mcfr & AT91_PMC_MAINRDY)
  262. return 0;
  263. if (system_state < SYSTEM_RUNNING)
  264. udelay(MAINF_LOOP_MIN_WAIT);
  265. else
  266. usleep_range(MAINF_LOOP_MIN_WAIT, MAINF_LOOP_MAX_WAIT);
  267. } while (time_before(prep_time, timeout));
  268. return -ETIMEDOUT;
  269. }
  270. static unsigned long clk_main_recalc_rate(struct regmap *regmap,
  271. unsigned long parent_rate)
  272. {
  273. unsigned int mcfr;
  274. if (parent_rate)
  275. return parent_rate;
  276. pr_warn("Main crystal frequency not set, using approximate value\n");
  277. regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
  278. if (!(mcfr & AT91_PMC_MAINRDY))
  279. return 0;
  280. return ((mcfr & AT91_PMC_MAINF) * SLOW_CLOCK_FREQ) / MAINF_DIV;
  281. }
  282. static int clk_rm9200_main_prepare(struct clk_hw *hw)
  283. {
  284. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  285. return clk_main_probe_frequency(clkmain->regmap);
  286. }
  287. static int clk_rm9200_main_is_prepared(struct clk_hw *hw)
  288. {
  289. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  290. unsigned int status;
  291. regmap_read(clkmain->regmap, AT91_CKGR_MCFR, &status);
  292. return !!(status & AT91_PMC_MAINRDY);
  293. }
  294. static unsigned long clk_rm9200_main_recalc_rate(struct clk_hw *hw,
  295. unsigned long parent_rate)
  296. {
  297. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  298. return clk_main_recalc_rate(clkmain->regmap, parent_rate);
  299. }
  300. static const struct clk_ops rm9200_main_ops = {
  301. .prepare = clk_rm9200_main_prepare,
  302. .is_prepared = clk_rm9200_main_is_prepared,
  303. .recalc_rate = clk_rm9200_main_recalc_rate,
  304. };
  305. struct clk_hw * __init
  306. at91_clk_register_rm9200_main(struct regmap *regmap,
  307. const char *name,
  308. const char *parent_name)
  309. {
  310. struct clk_rm9200_main *clkmain;
  311. struct clk_init_data init;
  312. struct clk_hw *hw;
  313. int ret;
  314. if (!name)
  315. return ERR_PTR(-EINVAL);
  316. if (!parent_name)
  317. return ERR_PTR(-EINVAL);
  318. clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
  319. if (!clkmain)
  320. return ERR_PTR(-ENOMEM);
  321. init.name = name;
  322. init.ops = &rm9200_main_ops;
  323. init.parent_names = &parent_name;
  324. init.num_parents = 1;
  325. init.flags = 0;
  326. clkmain->hw.init = &init;
  327. clkmain->regmap = regmap;
  328. hw = &clkmain->hw;
  329. ret = clk_hw_register(NULL, &clkmain->hw);
  330. if (ret) {
  331. kfree(clkmain);
  332. hw = ERR_PTR(ret);
  333. }
  334. return hw;
  335. }
  336. static inline bool clk_sam9x5_main_ready(struct regmap *regmap)
  337. {
  338. unsigned int status;
  339. regmap_read(regmap, AT91_PMC_SR, &status);
  340. return !!(status & AT91_PMC_MOSCSELS);
  341. }
  342. static int clk_sam9x5_main_prepare(struct clk_hw *hw)
  343. {
  344. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  345. struct regmap *regmap = clkmain->regmap;
  346. while (!clk_sam9x5_main_ready(regmap))
  347. cpu_relax();
  348. return clk_main_probe_frequency(regmap);
  349. }
  350. static int clk_sam9x5_main_is_prepared(struct clk_hw *hw)
  351. {
  352. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  353. return clk_sam9x5_main_ready(clkmain->regmap);
  354. }
  355. static unsigned long clk_sam9x5_main_recalc_rate(struct clk_hw *hw,
  356. unsigned long parent_rate)
  357. {
  358. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  359. return clk_main_recalc_rate(clkmain->regmap, parent_rate);
  360. }
  361. static int clk_sam9x5_main_set_parent(struct clk_hw *hw, u8 index)
  362. {
  363. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  364. struct regmap *regmap = clkmain->regmap;
  365. unsigned int tmp;
  366. if (index > 1)
  367. return -EINVAL;
  368. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  369. if (index && !(tmp & AT91_PMC_MOSCSEL))
  370. tmp = AT91_PMC_MOSCSEL;
  371. else if (!index && (tmp & AT91_PMC_MOSCSEL))
  372. tmp = 0;
  373. else
  374. return 0;
  375. regmap_update_bits(regmap, AT91_CKGR_MOR,
  376. AT91_PMC_MOSCSEL | MOR_KEY_MASK,
  377. tmp | AT91_PMC_KEY);
  378. while (!clk_sam9x5_main_ready(regmap))
  379. cpu_relax();
  380. return 0;
  381. }
  382. static u8 clk_sam9x5_main_get_parent(struct clk_hw *hw)
  383. {
  384. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  385. unsigned int status;
  386. regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
  387. return clk_main_parent_select(status);
  388. }
  389. static int clk_sam9x5_main_save_context(struct clk_hw *hw)
  390. {
  391. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  392. clkmain->pms.status = clk_main_rc_osc_is_prepared(&clkmain->hw);
  393. clkmain->pms.parent = clk_sam9x5_main_get_parent(&clkmain->hw);
  394. return 0;
  395. }
  396. static void clk_sam9x5_main_restore_context(struct clk_hw *hw)
  397. {
  398. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  399. int ret;
  400. ret = clk_sam9x5_main_set_parent(hw, clkmain->pms.parent);
  401. if (ret)
  402. return;
  403. if (clkmain->pms.status)
  404. clk_sam9x5_main_prepare(hw);
  405. }
  406. static const struct clk_ops sam9x5_main_ops = {
  407. .prepare = clk_sam9x5_main_prepare,
  408. .is_prepared = clk_sam9x5_main_is_prepared,
  409. .recalc_rate = clk_sam9x5_main_recalc_rate,
  410. .set_parent = clk_sam9x5_main_set_parent,
  411. .get_parent = clk_sam9x5_main_get_parent,
  412. .save_context = clk_sam9x5_main_save_context,
  413. .restore_context = clk_sam9x5_main_restore_context,
  414. };
  415. struct clk_hw * __init
  416. at91_clk_register_sam9x5_main(struct regmap *regmap,
  417. const char *name,
  418. const char **parent_names,
  419. int num_parents)
  420. {
  421. struct clk_sam9x5_main *clkmain;
  422. struct clk_init_data init;
  423. unsigned int status;
  424. struct clk_hw *hw;
  425. int ret;
  426. if (!name)
  427. return ERR_PTR(-EINVAL);
  428. if (!parent_names || !num_parents)
  429. return ERR_PTR(-EINVAL);
  430. clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
  431. if (!clkmain)
  432. return ERR_PTR(-ENOMEM);
  433. init.name = name;
  434. init.ops = &sam9x5_main_ops;
  435. init.parent_names = parent_names;
  436. init.num_parents = num_parents;
  437. init.flags = CLK_SET_PARENT_GATE;
  438. clkmain->hw.init = &init;
  439. clkmain->regmap = regmap;
  440. regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
  441. clkmain->parent = clk_main_parent_select(status);
  442. hw = &clkmain->hw;
  443. ret = clk_hw_register(NULL, &clkmain->hw);
  444. if (ret) {
  445. kfree(clkmain);
  446. hw = ERR_PTR(ret);
  447. }
  448. return hw;
  449. }