wsa883x.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/bitops.h>
  6. #include <linux/debugfs.h>
  7. #include <linux/delay.h>
  8. #include <linux/device.h>
  9. #include <linux/gpio/consumer.h>
  10. #include <linux/init.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/printk.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/slab.h>
  21. #include <linux/soundwire/sdw.h>
  22. #include <linux/soundwire/sdw_registers.h>
  23. #include <linux/soundwire/sdw_type.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/soc.h>
  28. #include <sound/tlv.h>
  29. #define WSA883X_BASE 0x3000
  30. #define WSA883X_ANA_BG_TSADC_BASE (WSA883X_BASE + 0x00000001)
  31. #define WSA883X_REF_CTRL (WSA883X_ANA_BG_TSADC_BASE + 0x0000)
  32. #define WSA883X_TEST_CTL_0 (WSA883X_ANA_BG_TSADC_BASE + 0x0001)
  33. #define WSA883X_BIAS_0 (WSA883X_ANA_BG_TSADC_BASE + 0x0002)
  34. #define WSA883X_OP_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0003)
  35. #define WSA883X_IREF_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0004)
  36. #define WSA883X_ISENS_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0005)
  37. #define WSA883X_CLK_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0006)
  38. #define WSA883X_TEST_CTL_1 (WSA883X_ANA_BG_TSADC_BASE + 0x0007)
  39. #define WSA883X_BIAS_1 (WSA883X_ANA_BG_TSADC_BASE + 0x0008)
  40. #define WSA883X_ADC_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0009)
  41. #define WSA883X_DOUT_MSB (WSA883X_ANA_BG_TSADC_BASE + 0x000A)
  42. #define WSA883X_DOUT_LSB (WSA883X_ANA_BG_TSADC_BASE + 0x000B)
  43. #define WSA883X_VBAT_SNS (WSA883X_ANA_BG_TSADC_BASE + 0x000C)
  44. #define WSA883X_ITRIM_CODE (WSA883X_ANA_BG_TSADC_BASE + 0x000D)
  45. #define WSA883X_ANA_IVSENSE_BASE (WSA883X_BASE + 0x0000000F)
  46. #define WSA883X_EN (WSA883X_ANA_IVSENSE_BASE + 0x0000)
  47. #define WSA883X_OVERRIDE1 (WSA883X_ANA_IVSENSE_BASE + 0x0001)
  48. #define WSA883X_OVERRIDE2 (WSA883X_ANA_IVSENSE_BASE + 0x0002)
  49. #define WSA883X_VSENSE1 (WSA883X_ANA_IVSENSE_BASE + 0x0003)
  50. #define WSA883X_ISENSE1 (WSA883X_ANA_IVSENSE_BASE + 0x0004)
  51. #define WSA883X_ISENSE2 (WSA883X_ANA_IVSENSE_BASE + 0x0005)
  52. #define WSA883X_ISENSE_CAL (WSA883X_ANA_IVSENSE_BASE + 0x0006)
  53. #define WSA883X_MISC (WSA883X_ANA_IVSENSE_BASE + 0x0007)
  54. #define WSA883X_ADC_0 (WSA883X_ANA_IVSENSE_BASE + 0x0008)
  55. #define WSA883X_ADC_1 (WSA883X_ANA_IVSENSE_BASE + 0x0009)
  56. #define WSA883X_ADC_2 (WSA883X_ANA_IVSENSE_BASE + 0x000A)
  57. #define WSA883X_ADC_3 (WSA883X_ANA_IVSENSE_BASE + 0x000B)
  58. #define WSA883X_ADC_4 (WSA883X_ANA_IVSENSE_BASE + 0x000C)
  59. #define WSA883X_ADC_5 (WSA883X_ANA_IVSENSE_BASE + 0x000D)
  60. #define WSA883X_ADC_6 (WSA883X_ANA_IVSENSE_BASE + 0x000E)
  61. #define WSA883X_ADC_7 (WSA883X_ANA_IVSENSE_BASE + 0x000F)
  62. #define WSA883X_STATUS (WSA883X_ANA_IVSENSE_BASE + 0x0010)
  63. #define WSA883X_ANA_SPK_TOP_BASE (WSA883X_BASE + 0x00000025)
  64. #define WSA883X_DAC_CTRL_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0000)
  65. #define WSA883X_DAC_EN_DEBUG_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0001)
  66. #define WSA883X_DAC_OPAMP_BIAS1_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0002)
  67. #define WSA883X_DAC_OPAMP_BIAS2_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0003)
  68. #define WSA883X_DAC_VCM_CTRL_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0004)
  69. #define WSA883X_DAC_VOLTAGE_CTRL_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0005)
  70. #define WSA883X_ATEST1_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0006)
  71. #define WSA883X_ATEST2_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0007)
  72. #define WSA883X_SPKR_TOP_BIAS_REG1 (WSA883X_ANA_SPK_TOP_BASE + 0x0008)
  73. #define WSA883X_SPKR_TOP_BIAS_REG2 (WSA883X_ANA_SPK_TOP_BASE + 0x0009)
  74. #define WSA883X_SPKR_TOP_BIAS_REG3 (WSA883X_ANA_SPK_TOP_BASE + 0x000A)
  75. #define WSA883X_SPKR_TOP_BIAS_REG4 (WSA883X_ANA_SPK_TOP_BASE + 0x000B)
  76. #define WSA883X_SPKR_CLIP_DET_REG (WSA883X_ANA_SPK_TOP_BASE + 0x000C)
  77. #define WSA883X_SPKR_DRV_LF_BLK_EN (WSA883X_ANA_SPK_TOP_BASE + 0x000D)
  78. #define WSA883X_SPKR_DRV_LF_EN (WSA883X_ANA_SPK_TOP_BASE + 0x000E)
  79. #define WSA883X_SPKR_DRV_LF_MASK_DCC_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x000F)
  80. #define WSA883X_SPKR_DRV_LF_MISC_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0010)
  81. #define WSA883X_SPKR_DRV_LF_REG_GAIN (WSA883X_ANA_SPK_TOP_BASE + 0x0011)
  82. #define WSA883X_SPKR_DRV_OS_CAL_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0012)
  83. #define WSA883X_SPKR_DRV_OS_CAL_CTL1 (WSA883X_ANA_SPK_TOP_BASE + 0x0013)
  84. #define WSA883X_SPKR_PWM_CLK_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0014)
  85. #define WSA883X_SPKR_PWM_FREQ_SEL_MASK BIT(3)
  86. #define WSA883X_SPKR_PWM_FREQ_F300KHZ 0
  87. #define WSA883X_SPKR_PWM_FREQ_F600KHZ 1
  88. #define WSA883X_SPKR_PDRV_HS_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0015)
  89. #define WSA883X_SPKR_PDRV_LS_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0016)
  90. #define WSA883X_SPKR_PWRSTG_DBG (WSA883X_ANA_SPK_TOP_BASE + 0x0017)
  91. #define WSA883X_SPKR_OCP_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0018)
  92. #define WSA883X_SPKR_BBM_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0019)
  93. #define WSA883X_PA_STATUS0 (WSA883X_ANA_SPK_TOP_BASE + 0x001A)
  94. #define WSA883X_PA_STATUS1 (WSA883X_ANA_SPK_TOP_BASE + 0x001B)
  95. #define WSA883X_PA_STATUS2 (WSA883X_ANA_SPK_TOP_BASE + 0x001C)
  96. #define WSA883X_ANA_BOOST_BASE (WSA883X_BASE + 0x00000043)
  97. #define WSA883X_EN_CTRL (WSA883X_ANA_BOOST_BASE + 0x0000)
  98. #define WSA883X_CURRENT_LIMIT (WSA883X_ANA_BOOST_BASE + 0x0001)
  99. #define WSA883X_IBIAS1 (WSA883X_ANA_BOOST_BASE + 0x0002)
  100. #define WSA883X_IBIAS2 (WSA883X_ANA_BOOST_BASE + 0x0003)
  101. #define WSA883X_IBIAS3 (WSA883X_ANA_BOOST_BASE + 0x0004)
  102. #define WSA883X_LDO_PROG (WSA883X_ANA_BOOST_BASE + 0x0005)
  103. #define WSA883X_STABILITY_CTRL1 (WSA883X_ANA_BOOST_BASE + 0x0006)
  104. #define WSA883X_STABILITY_CTRL2 (WSA883X_ANA_BOOST_BASE + 0x0007)
  105. #define WSA883X_PWRSTAGE_CTRL1 (WSA883X_ANA_BOOST_BASE + 0x0008)
  106. #define WSA883X_PWRSTAGE_CTRL2 (WSA883X_ANA_BOOST_BASE + 0x0009)
  107. #define WSA883X_BYPASS_1 (WSA883X_ANA_BOOST_BASE + 0x000A)
  108. #define WSA883X_BYPASS_2 (WSA883X_ANA_BOOST_BASE + 0x000B)
  109. #define WSA883X_ZX_CTRL_1 (WSA883X_ANA_BOOST_BASE + 0x000C)
  110. #define WSA883X_ZX_CTRL_2 (WSA883X_ANA_BOOST_BASE + 0x000D)
  111. #define WSA883X_MISC1 (WSA883X_ANA_BOOST_BASE + 0x000E)
  112. #define WSA883X_MISC2 (WSA883X_ANA_BOOST_BASE + 0x000F)
  113. #define WSA883X_GMAMP_SUP1 (WSA883X_ANA_BOOST_BASE + 0x0010)
  114. #define WSA883X_PWRSTAGE_CTRL3 (WSA883X_ANA_BOOST_BASE + 0x0011)
  115. #define WSA883X_PWRSTAGE_CTRL4 (WSA883X_ANA_BOOST_BASE + 0x0012)
  116. #define WSA883X_TEST1 (WSA883X_ANA_BOOST_BASE + 0x0013)
  117. #define WSA883X_SPARE1 (WSA883X_ANA_BOOST_BASE + 0x0014)
  118. #define WSA883X_SPARE2 (WSA883X_ANA_BOOST_BASE + 0x0015)
  119. #define WSA883X_ANA_PON_LDOL_BASE (WSA883X_BASE + 0x00000059)
  120. #define WSA883X_PON_CTL_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0000)
  121. #define WSA883X_PON_CLT_1 (WSA883X_ANA_PON_LDOL_BASE + 0x0001)
  122. #define WSA883X_PON_CTL_2 (WSA883X_ANA_PON_LDOL_BASE + 0x0002)
  123. #define WSA883X_PON_CTL_3 (WSA883X_ANA_PON_LDOL_BASE + 0x0003)
  124. #define WSA883X_CKWD_CTL_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0004)
  125. #define WSA883X_CKWD_CTL_1 (WSA883X_ANA_PON_LDOL_BASE + 0x0005)
  126. #define WSA883X_CKWD_CTL_2 (WSA883X_ANA_PON_LDOL_BASE + 0x0006)
  127. #define WSA883X_CKSK_CTL_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0007)
  128. #define WSA883X_PADSW_CTL_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0008)
  129. #define WSA883X_TEST_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0009)
  130. #define WSA883X_TEST_1 (WSA883X_ANA_PON_LDOL_BASE + 0x000A)
  131. #define WSA883X_STATUS_0 (WSA883X_ANA_PON_LDOL_BASE + 0x000B)
  132. #define WSA883X_STATUS_1 (WSA883X_ANA_PON_LDOL_BASE + 0x000C)
  133. #define WSA883X_DIG_CTRL_BASE (WSA883X_BASE + 0x00000400)
  134. #define WSA883X_CHIP_ID0 (WSA883X_DIG_CTRL_BASE + 0x0001)
  135. #define WSA883X_CHIP_ID1 (WSA883X_DIG_CTRL_BASE + 0x0002)
  136. #define WSA883X_CHIP_ID2 (WSA883X_DIG_CTRL_BASE + 0x0003)
  137. #define WSA883X_CHIP_ID3 (WSA883X_DIG_CTRL_BASE + 0x0004)
  138. #define WSA883X_BUS_ID (WSA883X_DIG_CTRL_BASE + 0x0005)
  139. #define WSA883X_CDC_RST_CTL (WSA883X_DIG_CTRL_BASE + 0x0006)
  140. #define WSA883X_TOP_CLK_CFG (WSA883X_DIG_CTRL_BASE + 0x0007)
  141. #define WSA883X_CDC_PATH_MODE (WSA883X_DIG_CTRL_BASE + 0x0008)
  142. #define WSA883X_RXD_MODE_MASK BIT(1)
  143. #define WSA883X_RXD_MODE_NORMAL 0
  144. #define WSA883X_RXD_MODE_HIFI 1
  145. #define WSA883X_CDC_CLK_CTL (WSA883X_DIG_CTRL_BASE + 0x0009)
  146. #define WSA883X_SWR_RESET_EN (WSA883X_DIG_CTRL_BASE + 0x000A)
  147. #define WSA883X_RESET_CTL (WSA883X_DIG_CTRL_BASE + 0x000B)
  148. #define WSA883X_PA_FSM_CTL (WSA883X_DIG_CTRL_BASE + 0x0010)
  149. #define WSA883X_GLOBAL_PA_EN_MASK BIT(0)
  150. #define WSA883X_GLOBAL_PA_ENABLE 1
  151. #define WSA883X_PA_FSM_TIMER0 (WSA883X_DIG_CTRL_BASE + 0x0011)
  152. #define WSA883X_PA_FSM_TIMER1 (WSA883X_DIG_CTRL_BASE + 0x0012)
  153. #define WSA883X_PA_FSM_STA (WSA883X_DIG_CTRL_BASE + 0x0013)
  154. #define WSA883X_PA_FSM_ERR_COND (WSA883X_DIG_CTRL_BASE + 0x0014)
  155. #define WSA883X_PA_FSM_MSK (WSA883X_DIG_CTRL_BASE + 0x0015)
  156. #define WSA883X_PA_FSM_BYP (WSA883X_DIG_CTRL_BASE + 0x0016)
  157. #define WSA883X_PA_FSM_DBG (WSA883X_DIG_CTRL_BASE + 0x0017)
  158. #define WSA883X_TADC_VALUE_CTL (WSA883X_DIG_CTRL_BASE + 0x0020)
  159. #define WSA883X_TEMP_DETECT_CTL (WSA883X_DIG_CTRL_BASE + 0x0021)
  160. #define WSA883X_TEMP_MSB (WSA883X_DIG_CTRL_BASE + 0x0022)
  161. #define WSA883X_TEMP_LSB (WSA883X_DIG_CTRL_BASE + 0x0023)
  162. #define WSA883X_TEMP_CONFIG0 (WSA883X_DIG_CTRL_BASE + 0x0024)
  163. #define WSA883X_TEMP_CONFIG1 (WSA883X_DIG_CTRL_BASE + 0x0025)
  164. #define WSA883X_VBAT_ADC_FLT_CTL (WSA883X_DIG_CTRL_BASE + 0x0026)
  165. #define WSA883X_VBAT_ADC_FLT_EN_MASK BIT(0)
  166. #define WSA883X_VBAT_ADC_COEF_SEL_MASK GENMASK(3, 1)
  167. #define WSA883X_VBAT_ADC_COEF_F_1DIV2 0x0
  168. #define WSA883X_VBAT_ADC_COEF_F_1DIV16 0x3
  169. #define WSA883X_VBAT_DIN_MSB (WSA883X_DIG_CTRL_BASE + 0x0027)
  170. #define WSA883X_VBAT_DIN_LSB (WSA883X_DIG_CTRL_BASE + 0x0028)
  171. #define WSA883X_VBAT_DOUT (WSA883X_DIG_CTRL_BASE + 0x0029)
  172. #define WSA883X_SDM_PDM9_LSB (WSA883X_DIG_CTRL_BASE + 0x002A)
  173. #define WSA883X_SDM_PDM9_MSB (WSA883X_DIG_CTRL_BASE + 0x002B)
  174. #define WSA883X_CDC_RX_CTL (WSA883X_DIG_CTRL_BASE + 0x0030)
  175. #define WSA883X_CDC_SPK_DSM_A1_0 (WSA883X_DIG_CTRL_BASE + 0x0031)
  176. #define WSA883X_CDC_SPK_DSM_A1_1 (WSA883X_DIG_CTRL_BASE + 0x0032)
  177. #define WSA883X_CDC_SPK_DSM_A2_0 (WSA883X_DIG_CTRL_BASE + 0x0033)
  178. #define WSA883X_CDC_SPK_DSM_A2_1 (WSA883X_DIG_CTRL_BASE + 0x0034)
  179. #define WSA883X_CDC_SPK_DSM_A3_0 (WSA883X_DIG_CTRL_BASE + 0x0035)
  180. #define WSA883X_CDC_SPK_DSM_A3_1 (WSA883X_DIG_CTRL_BASE + 0x0036)
  181. #define WSA883X_CDC_SPK_DSM_A4_0 (WSA883X_DIG_CTRL_BASE + 0x0037)
  182. #define WSA883X_CDC_SPK_DSM_A4_1 (WSA883X_DIG_CTRL_BASE + 0x0038)
  183. #define WSA883X_CDC_SPK_DSM_A5_0 (WSA883X_DIG_CTRL_BASE + 0x0039)
  184. #define WSA883X_CDC_SPK_DSM_A5_1 (WSA883X_DIG_CTRL_BASE + 0x003A)
  185. #define WSA883X_CDC_SPK_DSM_A6_0 (WSA883X_DIG_CTRL_BASE + 0x003B)
  186. #define WSA883X_CDC_SPK_DSM_A7_0 (WSA883X_DIG_CTRL_BASE + 0x003C)
  187. #define WSA883X_CDC_SPK_DSM_C_0 (WSA883X_DIG_CTRL_BASE + 0x003D)
  188. #define WSA883X_CDC_SPK_DSM_C_1 (WSA883X_DIG_CTRL_BASE + 0x003E)
  189. #define WSA883X_CDC_SPK_DSM_C_2 (WSA883X_DIG_CTRL_BASE + 0x003F)
  190. #define WSA883X_CDC_SPK_DSM_C_3 (WSA883X_DIG_CTRL_BASE + 0x0040)
  191. #define WSA883X_CDC_SPK_DSM_R1 (WSA883X_DIG_CTRL_BASE + 0x0041)
  192. #define WSA883X_CDC_SPK_DSM_R2 (WSA883X_DIG_CTRL_BASE + 0x0042)
  193. #define WSA883X_CDC_SPK_DSM_R3 (WSA883X_DIG_CTRL_BASE + 0x0043)
  194. #define WSA883X_CDC_SPK_DSM_R4 (WSA883X_DIG_CTRL_BASE + 0x0044)
  195. #define WSA883X_CDC_SPK_DSM_R5 (WSA883X_DIG_CTRL_BASE + 0x0045)
  196. #define WSA883X_CDC_SPK_DSM_R6 (WSA883X_DIG_CTRL_BASE + 0x0046)
  197. #define WSA883X_CDC_SPK_DSM_R7 (WSA883X_DIG_CTRL_BASE + 0x0047)
  198. #define WSA883X_CDC_SPK_GAIN_PDM_0 (WSA883X_DIG_CTRL_BASE + 0x0048)
  199. #define WSA883X_CDC_SPK_GAIN_PDM_1 (WSA883X_DIG_CTRL_BASE + 0x0049)
  200. #define WSA883X_CDC_SPK_GAIN_PDM_2 (WSA883X_DIG_CTRL_BASE + 0x004A)
  201. #define WSA883X_PDM_WD_CTL (WSA883X_DIG_CTRL_BASE + 0x004B)
  202. #define WSA883X_PDM_EN_MASK BIT(0)
  203. #define WSA883X_PDM_ENABLE BIT(0)
  204. #define WSA883X_DEM_BYPASS_DATA0 (WSA883X_DIG_CTRL_BASE + 0x004C)
  205. #define WSA883X_DEM_BYPASS_DATA1 (WSA883X_DIG_CTRL_BASE + 0x004D)
  206. #define WSA883X_DEM_BYPASS_DATA2 (WSA883X_DIG_CTRL_BASE + 0x004E)
  207. #define WSA883X_DEM_BYPASS_DATA3 (WSA883X_DIG_CTRL_BASE + 0x004F)
  208. #define WSA883X_WAVG_CTL (WSA883X_DIG_CTRL_BASE + 0x0050)
  209. #define WSA883X_WAVG_LRA_PER_0 (WSA883X_DIG_CTRL_BASE + 0x0051)
  210. #define WSA883X_WAVG_LRA_PER_1 (WSA883X_DIG_CTRL_BASE + 0x0052)
  211. #define WSA883X_WAVG_DELTA_THETA_0 (WSA883X_DIG_CTRL_BASE + 0x0053)
  212. #define WSA883X_WAVG_DELTA_THETA_1 (WSA883X_DIG_CTRL_BASE + 0x0054)
  213. #define WSA883X_WAVG_DIRECT_AMP_0 (WSA883X_DIG_CTRL_BASE + 0x0055)
  214. #define WSA883X_WAVG_DIRECT_AMP_1 (WSA883X_DIG_CTRL_BASE + 0x0056)
  215. #define WSA883X_WAVG_PTRN_AMP0_0 (WSA883X_DIG_CTRL_BASE + 0x0057)
  216. #define WSA883X_WAVG_PTRN_AMP0_1 (WSA883X_DIG_CTRL_BASE + 0x0058)
  217. #define WSA883X_WAVG_PTRN_AMP1_0 (WSA883X_DIG_CTRL_BASE + 0x0059)
  218. #define WSA883X_WAVG_PTRN_AMP1_1 (WSA883X_DIG_CTRL_BASE + 0x005A)
  219. #define WSA883X_WAVG_PTRN_AMP2_0 (WSA883X_DIG_CTRL_BASE + 0x005B)
  220. #define WSA883X_WAVG_PTRN_AMP2_1 (WSA883X_DIG_CTRL_BASE + 0x005C)
  221. #define WSA883X_WAVG_PTRN_AMP3_0 (WSA883X_DIG_CTRL_BASE + 0x005D)
  222. #define WSA883X_WAVG_PTRN_AMP3_1 (WSA883X_DIG_CTRL_BASE + 0x005E)
  223. #define WSA883X_WAVG_PTRN_AMP4_0 (WSA883X_DIG_CTRL_BASE + 0x005F)
  224. #define WSA883X_WAVG_PTRN_AMP4_1 (WSA883X_DIG_CTRL_BASE + 0x0060)
  225. #define WSA883X_WAVG_PTRN_AMP5_0 (WSA883X_DIG_CTRL_BASE + 0x0061)
  226. #define WSA883X_WAVG_PTRN_AMP5_1 (WSA883X_DIG_CTRL_BASE + 0x0062)
  227. #define WSA883X_WAVG_PTRN_AMP6_0 (WSA883X_DIG_CTRL_BASE + 0x0063)
  228. #define WSA883X_WAVG_PTRN_AMP6_1 (WSA883X_DIG_CTRL_BASE + 0x0064)
  229. #define WSA883X_WAVG_PTRN_AMP7_0 (WSA883X_DIG_CTRL_BASE + 0x0065)
  230. #define WSA883X_WAVG_PTRN_AMP7_1 (WSA883X_DIG_CTRL_BASE + 0x0066)
  231. #define WSA883X_WAVG_PER_0_1 (WSA883X_DIG_CTRL_BASE + 0x0067)
  232. #define WSA883X_WAVG_PER_2_3 (WSA883X_DIG_CTRL_BASE + 0x0068)
  233. #define WSA883X_WAVG_PER_4_5 (WSA883X_DIG_CTRL_BASE + 0x0069)
  234. #define WSA883X_WAVG_PER_6_7 (WSA883X_DIG_CTRL_BASE + 0x006A)
  235. #define WSA883X_WAVG_STA (WSA883X_DIG_CTRL_BASE + 0x006B)
  236. #define WSA883X_DRE_CTL_0 (WSA883X_DIG_CTRL_BASE + 0x006C)
  237. #define WSA883X_DRE_OFFSET_MASK GENMASK(2, 0)
  238. #define WSA883X_DRE_PROG_DELAY_MASK GENMASK(7, 4)
  239. #define WSA883X_DRE_CTL_1 (WSA883X_DIG_CTRL_BASE + 0x006D)
  240. #define WSA883X_DRE_GAIN_EN_MASK BIT(0)
  241. #define WSA883X_DRE_GAIN_FROM_CSR 1
  242. #define WSA883X_DRE_IDLE_DET_CTL (WSA883X_DIG_CTRL_BASE + 0x006E)
  243. #define WSA883X_CLSH_CTL_0 (WSA883X_DIG_CTRL_BASE + 0x0070)
  244. #define WSA883X_CLSH_CTL_1 (WSA883X_DIG_CTRL_BASE + 0x0071)
  245. #define WSA883X_CLSH_V_HD_PA (WSA883X_DIG_CTRL_BASE + 0x0072)
  246. #define WSA883X_CLSH_V_PA_MIN (WSA883X_DIG_CTRL_BASE + 0x0073)
  247. #define WSA883X_CLSH_OVRD_VAL (WSA883X_DIG_CTRL_BASE + 0x0074)
  248. #define WSA883X_CLSH_HARD_MAX (WSA883X_DIG_CTRL_BASE + 0x0075)
  249. #define WSA883X_CLSH_SOFT_MAX (WSA883X_DIG_CTRL_BASE + 0x0076)
  250. #define WSA883X_CLSH_SIG_DP (WSA883X_DIG_CTRL_BASE + 0x0077)
  251. #define WSA883X_TAGC_CTL (WSA883X_DIG_CTRL_BASE + 0x0078)
  252. #define WSA883X_TAGC_TIME (WSA883X_DIG_CTRL_BASE + 0x0079)
  253. #define WSA883X_TAGC_E2E_GAIN (WSA883X_DIG_CTRL_BASE + 0x007A)
  254. #define WSA883X_TAGC_FORCE_VAL (WSA883X_DIG_CTRL_BASE + 0x007B)
  255. #define WSA883X_VAGC_CTL (WSA883X_DIG_CTRL_BASE + 0x007C)
  256. #define WSA883X_VAGC_TIME (WSA883X_DIG_CTRL_BASE + 0x007D)
  257. #define WSA883X_VAGC_ATTN_LVL_1_2 (WSA883X_DIG_CTRL_BASE + 0x007E)
  258. #define WSA883X_VAGC_ATTN_LVL_3 (WSA883X_DIG_CTRL_BASE + 0x007F)
  259. #define WSA883X_INTR_MODE (WSA883X_DIG_CTRL_BASE + 0x0080)
  260. #define WSA883X_INTR_MASK0 (WSA883X_DIG_CTRL_BASE + 0x0081)
  261. #define WSA883X_INTR_MASK1 (WSA883X_DIG_CTRL_BASE + 0x0082)
  262. #define WSA883X_INTR_STATUS0 (WSA883X_DIG_CTRL_BASE + 0x0083)
  263. #define WSA883X_INTR_STATUS1 (WSA883X_DIG_CTRL_BASE + 0x0084)
  264. #define WSA883X_INTR_CLEAR0 (WSA883X_DIG_CTRL_BASE + 0x0085)
  265. #define WSA883X_INTR_CLEAR1 (WSA883X_DIG_CTRL_BASE + 0x0086)
  266. #define WSA883X_INTR_LEVEL0 (WSA883X_DIG_CTRL_BASE + 0x0087)
  267. #define WSA883X_INTR_LEVEL1 (WSA883X_DIG_CTRL_BASE + 0x0088)
  268. #define WSA883X_INTR_SET0 (WSA883X_DIG_CTRL_BASE + 0x0089)
  269. #define WSA883X_INTR_SET1 (WSA883X_DIG_CTRL_BASE + 0x008A)
  270. #define WSA883X_INTR_TEST0 (WSA883X_DIG_CTRL_BASE + 0x008B)
  271. #define WSA883X_INTR_TEST1 (WSA883X_DIG_CTRL_BASE + 0x008C)
  272. #define WSA883X_OTP_CTRL0 (WSA883X_DIG_CTRL_BASE + 0x0090)
  273. #define WSA883X_OTP_CTRL1 (WSA883X_DIG_CTRL_BASE + 0x0091)
  274. #define WSA883X_HDRIVE_CTL_GROUP1 (WSA883X_DIG_CTRL_BASE + 0x0092)
  275. #define WSA883X_PIN_CTL (WSA883X_DIG_CTRL_BASE + 0x0093)
  276. #define WSA883X_PIN_CTL_OE (WSA883X_DIG_CTRL_BASE + 0x0094)
  277. #define WSA883X_PIN_WDATA_IOPAD (WSA883X_DIG_CTRL_BASE + 0x0095)
  278. #define WSA883X_PIN_STATUS (WSA883X_DIG_CTRL_BASE + 0x0096)
  279. #define WSA883X_I2C_SLAVE_CTL (WSA883X_DIG_CTRL_BASE + 0x0097)
  280. #define WSA883X_PDM_TEST_MODE (WSA883X_DIG_CTRL_BASE + 0x00A0)
  281. #define WSA883X_ATE_TEST_MODE (WSA883X_DIG_CTRL_BASE + 0x00A1)
  282. #define WSA883X_DIG_DEBUG_MODE (WSA883X_DIG_CTRL_BASE + 0x00A3)
  283. #define WSA883X_DIG_DEBUG_SEL (WSA883X_DIG_CTRL_BASE + 0x00A4)
  284. #define WSA883X_DIG_DEBUG_EN (WSA883X_DIG_CTRL_BASE + 0x00A5)
  285. #define WSA883X_SWR_HM_TEST0 (WSA883X_DIG_CTRL_BASE + 0x00A6)
  286. #define WSA883X_SWR_HM_TEST1 (WSA883X_DIG_CTRL_BASE + 0x00A7)
  287. #define WSA883X_SWR_PAD_CTL (WSA883X_DIG_CTRL_BASE + 0x00A8)
  288. #define WSA883X_TADC_DETECT_DBG_CTL (WSA883X_DIG_CTRL_BASE + 0x00A9)
  289. #define WSA883X_TADC_DEBUG_MSB (WSA883X_DIG_CTRL_BASE + 0x00AA)
  290. #define WSA883X_TADC_DEBUG_LSB (WSA883X_DIG_CTRL_BASE + 0x00AB)
  291. #define WSA883X_SAMPLE_EDGE_SEL (WSA883X_DIG_CTRL_BASE + 0x00AC)
  292. #define WSA883X_SWR_EDGE_SEL (WSA883X_DIG_CTRL_BASE + 0x00AD)
  293. #define WSA883X_TEST_MODE_CTL (WSA883X_DIG_CTRL_BASE + 0x00AE)
  294. #define WSA883X_IOPAD_CTL (WSA883X_DIG_CTRL_BASE + 0x00AF)
  295. #define WSA883X_ANA_CSR_DBG_ADD (WSA883X_DIG_CTRL_BASE + 0x00B0)
  296. #define WSA883X_ANA_CSR_DBG_CTL (WSA883X_DIG_CTRL_BASE + 0x00B1)
  297. #define WSA883X_SPARE_R (WSA883X_DIG_CTRL_BASE + 0x00BC)
  298. #define WSA883X_SPARE_0 (WSA883X_DIG_CTRL_BASE + 0x00BD)
  299. #define WSA883X_SPARE_1 (WSA883X_DIG_CTRL_BASE + 0x00BE)
  300. #define WSA883X_SPARE_2 (WSA883X_DIG_CTRL_BASE + 0x00BF)
  301. #define WSA883X_SCODE (WSA883X_DIG_CTRL_BASE + 0x00C0)
  302. #define WSA883X_DIG_TRIM_BASE (WSA883X_BASE + 0x00000500)
  303. #define WSA883X_OTP_REG_0 (WSA883X_DIG_TRIM_BASE + 0x0080)
  304. #define WSA883X_ID_MASK GENMASK(3, 0)
  305. #define WSA883X_OTP_REG_1 (WSA883X_DIG_TRIM_BASE + 0x0081)
  306. #define WSA883X_OTP_REG_2 (WSA883X_DIG_TRIM_BASE + 0x0082)
  307. #define WSA883X_OTP_REG_3 (WSA883X_DIG_TRIM_BASE + 0x0083)
  308. #define WSA883X_OTP_REG_4 (WSA883X_DIG_TRIM_BASE + 0x0084)
  309. #define WSA883X_OTP_REG_5 (WSA883X_DIG_TRIM_BASE + 0x0085)
  310. #define WSA883X_OTP_REG_6 (WSA883X_DIG_TRIM_BASE + 0x0086)
  311. #define WSA883X_OTP_REG_7 (WSA883X_DIG_TRIM_BASE + 0x0087)
  312. #define WSA883X_OTP_REG_8 (WSA883X_DIG_TRIM_BASE + 0x0088)
  313. #define WSA883X_OTP_REG_9 (WSA883X_DIG_TRIM_BASE + 0x0089)
  314. #define WSA883X_OTP_REG_10 (WSA883X_DIG_TRIM_BASE + 0x008A)
  315. #define WSA883X_OTP_REG_11 (WSA883X_DIG_TRIM_BASE + 0x008B)
  316. #define WSA883X_OTP_REG_12 (WSA883X_DIG_TRIM_BASE + 0x008C)
  317. #define WSA883X_OTP_REG_13 (WSA883X_DIG_TRIM_BASE + 0x008D)
  318. #define WSA883X_OTP_REG_14 (WSA883X_DIG_TRIM_BASE + 0x008E)
  319. #define WSA883X_OTP_REG_15 (WSA883X_DIG_TRIM_BASE + 0x008F)
  320. #define WSA883X_OTP_REG_16 (WSA883X_DIG_TRIM_BASE + 0x0090)
  321. #define WSA883X_OTP_REG_17 (WSA883X_DIG_TRIM_BASE + 0x0091)
  322. #define WSA883X_OTP_REG_18 (WSA883X_DIG_TRIM_BASE + 0x0092)
  323. #define WSA883X_OTP_REG_19 (WSA883X_DIG_TRIM_BASE + 0x0093)
  324. #define WSA883X_OTP_REG_20 (WSA883X_DIG_TRIM_BASE + 0x0094)
  325. #define WSA883X_OTP_REG_21 (WSA883X_DIG_TRIM_BASE + 0x0095)
  326. #define WSA883X_OTP_REG_22 (WSA883X_DIG_TRIM_BASE + 0x0096)
  327. #define WSA883X_OTP_REG_23 (WSA883X_DIG_TRIM_BASE + 0x0097)
  328. #define WSA883X_OTP_REG_24 (WSA883X_DIG_TRIM_BASE + 0x0098)
  329. #define WSA883X_OTP_REG_25 (WSA883X_DIG_TRIM_BASE + 0x0099)
  330. #define WSA883X_OTP_REG_26 (WSA883X_DIG_TRIM_BASE + 0x009A)
  331. #define WSA883X_OTP_REG_27 (WSA883X_DIG_TRIM_BASE + 0x009B)
  332. #define WSA883X_OTP_REG_28 (WSA883X_DIG_TRIM_BASE + 0x009C)
  333. #define WSA883X_OTP_REG_29 (WSA883X_DIG_TRIM_BASE + 0x009D)
  334. #define WSA883X_OTP_REG_30 (WSA883X_DIG_TRIM_BASE + 0x009E)
  335. #define WSA883X_OTP_REG_31 (WSA883X_DIG_TRIM_BASE + 0x009F)
  336. #define WSA883X_OTP_REG_32 (WSA883X_DIG_TRIM_BASE + 0x00A0)
  337. #define WSA883X_OTP_REG_33 (WSA883X_DIG_TRIM_BASE + 0x00A1)
  338. #define WSA883X_OTP_REG_34 (WSA883X_DIG_TRIM_BASE + 0x00A2)
  339. #define WSA883X_OTP_REG_35 (WSA883X_DIG_TRIM_BASE + 0x00A3)
  340. #define WSA883X_OTP_REG_63 (WSA883X_DIG_TRIM_BASE + 0x00BF)
  341. #define WSA883X_DIG_EMEM_BASE (WSA883X_BASE + 0x000005C0)
  342. #define WSA883X_EMEM_0 (WSA883X_DIG_EMEM_BASE + 0x0000)
  343. #define WSA883X_EMEM_1 (WSA883X_DIG_EMEM_BASE + 0x0001)
  344. #define WSA883X_EMEM_2 (WSA883X_DIG_EMEM_BASE + 0x0002)
  345. #define WSA883X_EMEM_3 (WSA883X_DIG_EMEM_BASE + 0x0003)
  346. #define WSA883X_EMEM_4 (WSA883X_DIG_EMEM_BASE + 0x0004)
  347. #define WSA883X_EMEM_5 (WSA883X_DIG_EMEM_BASE + 0x0005)
  348. #define WSA883X_EMEM_6 (WSA883X_DIG_EMEM_BASE + 0x0006)
  349. #define WSA883X_EMEM_7 (WSA883X_DIG_EMEM_BASE + 0x0007)
  350. #define WSA883X_EMEM_8 (WSA883X_DIG_EMEM_BASE + 0x0008)
  351. #define WSA883X_EMEM_9 (WSA883X_DIG_EMEM_BASE + 0x0009)
  352. #define WSA883X_EMEM_10 (WSA883X_DIG_EMEM_BASE + 0x000A)
  353. #define WSA883X_EMEM_11 (WSA883X_DIG_EMEM_BASE + 0x000B)
  354. #define WSA883X_EMEM_12 (WSA883X_DIG_EMEM_BASE + 0x000C)
  355. #define WSA883X_EMEM_13 (WSA883X_DIG_EMEM_BASE + 0x000D)
  356. #define WSA883X_EMEM_14 (WSA883X_DIG_EMEM_BASE + 0x000E)
  357. #define WSA883X_EMEM_15 (WSA883X_DIG_EMEM_BASE + 0x000F)
  358. #define WSA883X_EMEM_16 (WSA883X_DIG_EMEM_BASE + 0x0010)
  359. #define WSA883X_EMEM_17 (WSA883X_DIG_EMEM_BASE + 0x0011)
  360. #define WSA883X_EMEM_18 (WSA883X_DIG_EMEM_BASE + 0x0012)
  361. #define WSA883X_EMEM_19 (WSA883X_DIG_EMEM_BASE + 0x0013)
  362. #define WSA883X_EMEM_20 (WSA883X_DIG_EMEM_BASE + 0x0014)
  363. #define WSA883X_EMEM_21 (WSA883X_DIG_EMEM_BASE + 0x0015)
  364. #define WSA883X_EMEM_22 (WSA883X_DIG_EMEM_BASE + 0x0016)
  365. #define WSA883X_EMEM_23 (WSA883X_DIG_EMEM_BASE + 0x0017)
  366. #define WSA883X_EMEM_24 (WSA883X_DIG_EMEM_BASE + 0x0018)
  367. #define WSA883X_EMEM_25 (WSA883X_DIG_EMEM_BASE + 0x0019)
  368. #define WSA883X_EMEM_26 (WSA883X_DIG_EMEM_BASE + 0x001A)
  369. #define WSA883X_EMEM_27 (WSA883X_DIG_EMEM_BASE + 0x001B)
  370. #define WSA883X_EMEM_28 (WSA883X_DIG_EMEM_BASE + 0x001C)
  371. #define WSA883X_EMEM_29 (WSA883X_DIG_EMEM_BASE + 0x001D)
  372. #define WSA883X_EMEM_30 (WSA883X_DIG_EMEM_BASE + 0x001E)
  373. #define WSA883X_EMEM_31 (WSA883X_DIG_EMEM_BASE + 0x001F)
  374. #define WSA883X_EMEM_32 (WSA883X_DIG_EMEM_BASE + 0x0020)
  375. #define WSA883X_EMEM_33 (WSA883X_DIG_EMEM_BASE + 0x0021)
  376. #define WSA883X_EMEM_34 (WSA883X_DIG_EMEM_BASE + 0x0022)
  377. #define WSA883X_EMEM_35 (WSA883X_DIG_EMEM_BASE + 0x0023)
  378. #define WSA883X_EMEM_36 (WSA883X_DIG_EMEM_BASE + 0x0024)
  379. #define WSA883X_EMEM_37 (WSA883X_DIG_EMEM_BASE + 0x0025)
  380. #define WSA883X_EMEM_38 (WSA883X_DIG_EMEM_BASE + 0x0026)
  381. #define WSA883X_EMEM_39 (WSA883X_DIG_EMEM_BASE + 0x0027)
  382. #define WSA883X_EMEM_40 (WSA883X_DIG_EMEM_BASE + 0x0028)
  383. #define WSA883X_EMEM_41 (WSA883X_DIG_EMEM_BASE + 0x0029)
  384. #define WSA883X_EMEM_42 (WSA883X_DIG_EMEM_BASE + 0x002A)
  385. #define WSA883X_EMEM_43 (WSA883X_DIG_EMEM_BASE + 0x002B)
  386. #define WSA883X_EMEM_44 (WSA883X_DIG_EMEM_BASE + 0x002C)
  387. #define WSA883X_EMEM_45 (WSA883X_DIG_EMEM_BASE + 0x002D)
  388. #define WSA883X_EMEM_46 (WSA883X_DIG_EMEM_BASE + 0x002E)
  389. #define WSA883X_EMEM_47 (WSA883X_DIG_EMEM_BASE + 0x002F)
  390. #define WSA883X_EMEM_48 (WSA883X_DIG_EMEM_BASE + 0x0030)
  391. #define WSA883X_EMEM_49 (WSA883X_DIG_EMEM_BASE + 0x0031)
  392. #define WSA883X_EMEM_50 (WSA883X_DIG_EMEM_BASE + 0x0032)
  393. #define WSA883X_EMEM_51 (WSA883X_DIG_EMEM_BASE + 0x0033)
  394. #define WSA883X_EMEM_52 (WSA883X_DIG_EMEM_BASE + 0x0034)
  395. #define WSA883X_EMEM_53 (WSA883X_DIG_EMEM_BASE + 0x0035)
  396. #define WSA883X_EMEM_54 (WSA883X_DIG_EMEM_BASE + 0x0036)
  397. #define WSA883X_EMEM_55 (WSA883X_DIG_EMEM_BASE + 0x0037)
  398. #define WSA883X_EMEM_56 (WSA883X_DIG_EMEM_BASE + 0x0038)
  399. #define WSA883X_EMEM_57 (WSA883X_DIG_EMEM_BASE + 0x0039)
  400. #define WSA883X_EMEM_58 (WSA883X_DIG_EMEM_BASE + 0x003A)
  401. #define WSA883X_EMEM_59 (WSA883X_DIG_EMEM_BASE + 0x003B)
  402. #define WSA883X_EMEM_60 (WSA883X_DIG_EMEM_BASE + 0x003C)
  403. #define WSA883X_EMEM_61 (WSA883X_DIG_EMEM_BASE + 0x003D)
  404. #define WSA883X_EMEM_62 (WSA883X_DIG_EMEM_BASE + 0x003E)
  405. #define WSA883X_EMEM_63 (WSA883X_DIG_EMEM_BASE + 0x003F)
  406. #define WSA883X_NUM_REGISTERS (WSA883X_EMEM_63 + 1)
  407. #define WSA883X_MAX_REGISTER (WSA883X_NUM_REGISTERS - 1)
  408. #define WSA883X_VERSION_1_0 0
  409. #define WSA883X_VERSION_1_1 1
  410. #define WSA883X_MAX_SWR_PORTS 4
  411. #define WSA883X_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  412. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  413. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  414. SNDRV_PCM_RATE_384000)
  415. /* Fractional Rates */
  416. #define WSA883X_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  417. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  418. #define WSA883X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  419. SNDRV_PCM_FMTBIT_S24_LE |\
  420. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  421. struct wsa883x_priv {
  422. struct regmap *regmap;
  423. struct device *dev;
  424. struct regulator *vdd;
  425. struct sdw_slave *slave;
  426. struct sdw_stream_config sconfig;
  427. struct sdw_stream_runtime *sruntime;
  428. struct sdw_port_config port_config[WSA883X_MAX_SWR_PORTS];
  429. struct gpio_desc *sd_n;
  430. bool port_prepared[WSA883X_MAX_SWR_PORTS];
  431. bool port_enable[WSA883X_MAX_SWR_PORTS];
  432. int version;
  433. int variant;
  434. int active_ports;
  435. int dev_mode;
  436. int comp_offset;
  437. };
  438. enum {
  439. WSA8830 = 0,
  440. WSA8835,
  441. WSA8832,
  442. WSA8835_V2 = 5,
  443. };
  444. enum {
  445. COMP_OFFSET0,
  446. COMP_OFFSET1,
  447. COMP_OFFSET2,
  448. COMP_OFFSET3,
  449. COMP_OFFSET4,
  450. };
  451. enum wsa_port_ids {
  452. WSA883X_PORT_DAC,
  453. WSA883X_PORT_COMP,
  454. WSA883X_PORT_BOOST,
  455. WSA883X_PORT_VISENSE,
  456. };
  457. static const char * const wsa_dev_mode_text[] = {
  458. "Speaker", "Receiver", "Ultrasound"
  459. };
  460. enum {
  461. SPEAKER,
  462. RECEIVER,
  463. ULTRASOUND,
  464. };
  465. static const struct soc_enum wsa_dev_mode_enum =
  466. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(wsa_dev_mode_text), wsa_dev_mode_text);
  467. /* 4 ports */
  468. static struct sdw_dpn_prop wsa_sink_dpn_prop[WSA883X_MAX_SWR_PORTS] = {
  469. {
  470. /* DAC */
  471. .num = 1,
  472. .type = SDW_DPN_SIMPLE,
  473. .min_ch = 1,
  474. .max_ch = 1,
  475. .simple_ch_prep_sm = true,
  476. .read_only_wordlength = true,
  477. }, {
  478. /* COMP */
  479. .num = 2,
  480. .type = SDW_DPN_SIMPLE,
  481. .min_ch = 1,
  482. .max_ch = 1,
  483. .simple_ch_prep_sm = true,
  484. .read_only_wordlength = true,
  485. }, {
  486. /* BOOST */
  487. .num = 3,
  488. .type = SDW_DPN_SIMPLE,
  489. .min_ch = 1,
  490. .max_ch = 1,
  491. .simple_ch_prep_sm = true,
  492. .read_only_wordlength = true,
  493. }, {
  494. /* VISENSE */
  495. .num = 4,
  496. .type = SDW_DPN_SIMPLE,
  497. .min_ch = 1,
  498. .max_ch = 1,
  499. .simple_ch_prep_sm = true,
  500. .read_only_wordlength = true,
  501. }
  502. };
  503. static struct sdw_port_config wsa883x_pconfig[WSA883X_MAX_SWR_PORTS] = {
  504. {
  505. .num = 1,
  506. .ch_mask = 0x1,
  507. }, {
  508. .num = 2,
  509. .ch_mask = 0xf,
  510. }, {
  511. .num = 3,
  512. .ch_mask = 0x3,
  513. }, { /* IV feedback */
  514. .num = 4,
  515. .ch_mask = 0x3,
  516. },
  517. };
  518. static struct reg_default wsa883x_defaults[] = {
  519. { WSA883X_REF_CTRL, 0xD5 },
  520. { WSA883X_TEST_CTL_0, 0x06 },
  521. { WSA883X_BIAS_0, 0xD2 },
  522. { WSA883X_OP_CTL, 0xE0 },
  523. { WSA883X_IREF_CTL, 0x57 },
  524. { WSA883X_ISENS_CTL, 0x47 },
  525. { WSA883X_CLK_CTL, 0x87 },
  526. { WSA883X_TEST_CTL_1, 0x00 },
  527. { WSA883X_BIAS_1, 0x51 },
  528. { WSA883X_ADC_CTL, 0x01 },
  529. { WSA883X_DOUT_MSB, 0x00 },
  530. { WSA883X_DOUT_LSB, 0x00 },
  531. { WSA883X_VBAT_SNS, 0x40 },
  532. { WSA883X_ITRIM_CODE, 0x9F },
  533. { WSA883X_EN, 0x20 },
  534. { WSA883X_OVERRIDE1, 0x00 },
  535. { WSA883X_OVERRIDE2, 0x08 },
  536. { WSA883X_VSENSE1, 0xD3 },
  537. { WSA883X_ISENSE1, 0xD4 },
  538. { WSA883X_ISENSE2, 0x20 },
  539. { WSA883X_ISENSE_CAL, 0x00 },
  540. { WSA883X_MISC, 0x08 },
  541. { WSA883X_ADC_0, 0x00 },
  542. { WSA883X_ADC_1, 0x00 },
  543. { WSA883X_ADC_2, 0x40 },
  544. { WSA883X_ADC_3, 0x80 },
  545. { WSA883X_ADC_4, 0x25 },
  546. { WSA883X_ADC_5, 0x25 },
  547. { WSA883X_ADC_6, 0x08 },
  548. { WSA883X_ADC_7, 0x81 },
  549. { WSA883X_STATUS, 0x00 },
  550. { WSA883X_DAC_CTRL_REG, 0x53 },
  551. { WSA883X_DAC_EN_DEBUG_REG, 0x00 },
  552. { WSA883X_DAC_OPAMP_BIAS1_REG, 0x48 },
  553. { WSA883X_DAC_OPAMP_BIAS2_REG, 0x48 },
  554. { WSA883X_DAC_VCM_CTRL_REG, 0x88 },
  555. { WSA883X_DAC_VOLTAGE_CTRL_REG, 0xA5 },
  556. { WSA883X_ATEST1_REG, 0x00 },
  557. { WSA883X_ATEST2_REG, 0x00 },
  558. { WSA883X_SPKR_TOP_BIAS_REG1, 0x6A },
  559. { WSA883X_SPKR_TOP_BIAS_REG2, 0x65 },
  560. { WSA883X_SPKR_TOP_BIAS_REG3, 0x55 },
  561. { WSA883X_SPKR_TOP_BIAS_REG4, 0xA9 },
  562. { WSA883X_SPKR_CLIP_DET_REG, 0x9C },
  563. { WSA883X_SPKR_DRV_LF_BLK_EN, 0x0F },
  564. { WSA883X_SPKR_DRV_LF_EN, 0x0A },
  565. { WSA883X_SPKR_DRV_LF_MASK_DCC_CTL, 0x00 },
  566. { WSA883X_SPKR_DRV_LF_MISC_CTL, 0x3A },
  567. { WSA883X_SPKR_DRV_LF_REG_GAIN, 0x00 },
  568. { WSA883X_SPKR_DRV_OS_CAL_CTL, 0x00 },
  569. { WSA883X_SPKR_DRV_OS_CAL_CTL1, 0x90 },
  570. { WSA883X_SPKR_PWM_CLK_CTL, 0x00 },
  571. { WSA883X_SPKR_PDRV_HS_CTL, 0x52 },
  572. { WSA883X_SPKR_PDRV_LS_CTL, 0x48 },
  573. { WSA883X_SPKR_PWRSTG_DBG, 0x08 },
  574. { WSA883X_SPKR_OCP_CTL, 0xE2 },
  575. { WSA883X_SPKR_BBM_CTL, 0x92 },
  576. { WSA883X_PA_STATUS0, 0x00 },
  577. { WSA883X_PA_STATUS1, 0x00 },
  578. { WSA883X_PA_STATUS2, 0x80 },
  579. { WSA883X_EN_CTRL, 0x44 },
  580. { WSA883X_CURRENT_LIMIT, 0xCC },
  581. { WSA883X_IBIAS1, 0x00 },
  582. { WSA883X_IBIAS2, 0x00 },
  583. { WSA883X_IBIAS3, 0x00 },
  584. { WSA883X_LDO_PROG, 0x02 },
  585. { WSA883X_STABILITY_CTRL1, 0x8E },
  586. { WSA883X_STABILITY_CTRL2, 0x10 },
  587. { WSA883X_PWRSTAGE_CTRL1, 0x06 },
  588. { WSA883X_PWRSTAGE_CTRL2, 0x00 },
  589. { WSA883X_BYPASS_1, 0x19 },
  590. { WSA883X_BYPASS_2, 0x13 },
  591. { WSA883X_ZX_CTRL_1, 0xF0 },
  592. { WSA883X_ZX_CTRL_2, 0x04 },
  593. { WSA883X_MISC1, 0x06 },
  594. { WSA883X_MISC2, 0xA0 },
  595. { WSA883X_GMAMP_SUP1, 0x82 },
  596. { WSA883X_PWRSTAGE_CTRL3, 0x39 },
  597. { WSA883X_PWRSTAGE_CTRL4, 0x5F },
  598. { WSA883X_TEST1, 0x00 },
  599. { WSA883X_SPARE1, 0x00 },
  600. { WSA883X_SPARE2, 0x00 },
  601. { WSA883X_PON_CTL_0, 0x10 },
  602. { WSA883X_PON_CLT_1, 0xE0 },
  603. { WSA883X_PON_CTL_2, 0x90 },
  604. { WSA883X_PON_CTL_3, 0x70 },
  605. { WSA883X_CKWD_CTL_0, 0x34 },
  606. { WSA883X_CKWD_CTL_1, 0x0F },
  607. { WSA883X_CKWD_CTL_2, 0x00 },
  608. { WSA883X_CKSK_CTL_0, 0x00 },
  609. { WSA883X_PADSW_CTL_0, 0x00 },
  610. { WSA883X_TEST_0, 0x00 },
  611. { WSA883X_TEST_1, 0x00 },
  612. { WSA883X_STATUS_0, 0x00 },
  613. { WSA883X_STATUS_1, 0x00 },
  614. { WSA883X_CHIP_ID0, 0x00 },
  615. { WSA883X_CHIP_ID1, 0x00 },
  616. { WSA883X_CHIP_ID2, 0x02 },
  617. { WSA883X_CHIP_ID3, 0x02 },
  618. { WSA883X_BUS_ID, 0x00 },
  619. { WSA883X_CDC_RST_CTL, 0x01 },
  620. { WSA883X_TOP_CLK_CFG, 0x00 },
  621. { WSA883X_CDC_PATH_MODE, 0x00 },
  622. { WSA883X_CDC_CLK_CTL, 0xFF },
  623. { WSA883X_SWR_RESET_EN, 0x00 },
  624. { WSA883X_RESET_CTL, 0x00 },
  625. { WSA883X_PA_FSM_CTL, 0x00 },
  626. { WSA883X_PA_FSM_TIMER0, 0x80 },
  627. { WSA883X_PA_FSM_TIMER1, 0x80 },
  628. { WSA883X_PA_FSM_STA, 0x00 },
  629. { WSA883X_PA_FSM_ERR_COND, 0x00 },
  630. { WSA883X_PA_FSM_MSK, 0x00 },
  631. { WSA883X_PA_FSM_BYP, 0x01 },
  632. { WSA883X_PA_FSM_DBG, 0x00 },
  633. { WSA883X_TADC_VALUE_CTL, 0x03 },
  634. { WSA883X_TEMP_DETECT_CTL, 0x01 },
  635. { WSA883X_TEMP_MSB, 0x00 },
  636. { WSA883X_TEMP_LSB, 0x00 },
  637. { WSA883X_TEMP_CONFIG0, 0x00 },
  638. { WSA883X_TEMP_CONFIG1, 0x00 },
  639. { WSA883X_VBAT_ADC_FLT_CTL, 0x00 },
  640. { WSA883X_VBAT_DIN_MSB, 0x00 },
  641. { WSA883X_VBAT_DIN_LSB, 0x00 },
  642. { WSA883X_VBAT_DOUT, 0x00 },
  643. { WSA883X_SDM_PDM9_LSB, 0x00 },
  644. { WSA883X_SDM_PDM9_MSB, 0x00 },
  645. { WSA883X_CDC_RX_CTL, 0xFE },
  646. { WSA883X_CDC_SPK_DSM_A1_0, 0x00 },
  647. { WSA883X_CDC_SPK_DSM_A1_1, 0x01 },
  648. { WSA883X_CDC_SPK_DSM_A2_0, 0x96 },
  649. { WSA883X_CDC_SPK_DSM_A2_1, 0x09 },
  650. { WSA883X_CDC_SPK_DSM_A3_0, 0xAB },
  651. { WSA883X_CDC_SPK_DSM_A3_1, 0x05 },
  652. { WSA883X_CDC_SPK_DSM_A4_0, 0x1C },
  653. { WSA883X_CDC_SPK_DSM_A4_1, 0x02 },
  654. { WSA883X_CDC_SPK_DSM_A5_0, 0x17 },
  655. { WSA883X_CDC_SPK_DSM_A5_1, 0x02 },
  656. { WSA883X_CDC_SPK_DSM_A6_0, 0xAA },
  657. { WSA883X_CDC_SPK_DSM_A7_0, 0xE3 },
  658. { WSA883X_CDC_SPK_DSM_C_0, 0x69 },
  659. { WSA883X_CDC_SPK_DSM_C_1, 0x54 },
  660. { WSA883X_CDC_SPK_DSM_C_2, 0x02 },
  661. { WSA883X_CDC_SPK_DSM_C_3, 0x15 },
  662. { WSA883X_CDC_SPK_DSM_R1, 0xA4 },
  663. { WSA883X_CDC_SPK_DSM_R2, 0xB5 },
  664. { WSA883X_CDC_SPK_DSM_R3, 0x86 },
  665. { WSA883X_CDC_SPK_DSM_R4, 0x85 },
  666. { WSA883X_CDC_SPK_DSM_R5, 0xAA },
  667. { WSA883X_CDC_SPK_DSM_R6, 0xE2 },
  668. { WSA883X_CDC_SPK_DSM_R7, 0x62 },
  669. { WSA883X_CDC_SPK_GAIN_PDM_0, 0x00 },
  670. { WSA883X_CDC_SPK_GAIN_PDM_1, 0xFC },
  671. { WSA883X_CDC_SPK_GAIN_PDM_2, 0x05 },
  672. { WSA883X_PDM_WD_CTL, 0x00 },
  673. { WSA883X_DEM_BYPASS_DATA0, 0x00 },
  674. { WSA883X_DEM_BYPASS_DATA1, 0x00 },
  675. { WSA883X_DEM_BYPASS_DATA2, 0x00 },
  676. { WSA883X_DEM_BYPASS_DATA3, 0x00 },
  677. { WSA883X_WAVG_CTL, 0x06 },
  678. { WSA883X_WAVG_LRA_PER_0, 0xD1 },
  679. { WSA883X_WAVG_LRA_PER_1, 0x00 },
  680. { WSA883X_WAVG_DELTA_THETA_0, 0xE6 },
  681. { WSA883X_WAVG_DELTA_THETA_1, 0x04 },
  682. { WSA883X_WAVG_DIRECT_AMP_0, 0x50 },
  683. { WSA883X_WAVG_DIRECT_AMP_1, 0x00 },
  684. { WSA883X_WAVG_PTRN_AMP0_0, 0x50 },
  685. { WSA883X_WAVG_PTRN_AMP0_1, 0x00 },
  686. { WSA883X_WAVG_PTRN_AMP1_0, 0x50 },
  687. { WSA883X_WAVG_PTRN_AMP1_1, 0x00 },
  688. { WSA883X_WAVG_PTRN_AMP2_0, 0x50 },
  689. { WSA883X_WAVG_PTRN_AMP2_1, 0x00 },
  690. { WSA883X_WAVG_PTRN_AMP3_0, 0x50 },
  691. { WSA883X_WAVG_PTRN_AMP3_1, 0x00 },
  692. { WSA883X_WAVG_PTRN_AMP4_0, 0x50 },
  693. { WSA883X_WAVG_PTRN_AMP4_1, 0x00 },
  694. { WSA883X_WAVG_PTRN_AMP5_0, 0x50 },
  695. { WSA883X_WAVG_PTRN_AMP5_1, 0x00 },
  696. { WSA883X_WAVG_PTRN_AMP6_0, 0x50 },
  697. { WSA883X_WAVG_PTRN_AMP6_1, 0x00 },
  698. { WSA883X_WAVG_PTRN_AMP7_0, 0x50 },
  699. { WSA883X_WAVG_PTRN_AMP7_1, 0x00 },
  700. { WSA883X_WAVG_PER_0_1, 0x88 },
  701. { WSA883X_WAVG_PER_2_3, 0x88 },
  702. { WSA883X_WAVG_PER_4_5, 0x88 },
  703. { WSA883X_WAVG_PER_6_7, 0x88 },
  704. { WSA883X_WAVG_STA, 0x00 },
  705. { WSA883X_DRE_CTL_0, 0x70 },
  706. { WSA883X_DRE_CTL_1, 0x08 },
  707. { WSA883X_DRE_IDLE_DET_CTL, 0x1F },
  708. { WSA883X_CLSH_CTL_0, 0x37 },
  709. { WSA883X_CLSH_CTL_1, 0x81 },
  710. { WSA883X_CLSH_V_HD_PA, 0x0F },
  711. { WSA883X_CLSH_V_PA_MIN, 0x00 },
  712. { WSA883X_CLSH_OVRD_VAL, 0x00 },
  713. { WSA883X_CLSH_HARD_MAX, 0xFF },
  714. { WSA883X_CLSH_SOFT_MAX, 0xF5 },
  715. { WSA883X_CLSH_SIG_DP, 0x00 },
  716. { WSA883X_TAGC_CTL, 0x10 },
  717. { WSA883X_TAGC_TIME, 0x20 },
  718. { WSA883X_TAGC_E2E_GAIN, 0x02 },
  719. { WSA883X_TAGC_FORCE_VAL, 0x00 },
  720. { WSA883X_VAGC_CTL, 0x00 },
  721. { WSA883X_VAGC_TIME, 0x08 },
  722. { WSA883X_VAGC_ATTN_LVL_1_2, 0x21 },
  723. { WSA883X_VAGC_ATTN_LVL_3, 0x03 },
  724. { WSA883X_INTR_MODE, 0x00 },
  725. { WSA883X_INTR_MASK0, 0x90 },
  726. { WSA883X_INTR_MASK1, 0x00 },
  727. { WSA883X_INTR_STATUS0, 0x00 },
  728. { WSA883X_INTR_STATUS1, 0x00 },
  729. { WSA883X_INTR_CLEAR0, 0x00 },
  730. { WSA883X_INTR_CLEAR1, 0x00 },
  731. { WSA883X_INTR_LEVEL0, 0x00 },
  732. { WSA883X_INTR_LEVEL1, 0x00 },
  733. { WSA883X_INTR_SET0, 0x00 },
  734. { WSA883X_INTR_SET1, 0x00 },
  735. { WSA883X_INTR_TEST0, 0x00 },
  736. { WSA883X_INTR_TEST1, 0x00 },
  737. { WSA883X_OTP_CTRL0, 0x00 },
  738. { WSA883X_OTP_CTRL1, 0x00 },
  739. { WSA883X_HDRIVE_CTL_GROUP1, 0x00 },
  740. { WSA883X_PIN_CTL, 0x04 },
  741. { WSA883X_PIN_CTL_OE, 0x00 },
  742. { WSA883X_PIN_WDATA_IOPAD, 0x00 },
  743. { WSA883X_PIN_STATUS, 0x00 },
  744. { WSA883X_I2C_SLAVE_CTL, 0x00 },
  745. { WSA883X_PDM_TEST_MODE, 0x00 },
  746. { WSA883X_ATE_TEST_MODE, 0x00 },
  747. { WSA883X_DIG_DEBUG_MODE, 0x00 },
  748. { WSA883X_DIG_DEBUG_SEL, 0x00 },
  749. { WSA883X_DIG_DEBUG_EN, 0x00 },
  750. { WSA883X_SWR_HM_TEST0, 0x08 },
  751. { WSA883X_SWR_HM_TEST1, 0x00 },
  752. { WSA883X_SWR_PAD_CTL, 0x37 },
  753. { WSA883X_TADC_DETECT_DBG_CTL, 0x00 },
  754. { WSA883X_TADC_DEBUG_MSB, 0x00 },
  755. { WSA883X_TADC_DEBUG_LSB, 0x00 },
  756. { WSA883X_SAMPLE_EDGE_SEL, 0x7F },
  757. { WSA883X_SWR_EDGE_SEL, 0x00 },
  758. { WSA883X_TEST_MODE_CTL, 0x04 },
  759. { WSA883X_IOPAD_CTL, 0x00 },
  760. { WSA883X_ANA_CSR_DBG_ADD, 0x00 },
  761. { WSA883X_ANA_CSR_DBG_CTL, 0x12 },
  762. { WSA883X_SPARE_R, 0x00 },
  763. { WSA883X_SPARE_0, 0x00 },
  764. { WSA883X_SPARE_1, 0x00 },
  765. { WSA883X_SPARE_2, 0x00 },
  766. { WSA883X_SCODE, 0x00 },
  767. { WSA883X_OTP_REG_0, 0x05 },
  768. { WSA883X_OTP_REG_1, 0xFF },
  769. { WSA883X_OTP_REG_2, 0xC0 },
  770. { WSA883X_OTP_REG_3, 0xFF },
  771. { WSA883X_OTP_REG_4, 0xC0 },
  772. { WSA883X_OTP_REG_5, 0xFF },
  773. { WSA883X_OTP_REG_6, 0xFF },
  774. { WSA883X_OTP_REG_7, 0xFF },
  775. { WSA883X_OTP_REG_8, 0xFF },
  776. { WSA883X_OTP_REG_9, 0xFF },
  777. { WSA883X_OTP_REG_10, 0xFF },
  778. { WSA883X_OTP_REG_11, 0xFF },
  779. { WSA883X_OTP_REG_12, 0xFF },
  780. { WSA883X_OTP_REG_13, 0xFF },
  781. { WSA883X_OTP_REG_14, 0xFF },
  782. { WSA883X_OTP_REG_15, 0xFF },
  783. { WSA883X_OTP_REG_16, 0xFF },
  784. { WSA883X_OTP_REG_17, 0xFF },
  785. { WSA883X_OTP_REG_18, 0xFF },
  786. { WSA883X_OTP_REG_19, 0xFF },
  787. { WSA883X_OTP_REG_20, 0xFF },
  788. { WSA883X_OTP_REG_21, 0xFF },
  789. { WSA883X_OTP_REG_22, 0xFF },
  790. { WSA883X_OTP_REG_23, 0xFF },
  791. { WSA883X_OTP_REG_24, 0x37 },
  792. { WSA883X_OTP_REG_25, 0x3F },
  793. { WSA883X_OTP_REG_26, 0x03 },
  794. { WSA883X_OTP_REG_27, 0x00 },
  795. { WSA883X_OTP_REG_28, 0x00 },
  796. { WSA883X_OTP_REG_29, 0x00 },
  797. { WSA883X_OTP_REG_30, 0x00 },
  798. { WSA883X_OTP_REG_31, 0x03 },
  799. { WSA883X_OTP_REG_32, 0x00 },
  800. { WSA883X_OTP_REG_33, 0xFF },
  801. { WSA883X_OTP_REG_34, 0x00 },
  802. { WSA883X_OTP_REG_35, 0x00 },
  803. { WSA883X_OTP_REG_63, 0x40 },
  804. { WSA883X_EMEM_0, 0x00 },
  805. { WSA883X_EMEM_1, 0x00 },
  806. { WSA883X_EMEM_2, 0x00 },
  807. { WSA883X_EMEM_3, 0x00 },
  808. { WSA883X_EMEM_4, 0x00 },
  809. { WSA883X_EMEM_5, 0x00 },
  810. { WSA883X_EMEM_6, 0x00 },
  811. { WSA883X_EMEM_7, 0x00 },
  812. { WSA883X_EMEM_8, 0x00 },
  813. { WSA883X_EMEM_9, 0x00 },
  814. { WSA883X_EMEM_10, 0x00 },
  815. { WSA883X_EMEM_11, 0x00 },
  816. { WSA883X_EMEM_12, 0x00 },
  817. { WSA883X_EMEM_13, 0x00 },
  818. { WSA883X_EMEM_14, 0x00 },
  819. { WSA883X_EMEM_15, 0x00 },
  820. { WSA883X_EMEM_16, 0x00 },
  821. { WSA883X_EMEM_17, 0x00 },
  822. { WSA883X_EMEM_18, 0x00 },
  823. { WSA883X_EMEM_19, 0x00 },
  824. { WSA883X_EMEM_20, 0x00 },
  825. { WSA883X_EMEM_21, 0x00 },
  826. { WSA883X_EMEM_22, 0x00 },
  827. { WSA883X_EMEM_23, 0x00 },
  828. { WSA883X_EMEM_24, 0x00 },
  829. { WSA883X_EMEM_25, 0x00 },
  830. { WSA883X_EMEM_26, 0x00 },
  831. { WSA883X_EMEM_27, 0x00 },
  832. { WSA883X_EMEM_28, 0x00 },
  833. { WSA883X_EMEM_29, 0x00 },
  834. { WSA883X_EMEM_30, 0x00 },
  835. { WSA883X_EMEM_31, 0x00 },
  836. { WSA883X_EMEM_32, 0x00 },
  837. { WSA883X_EMEM_33, 0x00 },
  838. { WSA883X_EMEM_34, 0x00 },
  839. { WSA883X_EMEM_35, 0x00 },
  840. { WSA883X_EMEM_36, 0x00 },
  841. { WSA883X_EMEM_37, 0x00 },
  842. { WSA883X_EMEM_38, 0x00 },
  843. { WSA883X_EMEM_39, 0x00 },
  844. { WSA883X_EMEM_40, 0x00 },
  845. { WSA883X_EMEM_41, 0x00 },
  846. { WSA883X_EMEM_42, 0x00 },
  847. { WSA883X_EMEM_43, 0x00 },
  848. { WSA883X_EMEM_44, 0x00 },
  849. { WSA883X_EMEM_45, 0x00 },
  850. { WSA883X_EMEM_46, 0x00 },
  851. { WSA883X_EMEM_47, 0x00 },
  852. { WSA883X_EMEM_48, 0x00 },
  853. { WSA883X_EMEM_49, 0x00 },
  854. { WSA883X_EMEM_50, 0x00 },
  855. { WSA883X_EMEM_51, 0x00 },
  856. { WSA883X_EMEM_52, 0x00 },
  857. { WSA883X_EMEM_53, 0x00 },
  858. { WSA883X_EMEM_54, 0x00 },
  859. { WSA883X_EMEM_55, 0x00 },
  860. { WSA883X_EMEM_56, 0x00 },
  861. { WSA883X_EMEM_57, 0x00 },
  862. { WSA883X_EMEM_58, 0x00 },
  863. { WSA883X_EMEM_59, 0x00 },
  864. { WSA883X_EMEM_60, 0x00 },
  865. { WSA883X_EMEM_61, 0x00 },
  866. { WSA883X_EMEM_62, 0x00 },
  867. { WSA883X_EMEM_63, 0x00 },
  868. };
  869. static bool wsa883x_readonly_register(struct device *dev, unsigned int reg)
  870. {
  871. switch (reg) {
  872. case WSA883X_DOUT_MSB:
  873. case WSA883X_DOUT_LSB:
  874. case WSA883X_STATUS:
  875. case WSA883X_PA_STATUS0:
  876. case WSA883X_PA_STATUS1:
  877. case WSA883X_PA_STATUS2:
  878. case WSA883X_STATUS_0:
  879. case WSA883X_STATUS_1:
  880. case WSA883X_CHIP_ID0:
  881. case WSA883X_CHIP_ID1:
  882. case WSA883X_CHIP_ID2:
  883. case WSA883X_CHIP_ID3:
  884. case WSA883X_BUS_ID:
  885. case WSA883X_PA_FSM_STA:
  886. case WSA883X_PA_FSM_ERR_COND:
  887. case WSA883X_TEMP_MSB:
  888. case WSA883X_TEMP_LSB:
  889. case WSA883X_VBAT_DIN_MSB:
  890. case WSA883X_VBAT_DIN_LSB:
  891. case WSA883X_VBAT_DOUT:
  892. case WSA883X_SDM_PDM9_LSB:
  893. case WSA883X_SDM_PDM9_MSB:
  894. case WSA883X_WAVG_STA:
  895. case WSA883X_INTR_STATUS0:
  896. case WSA883X_INTR_STATUS1:
  897. case WSA883X_OTP_CTRL1:
  898. case WSA883X_PIN_STATUS:
  899. case WSA883X_ATE_TEST_MODE:
  900. case WSA883X_SWR_HM_TEST1:
  901. case WSA883X_SPARE_R:
  902. case WSA883X_OTP_REG_0:
  903. return true;
  904. }
  905. return false;
  906. }
  907. static bool wsa883x_writeable_register(struct device *dev, unsigned int reg)
  908. {
  909. return !wsa883x_readonly_register(dev, reg);
  910. }
  911. static bool wsa883x_volatile_register(struct device *dev, unsigned int reg)
  912. {
  913. return wsa883x_readonly_register(dev, reg);
  914. }
  915. static struct regmap_config wsa883x_regmap_config = {
  916. .reg_bits = 32,
  917. .val_bits = 8,
  918. .cache_type = REGCACHE_RBTREE,
  919. .reg_defaults = wsa883x_defaults,
  920. .max_register = WSA883X_MAX_REGISTER,
  921. .num_reg_defaults = ARRAY_SIZE(wsa883x_defaults),
  922. .volatile_reg = wsa883x_volatile_register,
  923. .writeable_reg = wsa883x_writeable_register,
  924. .reg_format_endian = REGMAP_ENDIAN_NATIVE,
  925. .val_format_endian = REGMAP_ENDIAN_NATIVE,
  926. .use_single_read = true,
  927. };
  928. static const struct reg_sequence reg_init[] = {
  929. {WSA883X_PA_FSM_BYP, 0x00},
  930. {WSA883X_ADC_6, 0x02},
  931. {WSA883X_CDC_SPK_DSM_A2_0, 0x0A},
  932. {WSA883X_CDC_SPK_DSM_A2_1, 0x08},
  933. {WSA883X_CDC_SPK_DSM_A3_0, 0xF3},
  934. {WSA883X_CDC_SPK_DSM_A3_1, 0x07},
  935. {WSA883X_CDC_SPK_DSM_A4_0, 0x79},
  936. {WSA883X_CDC_SPK_DSM_A4_1, 0x02},
  937. {WSA883X_CDC_SPK_DSM_A5_0, 0x0B},
  938. {WSA883X_CDC_SPK_DSM_A5_1, 0x02},
  939. {WSA883X_CDC_SPK_DSM_A6_0, 0x8A},
  940. {WSA883X_CDC_SPK_DSM_A7_0, 0x9B},
  941. {WSA883X_CDC_SPK_DSM_C_0, 0x68},
  942. {WSA883X_CDC_SPK_DSM_C_1, 0x54},
  943. {WSA883X_CDC_SPK_DSM_C_2, 0xF2},
  944. {WSA883X_CDC_SPK_DSM_C_3, 0x20},
  945. {WSA883X_CDC_SPK_DSM_R1, 0x83},
  946. {WSA883X_CDC_SPK_DSM_R2, 0x7F},
  947. {WSA883X_CDC_SPK_DSM_R3, 0x9D},
  948. {WSA883X_CDC_SPK_DSM_R4, 0x82},
  949. {WSA883X_CDC_SPK_DSM_R5, 0x8B},
  950. {WSA883X_CDC_SPK_DSM_R6, 0x9B},
  951. {WSA883X_CDC_SPK_DSM_R7, 0x3F},
  952. {WSA883X_VBAT_SNS, 0x20},
  953. {WSA883X_DRE_CTL_0, 0x92},
  954. {WSA883X_DRE_IDLE_DET_CTL, 0x0F},
  955. {WSA883X_CURRENT_LIMIT, 0xC4},
  956. {WSA883X_VAGC_TIME, 0x0F},
  957. {WSA883X_VAGC_ATTN_LVL_1_2, 0x00},
  958. {WSA883X_VAGC_ATTN_LVL_3, 0x01},
  959. {WSA883X_VAGC_CTL, 0x01},
  960. {WSA883X_TAGC_CTL, 0x1A},
  961. {WSA883X_TAGC_TIME, 0x2C},
  962. {WSA883X_TEMP_CONFIG0, 0x02},
  963. {WSA883X_TEMP_CONFIG1, 0x02},
  964. {WSA883X_OTP_REG_1, 0x49},
  965. {WSA883X_OTP_REG_2, 0x80},
  966. {WSA883X_OTP_REG_3, 0xC9},
  967. {WSA883X_OTP_REG_4, 0x40},
  968. {WSA883X_TAGC_CTL, 0x1B},
  969. {WSA883X_ADC_2, 0x00},
  970. {WSA883X_ADC_7, 0x85},
  971. {WSA883X_ADC_7, 0x87},
  972. {WSA883X_CKWD_CTL_0, 0x14},
  973. {WSA883X_CKWD_CTL_1, 0x1B},
  974. {WSA883X_GMAMP_SUP1, 0xE2},
  975. };
  976. static void wsa883x_init(struct wsa883x_priv *wsa883x)
  977. {
  978. struct regmap *regmap = wsa883x->regmap;
  979. int variant, version;
  980. regmap_read(regmap, WSA883X_OTP_REG_0, &variant);
  981. wsa883x->variant = variant & WSA883X_ID_MASK;
  982. regmap_read(regmap, WSA883X_CHIP_ID0, &version);
  983. wsa883x->version = version;
  984. switch (wsa883x->variant) {
  985. case WSA8830:
  986. dev_info(wsa883x->dev, "WSA883X Version 1_%d, Variant: WSA8830\n",
  987. wsa883x->version);
  988. break;
  989. case WSA8835:
  990. dev_info(wsa883x->dev, "WSA883X Version 1_%d, Variant: WSA8835\n",
  991. wsa883x->version);
  992. break;
  993. case WSA8832:
  994. dev_info(wsa883x->dev, "WSA883X Version 1_%d, Variant: WSA8832\n",
  995. wsa883x->version);
  996. break;
  997. case WSA8835_V2:
  998. dev_info(wsa883x->dev, "WSA883X Version 1_%d, Variant: WSA8835_V2\n",
  999. wsa883x->version);
  1000. break;
  1001. default:
  1002. break;
  1003. }
  1004. wsa883x->comp_offset = COMP_OFFSET2;
  1005. /* Initial settings */
  1006. regmap_multi_reg_write(regmap, reg_init, ARRAY_SIZE(reg_init));
  1007. if (wsa883x->variant == WSA8830 || wsa883x->variant == WSA8832) {
  1008. wsa883x->comp_offset = COMP_OFFSET3;
  1009. regmap_update_bits(regmap, WSA883X_DRE_CTL_0,
  1010. WSA883X_DRE_OFFSET_MASK,
  1011. wsa883x->comp_offset);
  1012. }
  1013. }
  1014. static int wsa883x_update_status(struct sdw_slave *slave,
  1015. enum sdw_slave_status status)
  1016. {
  1017. struct wsa883x_priv *wsa883x = dev_get_drvdata(&slave->dev);
  1018. if (status == SDW_SLAVE_ATTACHED && slave->dev_num > 0)
  1019. wsa883x_init(wsa883x);
  1020. return 0;
  1021. }
  1022. static int wsa883x_port_prep(struct sdw_slave *slave,
  1023. struct sdw_prepare_ch *prepare_ch,
  1024. enum sdw_port_prep_ops state)
  1025. {
  1026. struct wsa883x_priv *wsa883x = dev_get_drvdata(&slave->dev);
  1027. if (state == SDW_OPS_PORT_POST_PREP)
  1028. wsa883x->port_prepared[prepare_ch->num - 1] = true;
  1029. else
  1030. wsa883x->port_prepared[prepare_ch->num - 1] = false;
  1031. return 0;
  1032. }
  1033. static const struct sdw_slave_ops wsa883x_slave_ops = {
  1034. .update_status = wsa883x_update_status,
  1035. .port_prep = wsa883x_port_prep,
  1036. };
  1037. static int wsa_dev_mode_get(struct snd_kcontrol *kcontrol,
  1038. struct snd_ctl_elem_value *ucontrol)
  1039. {
  1040. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1041. struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
  1042. ucontrol->value.enumerated.item[0] = wsa883x->dev_mode;
  1043. return 0;
  1044. }
  1045. static int wsa_dev_mode_put(struct snd_kcontrol *kcontrol,
  1046. struct snd_ctl_elem_value *ucontrol)
  1047. {
  1048. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1049. struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
  1050. if (wsa883x->dev_mode == ucontrol->value.enumerated.item[0])
  1051. return 0;
  1052. wsa883x->dev_mode = ucontrol->value.enumerated.item[0];
  1053. return 1;
  1054. }
  1055. static const DECLARE_TLV_DB_SCALE(pa_gain, -300, 150, -300);
  1056. static int wsa883x_get_swr_port(struct snd_kcontrol *kcontrol,
  1057. struct snd_ctl_elem_value *ucontrol)
  1058. {
  1059. struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
  1060. struct wsa883x_priv *data = snd_soc_component_get_drvdata(comp);
  1061. struct soc_mixer_control *mixer = (struct soc_mixer_control *)kcontrol->private_value;
  1062. int portidx = mixer->reg;
  1063. ucontrol->value.integer.value[0] = data->port_enable[portidx];
  1064. return 0;
  1065. }
  1066. static int wsa883x_set_swr_port(struct snd_kcontrol *kcontrol,
  1067. struct snd_ctl_elem_value *ucontrol)
  1068. {
  1069. struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
  1070. struct wsa883x_priv *data = snd_soc_component_get_drvdata(comp);
  1071. struct soc_mixer_control *mixer = (struct soc_mixer_control *)kcontrol->private_value;
  1072. int portidx = mixer->reg;
  1073. if (ucontrol->value.integer.value[0]) {
  1074. if (data->port_enable[portidx])
  1075. return 0;
  1076. data->port_enable[portidx] = true;
  1077. } else {
  1078. if (!data->port_enable[portidx])
  1079. return 0;
  1080. data->port_enable[portidx] = false;
  1081. }
  1082. return 1;
  1083. }
  1084. static int wsa883x_get_comp_offset(struct snd_kcontrol *kcontrol,
  1085. struct snd_ctl_elem_value *ucontrol)
  1086. {
  1087. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1088. struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
  1089. ucontrol->value.integer.value[0] = wsa883x->comp_offset;
  1090. return 0;
  1091. }
  1092. static int wsa883x_set_comp_offset(struct snd_kcontrol *kcontrol,
  1093. struct snd_ctl_elem_value *ucontrol)
  1094. {
  1095. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1096. struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
  1097. if (wsa883x->comp_offset == ucontrol->value.integer.value[0])
  1098. return 0;
  1099. wsa883x->comp_offset = ucontrol->value.integer.value[0];
  1100. return 1;
  1101. }
  1102. static int wsa883x_codec_probe(struct snd_soc_component *comp)
  1103. {
  1104. struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(comp);
  1105. snd_soc_component_init_regmap(comp, wsa883x->regmap);
  1106. return 0;
  1107. }
  1108. static int wsa883x_spkr_event(struct snd_soc_dapm_widget *w,
  1109. struct snd_kcontrol *kcontrol, int event)
  1110. {
  1111. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1112. struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
  1113. switch (event) {
  1114. case SND_SOC_DAPM_POST_PMU:
  1115. switch (wsa883x->dev_mode) {
  1116. case RECEIVER:
  1117. snd_soc_component_write_field(component, WSA883X_CDC_PATH_MODE,
  1118. WSA883X_RXD_MODE_MASK,
  1119. WSA883X_RXD_MODE_HIFI);
  1120. snd_soc_component_write_field(component, WSA883X_SPKR_PWM_CLK_CTL,
  1121. WSA883X_SPKR_PWM_FREQ_SEL_MASK,
  1122. WSA883X_SPKR_PWM_FREQ_F600KHZ);
  1123. snd_soc_component_write_field(component, WSA883X_DRE_CTL_0,
  1124. WSA883X_DRE_PROG_DELAY_MASK, 0x0);
  1125. break;
  1126. case SPEAKER:
  1127. snd_soc_component_write_field(component, WSA883X_CDC_PATH_MODE,
  1128. WSA883X_RXD_MODE_MASK,
  1129. WSA883X_RXD_MODE_NORMAL);
  1130. snd_soc_component_write_field(component, WSA883X_SPKR_PWM_CLK_CTL,
  1131. WSA883X_SPKR_PWM_FREQ_SEL_MASK,
  1132. WSA883X_SPKR_PWM_FREQ_F300KHZ);
  1133. snd_soc_component_write_field(component, WSA883X_DRE_CTL_0,
  1134. WSA883X_DRE_PROG_DELAY_MASK, 0x9);
  1135. break;
  1136. default:
  1137. break;
  1138. }
  1139. snd_soc_component_write_field(component, WSA883X_DRE_CTL_1,
  1140. WSA883X_DRE_GAIN_EN_MASK,
  1141. WSA883X_DRE_GAIN_FROM_CSR);
  1142. if (wsa883x->port_enable[WSA883X_PORT_COMP])
  1143. snd_soc_component_write_field(component, WSA883X_DRE_CTL_0,
  1144. WSA883X_DRE_OFFSET_MASK,
  1145. wsa883x->comp_offset);
  1146. snd_soc_component_write_field(component, WSA883X_VBAT_ADC_FLT_CTL,
  1147. WSA883X_VBAT_ADC_COEF_SEL_MASK,
  1148. WSA883X_VBAT_ADC_COEF_F_1DIV16);
  1149. snd_soc_component_write_field(component, WSA883X_VBAT_ADC_FLT_CTL,
  1150. WSA883X_VBAT_ADC_FLT_EN_MASK, 0x1);
  1151. snd_soc_component_write_field(component, WSA883X_PDM_WD_CTL,
  1152. WSA883X_PDM_EN_MASK,
  1153. WSA883X_PDM_ENABLE);
  1154. snd_soc_component_write_field(component, WSA883X_PA_FSM_CTL,
  1155. WSA883X_GLOBAL_PA_EN_MASK,
  1156. WSA883X_GLOBAL_PA_ENABLE);
  1157. break;
  1158. case SND_SOC_DAPM_PRE_PMD:
  1159. snd_soc_component_write_field(component, WSA883X_VBAT_ADC_FLT_CTL,
  1160. WSA883X_VBAT_ADC_FLT_EN_MASK, 0x0);
  1161. snd_soc_component_write_field(component, WSA883X_VBAT_ADC_FLT_CTL,
  1162. WSA883X_VBAT_ADC_COEF_SEL_MASK,
  1163. WSA883X_VBAT_ADC_COEF_F_1DIV2);
  1164. snd_soc_component_write_field(component, WSA883X_PA_FSM_CTL,
  1165. WSA883X_GLOBAL_PA_EN_MASK, 0);
  1166. snd_soc_component_write_field(component, WSA883X_PDM_WD_CTL,
  1167. WSA883X_PDM_EN_MASK, 0);
  1168. break;
  1169. }
  1170. return 0;
  1171. }
  1172. static const struct snd_soc_dapm_widget wsa883x_dapm_widgets[] = {
  1173. SND_SOC_DAPM_INPUT("IN"),
  1174. SND_SOC_DAPM_SPK("SPKR", wsa883x_spkr_event),
  1175. };
  1176. static const struct snd_kcontrol_new wsa883x_snd_controls[] = {
  1177. SOC_SINGLE_RANGE_TLV("PA Volume", WSA883X_DRE_CTL_1, 1,
  1178. 0x0, 0x1f, 1, pa_gain),
  1179. SOC_ENUM_EXT("WSA MODE", wsa_dev_mode_enum,
  1180. wsa_dev_mode_get, wsa_dev_mode_put),
  1181. SOC_SINGLE_EXT("COMP Offset", SND_SOC_NOPM, 0, 4, 0,
  1182. wsa883x_get_comp_offset, wsa883x_set_comp_offset),
  1183. SOC_SINGLE_EXT("DAC Switch", WSA883X_PORT_DAC, 0, 1, 0,
  1184. wsa883x_get_swr_port, wsa883x_set_swr_port),
  1185. SOC_SINGLE_EXT("COMP Switch", WSA883X_PORT_COMP, 0, 1, 0,
  1186. wsa883x_get_swr_port, wsa883x_set_swr_port),
  1187. SOC_SINGLE_EXT("BOOST Switch", WSA883X_PORT_BOOST, 0, 1, 0,
  1188. wsa883x_get_swr_port, wsa883x_set_swr_port),
  1189. SOC_SINGLE_EXT("VISENSE Switch", WSA883X_PORT_VISENSE, 0, 1, 0,
  1190. wsa883x_get_swr_port, wsa883x_set_swr_port),
  1191. };
  1192. static const struct snd_soc_dapm_route wsa883x_audio_map[] = {
  1193. {"SPKR", NULL, "IN"},
  1194. };
  1195. static const struct snd_soc_component_driver wsa883x_component_drv = {
  1196. .name = "WSA883x",
  1197. .probe = wsa883x_codec_probe,
  1198. .controls = wsa883x_snd_controls,
  1199. .num_controls = ARRAY_SIZE(wsa883x_snd_controls),
  1200. .dapm_widgets = wsa883x_dapm_widgets,
  1201. .num_dapm_widgets = ARRAY_SIZE(wsa883x_dapm_widgets),
  1202. .dapm_routes = wsa883x_audio_map,
  1203. .num_dapm_routes = ARRAY_SIZE(wsa883x_audio_map),
  1204. };
  1205. static int wsa883x_hw_params(struct snd_pcm_substream *substream,
  1206. struct snd_pcm_hw_params *params,
  1207. struct snd_soc_dai *dai)
  1208. {
  1209. struct wsa883x_priv *wsa883x = dev_get_drvdata(dai->dev);
  1210. int i;
  1211. wsa883x->active_ports = 0;
  1212. for (i = 0; i < WSA883X_MAX_SWR_PORTS; i++) {
  1213. if (!wsa883x->port_enable[i])
  1214. continue;
  1215. wsa883x->port_config[wsa883x->active_ports] = wsa883x_pconfig[i];
  1216. wsa883x->active_ports++;
  1217. }
  1218. wsa883x->sconfig.frame_rate = params_rate(params);
  1219. return sdw_stream_add_slave(wsa883x->slave, &wsa883x->sconfig,
  1220. wsa883x->port_config, wsa883x->active_ports,
  1221. wsa883x->sruntime);
  1222. }
  1223. static int wsa883x_hw_free(struct snd_pcm_substream *substream,
  1224. struct snd_soc_dai *dai)
  1225. {
  1226. struct wsa883x_priv *wsa883x = dev_get_drvdata(dai->dev);
  1227. sdw_stream_remove_slave(wsa883x->slave, wsa883x->sruntime);
  1228. return 0;
  1229. }
  1230. static int wsa883x_set_sdw_stream(struct snd_soc_dai *dai,
  1231. void *stream, int direction)
  1232. {
  1233. struct wsa883x_priv *wsa883x = dev_get_drvdata(dai->dev);
  1234. wsa883x->sruntime = stream;
  1235. return 0;
  1236. }
  1237. static int wsa883x_digital_mute(struct snd_soc_dai *dai, int mute, int stream)
  1238. {
  1239. struct snd_soc_component *component = dai->component;
  1240. if (mute) {
  1241. snd_soc_component_write_field(component, WSA883X_DRE_CTL_1,
  1242. WSA883X_DRE_GAIN_EN_MASK, 0);
  1243. snd_soc_component_write_field(component, WSA883X_PA_FSM_CTL,
  1244. WSA883X_GLOBAL_PA_EN_MASK, 0);
  1245. } else {
  1246. snd_soc_component_write_field(component, WSA883X_DRE_CTL_1,
  1247. WSA883X_DRE_GAIN_EN_MASK,
  1248. WSA883X_DRE_GAIN_FROM_CSR);
  1249. snd_soc_component_write_field(component, WSA883X_PA_FSM_CTL,
  1250. WSA883X_GLOBAL_PA_EN_MASK, 1);
  1251. }
  1252. return 0;
  1253. }
  1254. static const struct snd_soc_dai_ops wsa883x_dai_ops = {
  1255. .hw_params = wsa883x_hw_params,
  1256. .hw_free = wsa883x_hw_free,
  1257. .mute_stream = wsa883x_digital_mute,
  1258. .set_stream = wsa883x_set_sdw_stream,
  1259. };
  1260. static struct snd_soc_dai_driver wsa883x_dais[] = {
  1261. {
  1262. .name = "SPKR",
  1263. .playback = {
  1264. .stream_name = "SPKR Playback",
  1265. .rates = WSA883X_RATES | WSA883X_FRAC_RATES,
  1266. .formats = WSA883X_FORMATS,
  1267. .rate_min = 8000,
  1268. .rate_max = 352800,
  1269. .channels_min = 1,
  1270. .channels_max = 1,
  1271. },
  1272. .ops = &wsa883x_dai_ops,
  1273. },
  1274. };
  1275. static int wsa883x_probe(struct sdw_slave *pdev,
  1276. const struct sdw_device_id *id)
  1277. {
  1278. struct wsa883x_priv *wsa883x;
  1279. struct device *dev = &pdev->dev;
  1280. int ret;
  1281. wsa883x = devm_kzalloc(&pdev->dev, sizeof(*wsa883x), GFP_KERNEL);
  1282. if (!wsa883x)
  1283. return -ENOMEM;
  1284. wsa883x->vdd = devm_regulator_get(dev, "vdd");
  1285. if (IS_ERR(wsa883x->vdd)) {
  1286. dev_err(dev, "No vdd regulator found\n");
  1287. return PTR_ERR(wsa883x->vdd);
  1288. }
  1289. ret = regulator_enable(wsa883x->vdd);
  1290. if (ret) {
  1291. dev_err(dev, "Failed to enable vdd regulator (%d)\n", ret);
  1292. return ret;
  1293. }
  1294. wsa883x->sd_n = devm_gpiod_get_optional(&pdev->dev, "powerdown",
  1295. GPIOD_FLAGS_BIT_NONEXCLUSIVE | GPIOD_OUT_HIGH);
  1296. if (IS_ERR(wsa883x->sd_n)) {
  1297. dev_err(&pdev->dev, "Shutdown Control GPIO not found\n");
  1298. ret = PTR_ERR(wsa883x->sd_n);
  1299. goto err;
  1300. }
  1301. dev_set_drvdata(&pdev->dev, wsa883x);
  1302. wsa883x->slave = pdev;
  1303. wsa883x->dev = &pdev->dev;
  1304. wsa883x->sconfig.ch_count = 1;
  1305. wsa883x->sconfig.bps = 1;
  1306. wsa883x->sconfig.direction = SDW_DATA_DIR_RX;
  1307. wsa883x->sconfig.type = SDW_STREAM_PDM;
  1308. pdev->prop.sink_ports = GENMASK(WSA883X_MAX_SWR_PORTS, 0);
  1309. pdev->prop.simple_clk_stop_capable = true;
  1310. pdev->prop.sink_dpn_prop = wsa_sink_dpn_prop;
  1311. pdev->prop.scp_int1_mask = SDW_SCP_INT1_BUS_CLASH | SDW_SCP_INT1_PARITY;
  1312. gpiod_direction_output(wsa883x->sd_n, 0);
  1313. wsa883x->regmap = devm_regmap_init_sdw(pdev, &wsa883x_regmap_config);
  1314. if (IS_ERR(wsa883x->regmap)) {
  1315. dev_err(&pdev->dev, "regmap_init failed\n");
  1316. ret = PTR_ERR(wsa883x->regmap);
  1317. goto err;
  1318. }
  1319. pm_runtime_set_autosuspend_delay(dev, 3000);
  1320. pm_runtime_use_autosuspend(dev);
  1321. pm_runtime_mark_last_busy(dev);
  1322. pm_runtime_set_active(dev);
  1323. pm_runtime_enable(dev);
  1324. ret = devm_snd_soc_register_component(&pdev->dev,
  1325. &wsa883x_component_drv,
  1326. wsa883x_dais,
  1327. ARRAY_SIZE(wsa883x_dais));
  1328. err:
  1329. if (ret)
  1330. regulator_disable(wsa883x->vdd);
  1331. return ret;
  1332. }
  1333. static int __maybe_unused wsa883x_runtime_suspend(struct device *dev)
  1334. {
  1335. struct regmap *regmap = dev_get_regmap(dev, NULL);
  1336. regcache_cache_only(regmap, true);
  1337. regcache_mark_dirty(regmap);
  1338. return 0;
  1339. }
  1340. static int __maybe_unused wsa883x_runtime_resume(struct device *dev)
  1341. {
  1342. struct regmap *regmap = dev_get_regmap(dev, NULL);
  1343. regcache_cache_only(regmap, false);
  1344. regcache_sync(regmap);
  1345. return 0;
  1346. }
  1347. static const struct dev_pm_ops wsa883x_pm_ops = {
  1348. SET_RUNTIME_PM_OPS(wsa883x_runtime_suspend, wsa883x_runtime_resume, NULL)
  1349. };
  1350. static const struct sdw_device_id wsa883x_swr_id[] = {
  1351. SDW_SLAVE_ENTRY(0x0217, 0x0202, 0),
  1352. {},
  1353. };
  1354. MODULE_DEVICE_TABLE(sdw, wsa883x_swr_id);
  1355. static struct sdw_driver wsa883x_codec_driver = {
  1356. .driver = {
  1357. .name = "wsa883x-codec",
  1358. .pm = &wsa883x_pm_ops,
  1359. .suppress_bind_attrs = true,
  1360. },
  1361. .probe = wsa883x_probe,
  1362. .ops = &wsa883x_slave_ops,
  1363. .id_table = wsa883x_swr_id,
  1364. };
  1365. module_sdw_driver(wsa883x_codec_driver);
  1366. MODULE_DESCRIPTION("WSA883x codec driver");
  1367. MODULE_LICENSE("GPL");