tlv320aic31xx.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ALSA SoC TLV320AIC31xx CODEC Driver Definitions
  4. *
  5. * Copyright (C) 2014-2017 Texas Instruments Incorporated - https://www.ti.com/
  6. */
  7. #ifndef _TLV320AIC31XX_H
  8. #define _TLV320AIC31XX_H
  9. #define AIC31XX_RATES SNDRV_PCM_RATE_8000_192000
  10. #define AIC31XX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
  11. SNDRV_PCM_FMTBIT_S20_3LE | \
  12. SNDRV_PCM_FMTBIT_S24_3LE | \
  13. SNDRV_PCM_FMTBIT_S24_LE | \
  14. SNDRV_PCM_FMTBIT_S32_LE)
  15. #define AIC31XX_STEREO_CLASS_D_BIT BIT(1)
  16. #define AIC31XX_MINIDSP_BIT BIT(2)
  17. #define DAC31XX_BIT BIT(3)
  18. #define AIC31XX_JACK_MASK (SND_JACK_HEADPHONE | \
  19. SND_JACK_HEADSET | \
  20. SND_JACK_BTN_0)
  21. enum aic31xx_type {
  22. AIC3100 = 0,
  23. AIC3110 = AIC31XX_STEREO_CLASS_D_BIT,
  24. AIC3120 = AIC31XX_MINIDSP_BIT,
  25. AIC3111 = AIC31XX_STEREO_CLASS_D_BIT | AIC31XX_MINIDSP_BIT,
  26. DAC3100 = DAC31XX_BIT,
  27. DAC3101 = DAC31XX_BIT | AIC31XX_STEREO_CLASS_D_BIT,
  28. };
  29. struct aic31xx_pdata {
  30. enum aic31xx_type codec_type;
  31. unsigned int gpio_reset;
  32. int micbias_vg;
  33. };
  34. #define AIC31XX_REG(page, reg) ((page * 128) + reg)
  35. #define AIC31XX_PAGECTL AIC31XX_REG(0, 0) /* Page Control Register */
  36. /* Page 0 Registers */
  37. #define AIC31XX_RESET AIC31XX_REG(0, 1) /* Software reset register */
  38. #define AIC31XX_OT_FLAG AIC31XX_REG(0, 3) /* OT FLAG register */
  39. #define AIC31XX_CLKMUX AIC31XX_REG(0, 4) /* Clock clock Gen muxing, Multiplexers*/
  40. #define AIC31XX_PLLPR AIC31XX_REG(0, 5) /* PLL P and R-VAL register */
  41. #define AIC31XX_PLLJ AIC31XX_REG(0, 6) /* PLL J-VAL register */
  42. #define AIC31XX_PLLDMSB AIC31XX_REG(0, 7) /* PLL D-VAL MSB register */
  43. #define AIC31XX_PLLDLSB AIC31XX_REG(0, 8) /* PLL D-VAL LSB register */
  44. #define AIC31XX_NDAC AIC31XX_REG(0, 11) /* DAC NDAC_VAL register*/
  45. #define AIC31XX_MDAC AIC31XX_REG(0, 12) /* DAC MDAC_VAL register */
  46. #define AIC31XX_DOSRMSB AIC31XX_REG(0, 13) /* DAC OSR setting register 1, MSB value */
  47. #define AIC31XX_DOSRLSB AIC31XX_REG(0, 14) /* DAC OSR setting register 2, LSB value */
  48. #define AIC31XX_MINI_DSP_INPOL AIC31XX_REG(0, 16)
  49. #define AIC31XX_NADC AIC31XX_REG(0, 18) /* Clock setting register 8, PLL */
  50. #define AIC31XX_MADC AIC31XX_REG(0, 19) /* Clock setting register 9, PLL */
  51. #define AIC31XX_AOSR AIC31XX_REG(0, 20) /* ADC Oversampling (AOSR) Register */
  52. #define AIC31XX_CLKOUTMUX AIC31XX_REG(0, 25) /* Clock setting register 9, Multiplexers */
  53. #define AIC31XX_CLKOUTMVAL AIC31XX_REG(0, 26) /* Clock setting register 10, CLOCKOUT M divider value */
  54. #define AIC31XX_IFACE1 AIC31XX_REG(0, 27) /* Audio Interface Setting Register 1 */
  55. #define AIC31XX_DATA_OFFSET AIC31XX_REG(0, 28) /* Audio Data Slot Offset Programming */
  56. #define AIC31XX_IFACE2 AIC31XX_REG(0, 29) /* Audio Interface Setting Register 2 */
  57. #define AIC31XX_BCLKN AIC31XX_REG(0, 30) /* Clock setting register 11, BCLK N Divider */
  58. #define AIC31XX_IFACESEC1 AIC31XX_REG(0, 31) /* Audio Interface Setting Register 3, Secondary Audio Interface */
  59. #define AIC31XX_IFACESEC2 AIC31XX_REG(0, 32) /* Audio Interface Setting Register 4 */
  60. #define AIC31XX_IFACESEC3 AIC31XX_REG(0, 33) /* Audio Interface Setting Register 5 */
  61. #define AIC31XX_I2C AIC31XX_REG(0, 34) /* I2C Bus Condition */
  62. #define AIC31XX_ADCFLAG AIC31XX_REG(0, 36) /* ADC FLAG */
  63. #define AIC31XX_DACFLAG1 AIC31XX_REG(0, 37) /* DAC Flag Registers */
  64. #define AIC31XX_DACFLAG2 AIC31XX_REG(0, 38)
  65. #define AIC31XX_OFFLAG AIC31XX_REG(0, 39) /* Sticky Interrupt flag (overflow) */
  66. #define AIC31XX_INTRDACFLAG AIC31XX_REG(0, 44) /* Sticy DAC Interrupt flags */
  67. #define AIC31XX_INTRADCFLAG AIC31XX_REG(0, 45) /* Sticy ADC Interrupt flags */
  68. #define AIC31XX_INTRDACFLAG2 AIC31XX_REG(0, 46) /* DAC Interrupt flags 2 */
  69. #define AIC31XX_INTRADCFLAG2 AIC31XX_REG(0, 47) /* ADC Interrupt flags 2 */
  70. #define AIC31XX_INT1CTRL AIC31XX_REG(0, 48) /* INT1 interrupt control */
  71. #define AIC31XX_INT2CTRL AIC31XX_REG(0, 49) /* INT2 interrupt control */
  72. #define AIC31XX_GPIO1 AIC31XX_REG(0, 51) /* GPIO1 control */
  73. #define AIC31XX_DACPRB AIC31XX_REG(0, 60)
  74. #define AIC31XX_ADCPRB AIC31XX_REG(0, 61) /* ADC Instruction Set Register */
  75. #define AIC31XX_DACSETUP AIC31XX_REG(0, 63) /* DAC channel setup register */
  76. #define AIC31XX_DACMUTE AIC31XX_REG(0, 64) /* DAC Mute and volume control register */
  77. #define AIC31XX_LDACVOL AIC31XX_REG(0, 65) /* Left DAC channel digital volume control */
  78. #define AIC31XX_RDACVOL AIC31XX_REG(0, 66) /* Right DAC channel digital volume control */
  79. #define AIC31XX_HSDETECT AIC31XX_REG(0, 67) /* Headset detection */
  80. #define AIC31XX_ADCSETUP AIC31XX_REG(0, 81) /* ADC Digital Mic */
  81. #define AIC31XX_ADCFGA AIC31XX_REG(0, 82) /* ADC Digital Volume Control Fine Adjust */
  82. #define AIC31XX_ADCVOL AIC31XX_REG(0, 83) /* ADC Digital Volume Control Coarse Adjust */
  83. /* Page 1 Registers */
  84. #define AIC31XX_HPDRIVER AIC31XX_REG(1, 31) /* Headphone drivers */
  85. #define AIC31XX_SPKAMP AIC31XX_REG(1, 32) /* Class-D Speakear Amplifier */
  86. #define AIC31XX_HPPOP AIC31XX_REG(1, 33) /* HP Output Drivers POP Removal Settings */
  87. #define AIC31XX_SPPGARAMP AIC31XX_REG(1, 34) /* Output Driver PGA Ramp-Down Period Control */
  88. #define AIC31XX_DACMIXERROUTE AIC31XX_REG(1, 35) /* DAC_L and DAC_R Output Mixer Routing */
  89. #define AIC31XX_LANALOGHPL AIC31XX_REG(1, 36) /* Left Analog Vol to HPL */
  90. #define AIC31XX_RANALOGHPR AIC31XX_REG(1, 37) /* Right Analog Vol to HPR */
  91. #define AIC31XX_LANALOGSPL AIC31XX_REG(1, 38) /* Left Analog Vol to SPL */
  92. #define AIC31XX_RANALOGSPR AIC31XX_REG(1, 39) /* Right Analog Vol to SPR */
  93. #define AIC31XX_HPLGAIN AIC31XX_REG(1, 40) /* HPL Driver */
  94. #define AIC31XX_HPRGAIN AIC31XX_REG(1, 41) /* HPR Driver */
  95. #define AIC31XX_SPLGAIN AIC31XX_REG(1, 42) /* SPL Driver */
  96. #define AIC31XX_SPRGAIN AIC31XX_REG(1, 43) /* SPR Driver */
  97. #define AIC31XX_HPCONTROL AIC31XX_REG(1, 44) /* HP Driver Control */
  98. #define AIC31XX_MICBIAS AIC31XX_REG(1, 46) /* MIC Bias Control */
  99. #define AIC31XX_MICPGA AIC31XX_REG(1, 47) /* MIC PGA*/
  100. #define AIC31XX_MICPGAPI AIC31XX_REG(1, 48) /* Delta-Sigma Mono ADC Channel Fine-Gain Input Selection for P-Terminal */
  101. #define AIC31XX_MICPGAMI AIC31XX_REG(1, 49) /* ADC Input Selection for M-Terminal */
  102. #define AIC31XX_MICPGACM AIC31XX_REG(1, 50) /* Input CM Settings */
  103. /* Bits, masks, and shifts */
  104. /* AIC31XX_CLKMUX */
  105. #define AIC31XX_PLL_CLKIN_MASK GENMASK(3, 2)
  106. #define AIC31XX_PLL_CLKIN_SHIFT (2)
  107. #define AIC31XX_PLL_CLKIN_MCLK 0x00
  108. #define AIC31XX_PLL_CLKIN_BCLK 0x01
  109. #define AIC31XX_PLL_CLKIN_GPIO1 0x02
  110. #define AIC31XX_PLL_CLKIN_DIN 0x03
  111. #define AIC31XX_CODEC_CLKIN_MASK GENMASK(1, 0)
  112. #define AIC31XX_CODEC_CLKIN_SHIFT (0)
  113. #define AIC31XX_CODEC_CLKIN_MCLK 0x00
  114. #define AIC31XX_CODEC_CLKIN_BCLK 0x01
  115. #define AIC31XX_CODEC_CLKIN_GPIO1 0x02
  116. #define AIC31XX_CODEC_CLKIN_PLL 0x03
  117. /* AIC31XX_PLLPR */
  118. /* AIC31XX_NDAC */
  119. /* AIC31XX_MDAC */
  120. /* AIC31XX_NADC */
  121. /* AIC31XX_MADC */
  122. /* AIC31XX_BCLKN */
  123. #define AIC31XX_PLL_MASK GENMASK(6, 0)
  124. #define AIC31XX_PM_MASK BIT(7)
  125. /* AIC31XX_IFACE1 */
  126. #define AIC31XX_IFACE1_DATATYPE_MASK GENMASK(7, 6)
  127. #define AIC31XX_IFACE1_DATATYPE_SHIFT (6)
  128. #define AIC31XX_I2S_MODE 0x00
  129. #define AIC31XX_DSP_MODE 0x01
  130. #define AIC31XX_RIGHT_JUSTIFIED_MODE 0x02
  131. #define AIC31XX_LEFT_JUSTIFIED_MODE 0x03
  132. #define AIC31XX_IFACE1_DATALEN_MASK GENMASK(5, 4)
  133. #define AIC31XX_IFACE1_DATALEN_SHIFT (4)
  134. #define AIC31XX_WORD_LEN_16BITS 0x00
  135. #define AIC31XX_WORD_LEN_20BITS 0x01
  136. #define AIC31XX_WORD_LEN_24BITS 0x02
  137. #define AIC31XX_WORD_LEN_32BITS 0x03
  138. #define AIC31XX_IFACE1_MASTER_MASK GENMASK(3, 2)
  139. #define AIC31XX_BCLK_MASTER BIT(3)
  140. #define AIC31XX_WCLK_MASTER BIT(2)
  141. /* AIC31XX_DATA_OFFSET */
  142. #define AIC31XX_DATA_OFFSET_MASK GENMASK(7, 0)
  143. /* AIC31XX_IFACE2 */
  144. #define AIC31XX_BCLKINV_MASK BIT(3)
  145. #define AIC31XX_BDIVCLK_MASK GENMASK(1, 0)
  146. #define AIC31XX_DAC2BCLK 0x00
  147. #define AIC31XX_DACMOD2BCLK 0x01
  148. #define AIC31XX_ADC2BCLK 0x02
  149. #define AIC31XX_ADCMOD2BCLK 0x03
  150. #define AIC31XX_KEEP_I2SCLK BIT(2)
  151. /* AIC31XX_ADCFLAG */
  152. #define AIC31XX_ADCPWRSTATUS_MASK BIT(6)
  153. /* AIC31XX_DACFLAG1 */
  154. #define AIC31XX_LDACPWRSTATUS_MASK BIT(7)
  155. #define AIC31XX_HPLDRVPWRSTATUS_MASK BIT(5)
  156. #define AIC31XX_SPLDRVPWRSTATUS_MASK BIT(4)
  157. #define AIC31XX_RDACPWRSTATUS_MASK BIT(3)
  158. #define AIC31XX_HPRDRVPWRSTATUS_MASK BIT(1)
  159. #define AIC31XX_SPRDRVPWRSTATUS_MASK BIT(0)
  160. /* AIC31XX_OFFLAG */
  161. #define AIC31XX_DAC_OF_LEFT BIT(7)
  162. #define AIC31XX_DAC_OF_RIGHT BIT(6)
  163. #define AIC31XX_DAC_OF_SHIFTER BIT(5)
  164. #define AIC31XX_ADC_OF BIT(3)
  165. #define AIC31XX_ADC_OF_SHIFTER BIT(1)
  166. /* AIC31XX_INTRDACFLAG */
  167. #define AIC31XX_HPLSCDETECT BIT(7)
  168. #define AIC31XX_HPRSCDETECT BIT(6)
  169. #define AIC31XX_BUTTONPRESS BIT(5)
  170. #define AIC31XX_HSPLUG BIT(4)
  171. #define AIC31XX_LDRCTHRES BIT(3)
  172. #define AIC31XX_RDRCTHRES BIT(2)
  173. #define AIC31XX_DACSINT BIT(1)
  174. #define AIC31XX_DACAINT BIT(0)
  175. /* AIC31XX_INT1CTRL */
  176. #define AIC31XX_HSPLUGDET BIT(7)
  177. #define AIC31XX_BUTTONPRESSDET BIT(6)
  178. #define AIC31XX_DRCTHRES BIT(5)
  179. #define AIC31XX_AGCNOISE BIT(4)
  180. #define AIC31XX_SC BIT(3)
  181. #define AIC31XX_ENGINE BIT(2)
  182. /* AIC31XX_GPIO1 */
  183. #define AIC31XX_GPIO1_FUNC_MASK GENMASK(5, 2)
  184. #define AIC31XX_GPIO1_FUNC_SHIFT 2
  185. #define AIC31XX_GPIO1_DISABLED 0x00
  186. #define AIC31XX_GPIO1_INPUT 0x01
  187. #define AIC31XX_GPIO1_GPI 0x02
  188. #define AIC31XX_GPIO1_GPO 0x03
  189. #define AIC31XX_GPIO1_CLKOUT 0x04
  190. #define AIC31XX_GPIO1_INT1 0x05
  191. #define AIC31XX_GPIO1_INT2 0x06
  192. #define AIC31XX_GPIO1_ADC_WCLK 0x07
  193. #define AIC31XX_GPIO1_SBCLK 0x08
  194. #define AIC31XX_GPIO1_SWCLK 0x09
  195. #define AIC31XX_GPIO1_ADC_MOD_CLK 0x10
  196. #define AIC31XX_GPIO1_SDOUT 0x11
  197. /* AIC31XX_DACMUTE */
  198. #define AIC31XX_DACMUTE_MASK GENMASK(3, 2)
  199. /* AIC31XX_HSDETECT */
  200. #define AIC31XX_HSD_ENABLE BIT(7)
  201. #define AIC31XX_HSD_TYPE_MASK GENMASK(6, 5)
  202. #define AIC31XX_HSD_TYPE_SHIFT 5
  203. #define AIC31XX_HSD_NONE 0x00
  204. #define AIC31XX_HSD_HP 0x01
  205. #define AIC31XX_HSD_HS 0x03
  206. /* AIC31XX_HPDRIVER */
  207. #define AIC31XX_HPD_OCMV_MASK GENMASK(4, 3)
  208. #define AIC31XX_HPD_OCMV_SHIFT 3
  209. #define AIC31XX_HPD_OCMV_1_35V 0x0
  210. #define AIC31XX_HPD_OCMV_1_5V 0x1
  211. #define AIC31XX_HPD_OCMV_1_65V 0x2
  212. #define AIC31XX_HPD_OCMV_1_8V 0x3
  213. /* AIC31XX_MICBIAS */
  214. #define AIC31XX_MICBIAS_MASK GENMASK(1, 0)
  215. #define AIC31XX_MICBIAS_SHIFT 0
  216. #endif /* _TLV320AIC31XX_H */