src4xxx.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // TI SRC4xxx Audio Codec driver
  4. //
  5. // Copyright 2021-2022 Deqx Pty Ltd
  6. // Author: Matt Flax <[email protected]>
  7. #include <linux/module.h>
  8. #include <sound/soc.h>
  9. #include <sound/tlv.h>
  10. #include "src4xxx.h"
  11. struct src4xxx {
  12. struct regmap *regmap;
  13. bool master[2];
  14. int mclk_hz;
  15. struct device *dev;
  16. };
  17. enum {SRC4XXX_PORTA, SRC4XXX_PORTB};
  18. /* SRC attenuation */
  19. static const DECLARE_TLV_DB_SCALE(src_tlv, -12750, 50, 0);
  20. static const struct snd_kcontrol_new src4xxx_controls[] = {
  21. SOC_DOUBLE_R_TLV("SRC Volume",
  22. SRC4XXX_SCR_CTL_30, SRC4XXX_SCR_CTL_31, 0, 255, 1, src_tlv),
  23. };
  24. /* I2S port control */
  25. static const char * const port_out_src_text[] = {
  26. "loopback", "other_port", "DIR", "SRC"
  27. };
  28. static SOC_ENUM_SINGLE_DECL(porta_out_src_enum, SRC4XXX_PORTA_CTL_03, 4,
  29. port_out_src_text);
  30. static SOC_ENUM_SINGLE_DECL(portb_out_src_enum, SRC4XXX_PORTB_CTL_05, 4,
  31. port_out_src_text);
  32. static const struct snd_kcontrol_new porta_out_control =
  33. SOC_DAPM_ENUM("Port A source select", porta_out_src_enum);
  34. static const struct snd_kcontrol_new portb_out_control =
  35. SOC_DAPM_ENUM("Port B source select", portb_out_src_enum);
  36. /* Digital audio transmitter control */
  37. static const char * const dit_mux_text[] = {"Port A", "Port B", "DIR", "SRC"};
  38. static SOC_ENUM_SINGLE_DECL(dit_mux_enum, SRC4XXX_TX_CTL_07, 3, dit_mux_text);
  39. static const struct snd_kcontrol_new dit_mux_control =
  40. SOC_DAPM_ENUM("DIT source", dit_mux_enum);
  41. /* SRC control */
  42. static const char * const src_in_text[] = {"Port A", "Port B", "DIR"};
  43. static SOC_ENUM_SINGLE_DECL(src_in_enum, SRC4XXX_SCR_CTL_2D, 0, src_in_text);
  44. static const struct snd_kcontrol_new src_in_control =
  45. SOC_DAPM_ENUM("SRC source select", src_in_enum);
  46. /* DIR control */
  47. static const char * const dir_in_text[] = {"Ch 1", "Ch 2", "Ch 3", "Ch 4"};
  48. static SOC_ENUM_SINGLE_DECL(dir_in_enum, SRC4XXX_RCV_CTL_0D, 0, dir_in_text);
  49. static const struct snd_kcontrol_new dir_in_control =
  50. SOC_DAPM_ENUM("Digital Input", dir_in_enum);
  51. static const struct snd_soc_dapm_widget src4xxx_dapm_widgets[] = {
  52. SND_SOC_DAPM_INPUT("loopback_A"),
  53. SND_SOC_DAPM_INPUT("other_port_A"),
  54. SND_SOC_DAPM_INPUT("DIR_A"),
  55. SND_SOC_DAPM_INPUT("SRC_A"),
  56. SND_SOC_DAPM_MUX("Port A source",
  57. SND_SOC_NOPM, 0, 0, &porta_out_control),
  58. SND_SOC_DAPM_INPUT("loopback_B"),
  59. SND_SOC_DAPM_INPUT("other_port_B"),
  60. SND_SOC_DAPM_INPUT("DIR_B"),
  61. SND_SOC_DAPM_INPUT("SRC_B"),
  62. SND_SOC_DAPM_MUX("Port B source",
  63. SND_SOC_NOPM, 0, 0, &portb_out_control),
  64. SND_SOC_DAPM_INPUT("Port_A"),
  65. SND_SOC_DAPM_INPUT("Port_B"),
  66. SND_SOC_DAPM_INPUT("DIR_"),
  67. /* Digital audio receivers and transmitters */
  68. SND_SOC_DAPM_OUTPUT("DIR_OUT"),
  69. SND_SOC_DAPM_OUTPUT("SRC_OUT"),
  70. SND_SOC_DAPM_MUX("DIT Out Src", SRC4XXX_PWR_RST_01,
  71. SRC4XXX_ENABLE_DIT_SHIFT, 1, &dit_mux_control),
  72. /* Audio Interface */
  73. SND_SOC_DAPM_AIF_IN("AIF_A_RX", "Playback A", 0,
  74. SRC4XXX_PWR_RST_01, SRC4XXX_ENABLE_PORT_A_SHIFT, 1),
  75. SND_SOC_DAPM_AIF_OUT("AIF_A_TX", "Capture A", 0,
  76. SRC4XXX_PWR_RST_01, SRC4XXX_ENABLE_PORT_A_SHIFT, 1),
  77. SND_SOC_DAPM_AIF_IN("AIF_B_RX", "Playback B", 0,
  78. SRC4XXX_PWR_RST_01, SRC4XXX_ENABLE_PORT_B_SHIFT, 1),
  79. SND_SOC_DAPM_AIF_OUT("AIF_B_TX", "Capture B", 0,
  80. SRC4XXX_PWR_RST_01, SRC4XXX_ENABLE_PORT_B_SHIFT, 1),
  81. SND_SOC_DAPM_MUX("SRC source", SND_SOC_NOPM, 0, 0, &src_in_control),
  82. SND_SOC_DAPM_INPUT("MCLK"),
  83. SND_SOC_DAPM_INPUT("RXMCLKI"),
  84. SND_SOC_DAPM_INPUT("RXMCLKO"),
  85. SND_SOC_DAPM_INPUT("RX1"),
  86. SND_SOC_DAPM_INPUT("RX2"),
  87. SND_SOC_DAPM_INPUT("RX3"),
  88. SND_SOC_DAPM_INPUT("RX4"),
  89. SND_SOC_DAPM_MUX("Digital Input", SRC4XXX_PWR_RST_01,
  90. SRC4XXX_ENABLE_DIR_SHIFT, 1, &dir_in_control),
  91. };
  92. static const struct snd_soc_dapm_route src4xxx_audio_routes[] = {
  93. /* I2S Input to Output Routing */
  94. {"Port A source", "loopback", "loopback_A"},
  95. {"Port A source", "other_port", "other_port_A"},
  96. {"Port A source", "DIR", "DIR_A"},
  97. {"Port A source", "SRC", "SRC_A"},
  98. {"Port B source", "loopback", "loopback_B"},
  99. {"Port B source", "other_port", "other_port_B"},
  100. {"Port B source", "DIR", "DIR_B"},
  101. {"Port B source", "SRC", "SRC_B"},
  102. /* DIT muxing */
  103. {"DIT Out Src", "Port A", "Capture A"},
  104. {"DIT Out Src", "Port B", "Capture B"},
  105. {"DIT Out Src", "DIR", "DIR_OUT"},
  106. {"DIT Out Src", "SRC", "SRC_OUT"},
  107. /* SRC input selection */
  108. {"SRC source", "Port A", "Port_A"},
  109. {"SRC source", "Port B", "Port_B"},
  110. {"SRC source", "DIR", "DIR_"},
  111. /* SRC mclk selection */
  112. {"SRC mclk source", "Master (MCLK)", "MCLK"},
  113. {"SRC mclk source", "Master (RXCLKI)", "RXMCLKI"},
  114. {"SRC mclk source", "Recovered receiver clk", "RXMCLKO"},
  115. /* DIR input selection */
  116. {"Digital Input", "Ch 1", "RX1"},
  117. {"Digital Input", "Ch 2", "RX2"},
  118. {"Digital Input", "Ch 3", "RX3"},
  119. {"Digital Input", "Ch 4", "RX4"},
  120. };
  121. static const struct snd_soc_component_driver src4xxx_driver = {
  122. .controls = src4xxx_controls,
  123. .num_controls = ARRAY_SIZE(src4xxx_controls),
  124. .dapm_widgets = src4xxx_dapm_widgets,
  125. .num_dapm_widgets = ARRAY_SIZE(src4xxx_dapm_widgets),
  126. .dapm_routes = src4xxx_audio_routes,
  127. .num_dapm_routes = ARRAY_SIZE(src4xxx_audio_routes),
  128. };
  129. static int src4xxx_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  130. {
  131. struct snd_soc_component *component = dai->component;
  132. struct src4xxx *src4xxx = snd_soc_component_get_drvdata(component);
  133. unsigned int ctrl;
  134. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  135. case SND_SOC_DAIFMT_CBM_CFM:
  136. ctrl = SRC4XXX_BUS_MASTER;
  137. src4xxx->master[dai->id] = true;
  138. break;
  139. case SND_SOC_DAIFMT_CBS_CFS:
  140. ctrl = 0;
  141. src4xxx->master[dai->id] = false;
  142. break;
  143. default:
  144. return -EINVAL;
  145. break;
  146. }
  147. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  148. case SND_SOC_DAIFMT_I2S:
  149. ctrl |= SRC4XXX_BUS_I2S;
  150. break;
  151. case SND_SOC_DAIFMT_LEFT_J:
  152. ctrl |= SRC4XXX_BUS_LEFT_J;
  153. break;
  154. case SND_SOC_DAIFMT_RIGHT_J:
  155. ctrl |= SRC4XXX_BUS_RIGHT_J_24;
  156. break;
  157. default:
  158. return -EINVAL;
  159. break;
  160. }
  161. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  162. case SND_SOC_DAIFMT_NB_NF:
  163. break;
  164. default:
  165. return -EINVAL;
  166. break;
  167. }
  168. regmap_update_bits(src4xxx->regmap, SRC4XXX_BUS_FMT(dai->id),
  169. SRC4XXX_BUS_FMT_MS_MASK, ctrl);
  170. return 0;
  171. }
  172. static int src4xxx_set_mclk_hz(struct snd_soc_dai *codec_dai,
  173. int clk_id, unsigned int freq, int dir)
  174. {
  175. struct snd_soc_component *component = codec_dai->component;
  176. struct src4xxx *src4xxx = snd_soc_component_get_drvdata(component);
  177. dev_info(component->dev, "changing mclk rate from %d to %d Hz\n",
  178. src4xxx->mclk_hz, freq);
  179. src4xxx->mclk_hz = freq;
  180. return 0;
  181. }
  182. static int src4xxx_hw_params(struct snd_pcm_substream *substream,
  183. struct snd_pcm_hw_params *params,
  184. struct snd_soc_dai *dai)
  185. {
  186. struct snd_soc_component *component = dai->component;
  187. struct src4xxx *src4xxx = snd_soc_component_get_drvdata(component);
  188. unsigned int mclk_div;
  189. int val, pj, jd, d;
  190. int reg;
  191. int ret;
  192. switch (dai->id) {
  193. case SRC4XXX_PORTB:
  194. reg = SRC4XXX_PORTB_CTL_06;
  195. break;
  196. default:
  197. reg = SRC4XXX_PORTA_CTL_04;
  198. break;
  199. }
  200. if (src4xxx->master[dai->id]) {
  201. mclk_div = src4xxx->mclk_hz/params_rate(params);
  202. if (src4xxx->mclk_hz != mclk_div*params_rate(params)) {
  203. dev_err(component->dev,
  204. "mclk %d / rate %d has a remainder.\n",
  205. src4xxx->mclk_hz, params_rate(params));
  206. return -EINVAL;
  207. }
  208. val = ((int)mclk_div - 128) / 128;
  209. if ((val < 0) | (val > 3)) {
  210. dev_err(component->dev,
  211. "div register setting %d is out of range\n",
  212. val);
  213. dev_err(component->dev,
  214. "unsupported sample rate %d Hz for the master clock of %d Hz\n",
  215. params_rate(params), src4xxx->mclk_hz);
  216. return -EINVAL;
  217. }
  218. /* set the TX DIV */
  219. ret = regmap_update_bits(src4xxx->regmap,
  220. SRC4XXX_TX_CTL_07, SRC4XXX_TX_MCLK_DIV_MASK,
  221. val<<SRC4XXX_TX_MCLK_DIV_SHIFT);
  222. if (ret) {
  223. dev_err(component->dev,
  224. "Couldn't set the TX's div register to %d << %d = 0x%x\n",
  225. val, SRC4XXX_TX_MCLK_DIV_SHIFT,
  226. val<<SRC4XXX_TX_MCLK_DIV_SHIFT);
  227. return ret;
  228. }
  229. /* set the PLL for the digital receiver */
  230. switch (src4xxx->mclk_hz) {
  231. case 24576000:
  232. pj = 0x22;
  233. jd = 0x00;
  234. d = 0x00;
  235. break;
  236. case 22579200:
  237. pj = 0x22;
  238. jd = 0x1b;
  239. d = 0xa3;
  240. break;
  241. default:
  242. /* don't error out here,
  243. * other parts of the chip are still functional
  244. * Dummy initialize variables to avoid
  245. * -Wsometimes-uninitialized from clang.
  246. */
  247. dev_info(component->dev,
  248. "Couldn't set the RCV PLL as this master clock rate is unknown. Chosen regmap values may not match real world values.\n");
  249. pj = 0x0;
  250. jd = 0xff;
  251. d = 0xff;
  252. break;
  253. }
  254. ret = regmap_write(src4xxx->regmap, SRC4XXX_RCV_PLL_0F, pj);
  255. if (ret < 0)
  256. dev_err(component->dev,
  257. "Failed to update PLL register 0x%x\n",
  258. SRC4XXX_RCV_PLL_0F);
  259. ret = regmap_write(src4xxx->regmap, SRC4XXX_RCV_PLL_10, jd);
  260. if (ret < 0)
  261. dev_err(component->dev,
  262. "Failed to update PLL register 0x%x\n",
  263. SRC4XXX_RCV_PLL_10);
  264. ret = regmap_write(src4xxx->regmap, SRC4XXX_RCV_PLL_11, d);
  265. if (ret < 0)
  266. dev_err(component->dev,
  267. "Failed to update PLL register 0x%x\n",
  268. SRC4XXX_RCV_PLL_11);
  269. ret = regmap_update_bits(src4xxx->regmap,
  270. SRC4XXX_TX_CTL_07, SRC4XXX_TX_MCLK_DIV_MASK,
  271. val<<SRC4XXX_TX_MCLK_DIV_SHIFT);
  272. if (ret < 0) {
  273. dev_err(component->dev,
  274. "Couldn't set the TX's div register to %d << %d = 0x%x\n",
  275. val, SRC4XXX_TX_MCLK_DIV_SHIFT,
  276. val<<SRC4XXX_TX_MCLK_DIV_SHIFT);
  277. return ret;
  278. }
  279. return regmap_update_bits(src4xxx->regmap, reg,
  280. SRC4XXX_MCLK_DIV_MASK, val);
  281. } else {
  282. dev_info(dai->dev, "not setting up MCLK as not master\n");
  283. }
  284. return 0;
  285. };
  286. static const struct snd_soc_dai_ops src4xxx_dai_ops = {
  287. .hw_params = src4xxx_hw_params,
  288. .set_sysclk = src4xxx_set_mclk_hz,
  289. .set_fmt = src4xxx_set_dai_fmt,
  290. };
  291. #define SRC4XXX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  292. #define SRC4XXX_RATES (SNDRV_PCM_RATE_44100|SNDRV_PCM_RATE_48000|\
  293. SNDRV_PCM_RATE_88200|\
  294. SNDRV_PCM_RATE_96000|\
  295. SNDRV_PCM_RATE_176400|\
  296. SNDRV_PCM_RATE_192000)
  297. static struct snd_soc_dai_driver src4xxx_dai_driver[] = {
  298. {
  299. .id = SRC4XXX_PORTA,
  300. .name = "src4xxx-portA",
  301. .playback = {
  302. .stream_name = "Playback A",
  303. .channels_min = 2,
  304. .channels_max = 2,
  305. .rates = SRC4XXX_RATES,
  306. .formats = SRC4XXX_FORMATS,
  307. },
  308. .capture = {
  309. .stream_name = "Capture A",
  310. .channels_min = 2,
  311. .channels_max = 2,
  312. .rates = SRC4XXX_RATES,
  313. .formats = SRC4XXX_FORMATS,
  314. },
  315. .ops = &src4xxx_dai_ops,
  316. },
  317. {
  318. .id = SRC4XXX_PORTB,
  319. .name = "src4xxx-portB",
  320. .playback = {
  321. .stream_name = "Playback B",
  322. .channels_min = 2,
  323. .channels_max = 2,
  324. .rates = SRC4XXX_RATES,
  325. .formats = SRC4XXX_FORMATS,
  326. },
  327. .capture = {
  328. .stream_name = "Capture B",
  329. .channels_min = 2,
  330. .channels_max = 2,
  331. .rates = SRC4XXX_RATES,
  332. .formats = SRC4XXX_FORMATS,
  333. },
  334. .ops = &src4xxx_dai_ops,
  335. },
  336. };
  337. static const struct reg_default src4xxx_reg_defaults[] = {
  338. { SRC4XXX_PWR_RST_01, 0x00 }, /* all powered down intially */
  339. { SRC4XXX_PORTA_CTL_03, 0x00 },
  340. { SRC4XXX_PORTA_CTL_04, 0x00 },
  341. { SRC4XXX_PORTB_CTL_05, 0x00 },
  342. { SRC4XXX_PORTB_CTL_06, 0x00 },
  343. { SRC4XXX_TX_CTL_07, 0x00 },
  344. { SRC4XXX_TX_CTL_08, 0x00 },
  345. { SRC4XXX_TX_CTL_09, 0x00 },
  346. { SRC4XXX_SRC_DIT_IRQ_MSK_0B, 0x00 },
  347. { SRC4XXX_SRC_DIT_IRQ_MODE_0C, 0x00 },
  348. { SRC4XXX_RCV_CTL_0D, 0x00 },
  349. { SRC4XXX_RCV_CTL_0E, 0x00 },
  350. { SRC4XXX_RCV_PLL_0F, 0x00 }, /* not spec. in the datasheet */
  351. { SRC4XXX_RCV_PLL_10, 0xff }, /* not spec. in the datasheet */
  352. { SRC4XXX_RCV_PLL_11, 0xff }, /* not spec. in the datasheet */
  353. { SRC4XXX_RVC_IRQ_MSK_16, 0x00 },
  354. { SRC4XXX_RVC_IRQ_MSK_17, 0x00 },
  355. { SRC4XXX_RVC_IRQ_MODE_18, 0x00 },
  356. { SRC4XXX_RVC_IRQ_MODE_19, 0x00 },
  357. { SRC4XXX_RVC_IRQ_MODE_1A, 0x00 },
  358. { SRC4XXX_GPIO_1_1B, 0x00 },
  359. { SRC4XXX_GPIO_2_1C, 0x00 },
  360. { SRC4XXX_GPIO_3_1D, 0x00 },
  361. { SRC4XXX_GPIO_4_1E, 0x00 },
  362. { SRC4XXX_SCR_CTL_2D, 0x00 },
  363. { SRC4XXX_SCR_CTL_2E, 0x00 },
  364. { SRC4XXX_SCR_CTL_2F, 0x00 },
  365. { SRC4XXX_SCR_CTL_30, 0x00 },
  366. { SRC4XXX_SCR_CTL_31, 0x00 },
  367. };
  368. int src4xxx_probe(struct device *dev, struct regmap *regmap,
  369. void (*switch_mode)(struct device *dev))
  370. {
  371. struct src4xxx *src4xxx;
  372. int ret;
  373. if (IS_ERR(regmap))
  374. return PTR_ERR(regmap);
  375. src4xxx = devm_kzalloc(dev, sizeof(*src4xxx), GFP_KERNEL);
  376. if (!src4xxx)
  377. return -ENOMEM;
  378. src4xxx->regmap = regmap;
  379. src4xxx->dev = dev;
  380. src4xxx->mclk_hz = 0; /* mclk has not been configured yet */
  381. dev_set_drvdata(dev, src4xxx);
  382. ret = regmap_write(regmap, SRC4XXX_PWR_RST_01, SRC4XXX_RESET);
  383. if (ret < 0)
  384. dev_err(dev, "Failed to issue reset: %d\n", ret);
  385. usleep_range(1, 500); /* sleep for more then 500 ns */
  386. ret = regmap_write(regmap, SRC4XXX_PWR_RST_01, SRC4XXX_POWER_DOWN);
  387. if (ret < 0)
  388. dev_err(dev, "Failed to decommission reset: %d\n", ret);
  389. usleep_range(500, 1000); /* sleep for 500 us or more */
  390. ret = regmap_update_bits(src4xxx->regmap, SRC4XXX_PWR_RST_01,
  391. SRC4XXX_POWER_ENABLE, SRC4XXX_POWER_ENABLE);
  392. if (ret < 0)
  393. dev_err(dev, "Failed to port A and B : %d\n", ret);
  394. /* set receiver to use master clock (rcv mclk is most likely jittery) */
  395. ret = regmap_update_bits(src4xxx->regmap, SRC4XXX_RCV_CTL_0D,
  396. SRC4XXX_RXCLK_MCLK, SRC4XXX_RXCLK_MCLK);
  397. if (ret < 0)
  398. dev_err(dev,
  399. "Failed to enable mclk as the PLL1 DIR reference : %d\n", ret);
  400. /* default to leaving the PLL2 running on loss of lock, divide by 8 */
  401. ret = regmap_update_bits(src4xxx->regmap, SRC4XXX_RCV_CTL_0E,
  402. SRC4XXX_PLL2_DIV_8 | SRC4XXX_REC_MCLK_EN | SRC4XXX_PLL2_LOL,
  403. SRC4XXX_PLL2_DIV_8 | SRC4XXX_REC_MCLK_EN | SRC4XXX_PLL2_LOL);
  404. if (ret < 0)
  405. dev_err(dev, "Failed to enable mclk rec and div : %d\n", ret);
  406. ret = devm_snd_soc_register_component(dev, &src4xxx_driver,
  407. src4xxx_dai_driver, ARRAY_SIZE(src4xxx_dai_driver));
  408. if (ret == 0)
  409. dev_info(dev, "src4392 probe ok %d\n", ret);
  410. return ret;
  411. }
  412. EXPORT_SYMBOL_GPL(src4xxx_probe);
  413. static bool src4xxx_volatile_register(struct device *dev, unsigned int reg)
  414. {
  415. switch (reg) {
  416. case SRC4XXX_RES_00:
  417. case SRC4XXX_GLOBAL_ITR_STS_02:
  418. case SRC4XXX_SRC_DIT_STS_0A:
  419. case SRC4XXX_NON_AUDIO_D_12:
  420. case SRC4XXX_RVC_STS_13:
  421. case SRC4XXX_RVC_STS_14:
  422. case SRC4XXX_RVC_STS_15:
  423. case SRC4XXX_SUB_CODE_1F:
  424. case SRC4XXX_SUB_CODE_20:
  425. case SRC4XXX_SUB_CODE_21:
  426. case SRC4XXX_SUB_CODE_22:
  427. case SRC4XXX_SUB_CODE_23:
  428. case SRC4XXX_SUB_CODE_24:
  429. case SRC4XXX_SUB_CODE_25:
  430. case SRC4XXX_SUB_CODE_26:
  431. case SRC4XXX_SUB_CODE_27:
  432. case SRC4XXX_SUB_CODE_28:
  433. case SRC4XXX_PC_PREAMBLE_HI_29:
  434. case SRC4XXX_PC_PREAMBLE_LO_2A:
  435. case SRC4XXX_PD_PREAMBLE_HI_2B:
  436. case SRC4XXX_PC_PREAMBLE_LO_2C:
  437. case SRC4XXX_IO_RATIO_32:
  438. case SRC4XXX_IO_RATIO_33:
  439. return true;
  440. }
  441. if (reg > SRC4XXX_IO_RATIO_33 && reg < SRC4XXX_PAGE_SEL_7F)
  442. return true;
  443. return false;
  444. }
  445. const struct regmap_config src4xxx_regmap_config = {
  446. .val_bits = 8,
  447. .reg_bits = 8,
  448. .max_register = SRC4XXX_IO_RATIO_33,
  449. .reg_defaults = src4xxx_reg_defaults,
  450. .num_reg_defaults = ARRAY_SIZE(src4xxx_reg_defaults),
  451. .volatile_reg = src4xxx_volatile_register,
  452. .cache_type = REGCACHE_RBTREE,
  453. };
  454. EXPORT_SYMBOL_GPL(src4xxx_regmap_config);
  455. MODULE_DESCRIPTION("ASoC SRC4XXX CODEC driver");
  456. MODULE_AUTHOR("Matt Flax <[email protected]>");
  457. MODULE_LICENSE("GPL");