rt1316-sdw.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // rt1316-sdw.c -- rt1316 SDCA ALSA SoC amplifier audio driver
  4. //
  5. // Copyright(c) 2021 Realtek Semiconductor Corp.
  6. //
  7. //
  8. #include <linux/delay.h>
  9. #include <linux/device.h>
  10. #include <linux/pm_runtime.h>
  11. #include <linux/mod_devicetable.h>
  12. #include <linux/module.h>
  13. #include <linux/regmap.h>
  14. #include <sound/core.h>
  15. #include <sound/pcm.h>
  16. #include <sound/pcm_params.h>
  17. #include <sound/soc-dapm.h>
  18. #include <sound/initval.h>
  19. #include "rt1316-sdw.h"
  20. static const struct reg_default rt1316_reg_defaults[] = {
  21. { 0x3004, 0x00 },
  22. { 0x3005, 0x00 },
  23. { 0x3206, 0x00 },
  24. { 0xc001, 0x00 },
  25. { 0xc002, 0x00 },
  26. { 0xc003, 0x00 },
  27. { 0xc004, 0x00 },
  28. { 0xc005, 0x00 },
  29. { 0xc006, 0x00 },
  30. { 0xc007, 0x00 },
  31. { 0xc008, 0x00 },
  32. { 0xc009, 0x00 },
  33. { 0xc00a, 0x00 },
  34. { 0xc00b, 0x00 },
  35. { 0xc00c, 0x00 },
  36. { 0xc00d, 0x00 },
  37. { 0xc00e, 0x00 },
  38. { 0xc00f, 0x00 },
  39. { 0xc010, 0xa5 },
  40. { 0xc011, 0x00 },
  41. { 0xc012, 0xff },
  42. { 0xc013, 0xff },
  43. { 0xc014, 0x40 },
  44. { 0xc015, 0x00 },
  45. { 0xc016, 0x00 },
  46. { 0xc017, 0x00 },
  47. { 0xc605, 0x30 },
  48. { 0xc700, 0x0a },
  49. { 0xc701, 0xaa },
  50. { 0xc702, 0x1a },
  51. { 0xc703, 0x0a },
  52. { 0xc710, 0x80 },
  53. { 0xc711, 0x00 },
  54. { 0xc712, 0x3e },
  55. { 0xc713, 0x80 },
  56. { 0xc714, 0x80 },
  57. { 0xc715, 0x06 },
  58. { 0xd101, 0x00 },
  59. { 0xd102, 0x30 },
  60. { 0xd103, 0x00 },
  61. { SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_UDMPU21, RT1316_SDCA_CTL_UDMPU_CLUSTER, 0), 0x00 },
  62. { SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_FU21, RT1316_SDCA_CTL_FU_MUTE, CH_L), 0x01 },
  63. { SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_FU21, RT1316_SDCA_CTL_FU_MUTE, CH_R), 0x01 },
  64. { SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_XU24, RT1316_SDCA_CTL_BYPASS, 0), 0x01 },
  65. { SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE23, RT1316_SDCA_CTL_REQ_POWER_STATE, 0), 0x03 },
  66. { SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE22, RT1316_SDCA_CTL_REQ_POWER_STATE, 0), 0x03 },
  67. { SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE24, RT1316_SDCA_CTL_REQ_POWER_STATE, 0), 0x03 },
  68. };
  69. static const struct reg_sequence rt1316_blind_write[] = {
  70. { 0xc710, 0x17 },
  71. { 0xc711, 0x80 },
  72. { 0xc712, 0x26 },
  73. { 0xc713, 0x06 },
  74. { 0xc714, 0x80 },
  75. { 0xc715, 0x06 },
  76. { 0xc702, 0x0a },
  77. { 0xc703, 0x0a },
  78. { 0xc001, 0x45 },
  79. { 0xc003, 0x00 },
  80. { 0xc004, 0x11 },
  81. { 0xc005, 0x00 },
  82. { 0xc006, 0x00 },
  83. { 0xc106, 0x00 },
  84. { 0xc007, 0x11 },
  85. { 0xc008, 0x11 },
  86. { 0xc009, 0x00 },
  87. { 0x2f0a, 0x00 },
  88. { 0xd101, 0xf0 },
  89. { 0xd103, 0x9b },
  90. { 0x2f36, 0x8e },
  91. { 0x3206, 0x80 },
  92. { 0x3211, 0x0b },
  93. { 0x3216, 0x06 },
  94. { 0xc614, 0x20 },
  95. { 0xc615, 0x0a },
  96. { 0xc616, 0x02 },
  97. { 0xc617, 0x00 },
  98. { 0xc60b, 0x10 },
  99. { 0xc60e, 0x05 },
  100. { 0xc102, 0x00 },
  101. { 0xc090, 0xb0 },
  102. { 0xc00f, 0x01 },
  103. { 0xc09c, 0x7b },
  104. { 0xc602, 0x07 },
  105. { 0xc603, 0x07 },
  106. { 0xc0a3, 0x71 },
  107. { 0xc00b, 0x30 },
  108. { 0xc093, 0x80 },
  109. { 0xc09d, 0x80 },
  110. { 0xc0b0, 0x77 },
  111. { 0xc010, 0xa5 },
  112. { 0xc050, 0x83 },
  113. { 0x2f55, 0x03 },
  114. { 0x3217, 0xb5 },
  115. { 0x3202, 0x02 },
  116. { SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_XU24, RT1316_SDCA_CTL_BYPASS, 0), 0x00 },
  117. /* for IV sense */
  118. { 0x2232, 0x80 },
  119. { 0xc0b0, 0x77 },
  120. { 0xc011, 0x00 },
  121. { 0xc020, 0x00 },
  122. { 0xc023, 0x00 },
  123. { 0x3101, 0x00 },
  124. { 0x3004, 0xa0 },
  125. { 0x3005, 0xb1 },
  126. { 0xc007, 0x11 },
  127. { 0xc008, 0x11 },
  128. { 0xc009, 0x00 },
  129. { 0xc022, 0xd6 },
  130. { 0xc025, 0xd6 },
  131. { 0xd001, 0x03 },
  132. { 0xd002, 0xbf },
  133. { 0xd003, 0x03 },
  134. { 0xd004, 0xbf },
  135. };
  136. static bool rt1316_readable_register(struct device *dev, unsigned int reg)
  137. {
  138. switch (reg) {
  139. case 0x2f0a:
  140. case 0x2f36:
  141. case 0x3203 ... 0x320e:
  142. case 0xc000 ... 0xc7b4:
  143. case 0xcf00 ... 0xcf03:
  144. case 0xd101 ... 0xd103:
  145. case SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_UDMPU21, RT1316_SDCA_CTL_UDMPU_CLUSTER, 0):
  146. case SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_FU21, RT1316_SDCA_CTL_FU_MUTE, CH_L):
  147. case SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_FU21, RT1316_SDCA_CTL_FU_MUTE, CH_R):
  148. case SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE23, RT1316_SDCA_CTL_REQ_POWER_STATE, 0):
  149. case SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE27, RT1316_SDCA_CTL_REQ_POWER_STATE, 0):
  150. case SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE22, RT1316_SDCA_CTL_REQ_POWER_STATE, 0):
  151. case SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE24, RT1316_SDCA_CTL_REQ_POWER_STATE, 0):
  152. return true;
  153. default:
  154. return false;
  155. }
  156. }
  157. static bool rt1316_volatile_register(struct device *dev, unsigned int reg)
  158. {
  159. switch (reg) {
  160. case 0xc000:
  161. case 0xc093:
  162. case 0xc09d:
  163. case 0xc0a3:
  164. case 0xc201:
  165. case 0xc427 ... 0xc428:
  166. case 0xd102:
  167. return true;
  168. default:
  169. return false;
  170. }
  171. }
  172. static const struct regmap_config rt1316_sdw_regmap = {
  173. .reg_bits = 32,
  174. .val_bits = 8,
  175. .readable_reg = rt1316_readable_register,
  176. .volatile_reg = rt1316_volatile_register,
  177. .max_register = 0x4108ffff,
  178. .reg_defaults = rt1316_reg_defaults,
  179. .num_reg_defaults = ARRAY_SIZE(rt1316_reg_defaults),
  180. .cache_type = REGCACHE_RBTREE,
  181. .use_single_read = true,
  182. .use_single_write = true,
  183. };
  184. static int rt1316_read_prop(struct sdw_slave *slave)
  185. {
  186. struct sdw_slave_prop *prop = &slave->prop;
  187. int nval;
  188. int i, j;
  189. u32 bit;
  190. unsigned long addr;
  191. struct sdw_dpn_prop *dpn;
  192. prop->scp_int1_mask = SDW_SCP_INT1_BUS_CLASH | SDW_SCP_INT1_PARITY;
  193. prop->quirks = SDW_SLAVE_QUIRKS_INVALID_INITIAL_PARITY;
  194. prop->is_sdca = true;
  195. prop->paging_support = true;
  196. /* first we need to allocate memory for set bits in port lists */
  197. prop->source_ports = 0x04; /* BITMAP: 00000100 */
  198. prop->sink_ports = 0x2; /* BITMAP: 00000010 */
  199. nval = hweight32(prop->source_ports);
  200. prop->src_dpn_prop = devm_kcalloc(&slave->dev, nval,
  201. sizeof(*prop->src_dpn_prop), GFP_KERNEL);
  202. if (!prop->src_dpn_prop)
  203. return -ENOMEM;
  204. i = 0;
  205. dpn = prop->src_dpn_prop;
  206. addr = prop->source_ports;
  207. for_each_set_bit(bit, &addr, 32) {
  208. dpn[i].num = bit;
  209. dpn[i].type = SDW_DPN_FULL;
  210. dpn[i].simple_ch_prep_sm = true;
  211. dpn[i].ch_prep_timeout = 10;
  212. i++;
  213. }
  214. /* do this again for sink now */
  215. nval = hweight32(prop->sink_ports);
  216. prop->sink_dpn_prop = devm_kcalloc(&slave->dev, nval,
  217. sizeof(*prop->sink_dpn_prop), GFP_KERNEL);
  218. if (!prop->sink_dpn_prop)
  219. return -ENOMEM;
  220. j = 0;
  221. dpn = prop->sink_dpn_prop;
  222. addr = prop->sink_ports;
  223. for_each_set_bit(bit, &addr, 32) {
  224. dpn[j].num = bit;
  225. dpn[j].type = SDW_DPN_FULL;
  226. dpn[j].simple_ch_prep_sm = true;
  227. dpn[j].ch_prep_timeout = 10;
  228. j++;
  229. }
  230. /* set the timeout values */
  231. prop->clk_stop_timeout = 20;
  232. dev_dbg(&slave->dev, "%s\n", __func__);
  233. return 0;
  234. }
  235. static int rt1316_io_init(struct device *dev, struct sdw_slave *slave)
  236. {
  237. struct rt1316_sdw_priv *rt1316 = dev_get_drvdata(dev);
  238. if (rt1316->hw_init)
  239. return 0;
  240. if (rt1316->first_hw_init) {
  241. regcache_cache_only(rt1316->regmap, false);
  242. regcache_cache_bypass(rt1316->regmap, true);
  243. } else {
  244. /*
  245. * PM runtime is only enabled when a Slave reports as Attached
  246. */
  247. /* set autosuspend parameters */
  248. pm_runtime_set_autosuspend_delay(&slave->dev, 3000);
  249. pm_runtime_use_autosuspend(&slave->dev);
  250. /* update count of parent 'active' children */
  251. pm_runtime_set_active(&slave->dev);
  252. /* make sure the device does not suspend immediately */
  253. pm_runtime_mark_last_busy(&slave->dev);
  254. pm_runtime_enable(&slave->dev);
  255. }
  256. pm_runtime_get_noresume(&slave->dev);
  257. /* sw reset */
  258. regmap_write(rt1316->regmap, 0xc000, 0x02);
  259. /* initial settings - blind write */
  260. regmap_multi_reg_write(rt1316->regmap, rt1316_blind_write,
  261. ARRAY_SIZE(rt1316_blind_write));
  262. if (rt1316->first_hw_init) {
  263. regcache_cache_bypass(rt1316->regmap, false);
  264. regcache_mark_dirty(rt1316->regmap);
  265. } else
  266. rt1316->first_hw_init = true;
  267. /* Mark Slave initialization complete */
  268. rt1316->hw_init = true;
  269. pm_runtime_mark_last_busy(&slave->dev);
  270. pm_runtime_put_autosuspend(&slave->dev);
  271. dev_dbg(&slave->dev, "%s hw_init complete\n", __func__);
  272. return 0;
  273. }
  274. static int rt1316_update_status(struct sdw_slave *slave,
  275. enum sdw_slave_status status)
  276. {
  277. struct rt1316_sdw_priv *rt1316 = dev_get_drvdata(&slave->dev);
  278. /* Update the status */
  279. rt1316->status = status;
  280. if (status == SDW_SLAVE_UNATTACHED)
  281. rt1316->hw_init = false;
  282. /*
  283. * Perform initialization only if slave status is present and
  284. * hw_init flag is false
  285. */
  286. if (rt1316->hw_init || rt1316->status != SDW_SLAVE_ATTACHED)
  287. return 0;
  288. /* perform I/O transfers required for Slave initialization */
  289. return rt1316_io_init(&slave->dev, slave);
  290. }
  291. static int rt1316_classd_event(struct snd_soc_dapm_widget *w,
  292. struct snd_kcontrol *kcontrol, int event)
  293. {
  294. struct snd_soc_component *component =
  295. snd_soc_dapm_to_component(w->dapm);
  296. struct rt1316_sdw_priv *rt1316 = snd_soc_component_get_drvdata(component);
  297. unsigned char ps0 = 0x0, ps3 = 0x3;
  298. switch (event) {
  299. case SND_SOC_DAPM_POST_PMU:
  300. regmap_write(rt1316->regmap,
  301. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE23,
  302. RT1316_SDCA_CTL_REQ_POWER_STATE, 0),
  303. ps0);
  304. regmap_write(rt1316->regmap,
  305. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE27,
  306. RT1316_SDCA_CTL_REQ_POWER_STATE, 0),
  307. ps0);
  308. regmap_write(rt1316->regmap,
  309. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE22,
  310. RT1316_SDCA_CTL_REQ_POWER_STATE, 0),
  311. ps0);
  312. break;
  313. case SND_SOC_DAPM_PRE_PMD:
  314. regmap_write(rt1316->regmap,
  315. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE23,
  316. RT1316_SDCA_CTL_REQ_POWER_STATE, 0),
  317. ps3);
  318. regmap_write(rt1316->regmap,
  319. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE27,
  320. RT1316_SDCA_CTL_REQ_POWER_STATE, 0),
  321. ps3);
  322. regmap_write(rt1316->regmap,
  323. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE22,
  324. RT1316_SDCA_CTL_REQ_POWER_STATE, 0),
  325. ps3);
  326. break;
  327. default:
  328. break;
  329. }
  330. return 0;
  331. }
  332. static int rt1316_pde24_event(struct snd_soc_dapm_widget *w,
  333. struct snd_kcontrol *kcontrol, int event)
  334. {
  335. struct snd_soc_component *component =
  336. snd_soc_dapm_to_component(w->dapm);
  337. struct rt1316_sdw_priv *rt1316 = snd_soc_component_get_drvdata(component);
  338. unsigned char ps0 = 0x0, ps3 = 0x3;
  339. switch (event) {
  340. case SND_SOC_DAPM_POST_PMU:
  341. regmap_write(rt1316->regmap,
  342. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE24,
  343. RT1316_SDCA_CTL_REQ_POWER_STATE, 0),
  344. ps0);
  345. break;
  346. case SND_SOC_DAPM_PRE_PMD:
  347. regmap_write(rt1316->regmap,
  348. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_PDE24,
  349. RT1316_SDCA_CTL_REQ_POWER_STATE, 0),
  350. ps3);
  351. break;
  352. }
  353. return 0;
  354. }
  355. static const char * const rt1316_rx_data_ch_select[] = {
  356. "L,R",
  357. "L,L",
  358. "L,R",
  359. "L,L+R",
  360. "R,L",
  361. "R,R",
  362. "R,L+R",
  363. "L+R,L",
  364. "L+R,R",
  365. "L+R,L+R",
  366. };
  367. static SOC_ENUM_SINGLE_DECL(rt1316_rx_data_ch_enum,
  368. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_UDMPU21, RT1316_SDCA_CTL_UDMPU_CLUSTER, 0), 0,
  369. rt1316_rx_data_ch_select);
  370. static const struct snd_kcontrol_new rt1316_snd_controls[] = {
  371. /* I2S Data Channel Selection */
  372. SOC_ENUM("RX Channel Select", rt1316_rx_data_ch_enum),
  373. /* XU24 Bypass Control */
  374. SOC_SINGLE("XU24 Bypass Switch",
  375. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_XU24, RT1316_SDCA_CTL_BYPASS, 0), 0, 1, 0),
  376. /* Left/Right IV tag */
  377. SOC_SINGLE("Left V Tag Select", 0x3004, 0, 7, 0),
  378. SOC_SINGLE("Left I Tag Select", 0x3004, 4, 7, 0),
  379. SOC_SINGLE("Right V Tag Select", 0x3005, 0, 7, 0),
  380. SOC_SINGLE("Right I Tag Select", 0x3005, 4, 7, 0),
  381. /* IV mixer Control */
  382. SOC_DOUBLE("Isense Mixer Switch", 0xc605, 2, 0, 1, 1),
  383. SOC_DOUBLE("Vsense Mixer Switch", 0xc605, 3, 1, 1, 1),
  384. };
  385. static const struct snd_kcontrol_new rt1316_sto_dac =
  386. SOC_DAPM_DOUBLE_R("Switch",
  387. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_FU21, RT1316_SDCA_CTL_FU_MUTE, CH_L),
  388. SDW_SDCA_CTL(FUNC_NUM_SMART_AMP, RT1316_SDCA_ENT_FU21, RT1316_SDCA_CTL_FU_MUTE, CH_R),
  389. 0, 1, 1);
  390. static const struct snd_soc_dapm_widget rt1316_dapm_widgets[] = {
  391. /* Audio Interface */
  392. SND_SOC_DAPM_AIF_IN("DP1RX", "DP1 Playback", 0, SND_SOC_NOPM, 0, 0),
  393. SND_SOC_DAPM_AIF_OUT("DP2TX", "DP2 Capture", 0, SND_SOC_NOPM, 0, 0),
  394. /* Digital Interface */
  395. SND_SOC_DAPM_SWITCH("DAC", SND_SOC_NOPM, 0, 0, &rt1316_sto_dac),
  396. /* Output Lines */
  397. SND_SOC_DAPM_PGA_E("CLASS D", SND_SOC_NOPM, 0, 0, NULL, 0,
  398. rt1316_classd_event,
  399. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  400. SND_SOC_DAPM_OUTPUT("SPOL"),
  401. SND_SOC_DAPM_OUTPUT("SPOR"),
  402. SND_SOC_DAPM_SUPPLY("PDE 24", SND_SOC_NOPM, 0, 0,
  403. rt1316_pde24_event,
  404. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  405. SND_SOC_DAPM_PGA("I Sense", SND_SOC_NOPM, 0, 0, NULL, 0),
  406. SND_SOC_DAPM_PGA("V Sense", SND_SOC_NOPM, 0, 0, NULL, 0),
  407. SND_SOC_DAPM_SIGGEN("I Gen"),
  408. SND_SOC_DAPM_SIGGEN("V Gen"),
  409. };
  410. static const struct snd_soc_dapm_route rt1316_dapm_routes[] = {
  411. { "DAC", "Switch", "DP1RX" },
  412. { "CLASS D", NULL, "DAC" },
  413. { "SPOL", NULL, "CLASS D" },
  414. { "SPOR", NULL, "CLASS D" },
  415. { "I Sense", NULL, "I Gen" },
  416. { "V Sense", NULL, "V Gen" },
  417. { "I Sense", NULL, "PDE 24" },
  418. { "V Sense", NULL, "PDE 24" },
  419. { "DP2TX", NULL, "I Sense" },
  420. { "DP2TX", NULL, "V Sense" },
  421. };
  422. static int rt1316_set_sdw_stream(struct snd_soc_dai *dai, void *sdw_stream,
  423. int direction)
  424. {
  425. struct sdw_stream_data *stream;
  426. if (!sdw_stream)
  427. return 0;
  428. stream = kzalloc(sizeof(*stream), GFP_KERNEL);
  429. if (!stream)
  430. return -ENOMEM;
  431. stream->sdw_stream = sdw_stream;
  432. /* Use tx_mask or rx_mask to configure stream tag and set dma_data */
  433. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  434. dai->playback_dma_data = stream;
  435. else
  436. dai->capture_dma_data = stream;
  437. return 0;
  438. }
  439. static void rt1316_sdw_shutdown(struct snd_pcm_substream *substream,
  440. struct snd_soc_dai *dai)
  441. {
  442. struct sdw_stream_data *stream;
  443. stream = snd_soc_dai_get_dma_data(dai, substream);
  444. snd_soc_dai_set_dma_data(dai, substream, NULL);
  445. kfree(stream);
  446. }
  447. static int rt1316_sdw_hw_params(struct snd_pcm_substream *substream,
  448. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  449. {
  450. struct snd_soc_component *component = dai->component;
  451. struct rt1316_sdw_priv *rt1316 =
  452. snd_soc_component_get_drvdata(component);
  453. struct sdw_stream_config stream_config;
  454. struct sdw_port_config port_config;
  455. enum sdw_data_direction direction;
  456. struct sdw_stream_data *stream;
  457. int retval, port, num_channels, ch_mask;
  458. dev_dbg(dai->dev, "%s %s", __func__, dai->name);
  459. stream = snd_soc_dai_get_dma_data(dai, substream);
  460. if (!stream)
  461. return -EINVAL;
  462. if (!rt1316->sdw_slave)
  463. return -EINVAL;
  464. /* SoundWire specific configuration */
  465. /* port 1 for playback */
  466. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  467. direction = SDW_DATA_DIR_RX;
  468. port = 1;
  469. } else {
  470. direction = SDW_DATA_DIR_TX;
  471. port = 2;
  472. }
  473. num_channels = params_channels(params);
  474. ch_mask = (1 << num_channels) - 1;
  475. stream_config.frame_rate = params_rate(params);
  476. stream_config.ch_count = num_channels;
  477. stream_config.bps = snd_pcm_format_width(params_format(params));
  478. stream_config.direction = direction;
  479. port_config.ch_mask = ch_mask;
  480. port_config.num = port;
  481. retval = sdw_stream_add_slave(rt1316->sdw_slave, &stream_config,
  482. &port_config, 1, stream->sdw_stream);
  483. if (retval) {
  484. dev_err(dai->dev, "Unable to configure port\n");
  485. return retval;
  486. }
  487. return 0;
  488. }
  489. static int rt1316_sdw_pcm_hw_free(struct snd_pcm_substream *substream,
  490. struct snd_soc_dai *dai)
  491. {
  492. struct snd_soc_component *component = dai->component;
  493. struct rt1316_sdw_priv *rt1316 =
  494. snd_soc_component_get_drvdata(component);
  495. struct sdw_stream_data *stream =
  496. snd_soc_dai_get_dma_data(dai, substream);
  497. if (!rt1316->sdw_slave)
  498. return -EINVAL;
  499. sdw_stream_remove_slave(rt1316->sdw_slave, stream->sdw_stream);
  500. return 0;
  501. }
  502. /*
  503. * slave_ops: callbacks for get_clock_stop_mode, clock_stop and
  504. * port_prep are not defined for now
  505. */
  506. static const struct sdw_slave_ops rt1316_slave_ops = {
  507. .read_prop = rt1316_read_prop,
  508. .update_status = rt1316_update_status,
  509. };
  510. static int rt1316_sdw_component_probe(struct snd_soc_component *component)
  511. {
  512. int ret;
  513. ret = pm_runtime_resume(component->dev);
  514. if (ret < 0 && ret != -EACCES)
  515. return ret;
  516. return 0;
  517. }
  518. static const struct snd_soc_component_driver soc_component_sdw_rt1316 = {
  519. .probe = rt1316_sdw_component_probe,
  520. .controls = rt1316_snd_controls,
  521. .num_controls = ARRAY_SIZE(rt1316_snd_controls),
  522. .dapm_widgets = rt1316_dapm_widgets,
  523. .num_dapm_widgets = ARRAY_SIZE(rt1316_dapm_widgets),
  524. .dapm_routes = rt1316_dapm_routes,
  525. .num_dapm_routes = ARRAY_SIZE(rt1316_dapm_routes),
  526. .endianness = 1,
  527. };
  528. static const struct snd_soc_dai_ops rt1316_aif_dai_ops = {
  529. .hw_params = rt1316_sdw_hw_params,
  530. .hw_free = rt1316_sdw_pcm_hw_free,
  531. .set_stream = rt1316_set_sdw_stream,
  532. .shutdown = rt1316_sdw_shutdown,
  533. };
  534. #define RT1316_STEREO_RATES SNDRV_PCM_RATE_48000
  535. #define RT1316_FORMATS (SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S16_LE | \
  536. SNDRV_PCM_FMTBIT_S24_LE)
  537. static struct snd_soc_dai_driver rt1316_sdw_dai[] = {
  538. {
  539. .name = "rt1316-aif",
  540. .playback = {
  541. .stream_name = "DP1 Playback",
  542. .channels_min = 1,
  543. .channels_max = 2,
  544. .rates = RT1316_STEREO_RATES,
  545. .formats = RT1316_FORMATS,
  546. },
  547. .capture = {
  548. .stream_name = "DP2 Capture",
  549. .channels_min = 1,
  550. .channels_max = 2,
  551. .rates = RT1316_STEREO_RATES,
  552. .formats = RT1316_FORMATS,
  553. },
  554. .ops = &rt1316_aif_dai_ops,
  555. },
  556. };
  557. static int rt1316_sdw_init(struct device *dev, struct regmap *regmap,
  558. struct sdw_slave *slave)
  559. {
  560. struct rt1316_sdw_priv *rt1316;
  561. int ret;
  562. rt1316 = devm_kzalloc(dev, sizeof(*rt1316), GFP_KERNEL);
  563. if (!rt1316)
  564. return -ENOMEM;
  565. dev_set_drvdata(dev, rt1316);
  566. rt1316->sdw_slave = slave;
  567. rt1316->regmap = regmap;
  568. /*
  569. * Mark hw_init to false
  570. * HW init will be performed when device reports present
  571. */
  572. rt1316->hw_init = false;
  573. rt1316->first_hw_init = false;
  574. ret = devm_snd_soc_register_component(dev,
  575. &soc_component_sdw_rt1316,
  576. rt1316_sdw_dai,
  577. ARRAY_SIZE(rt1316_sdw_dai));
  578. dev_dbg(&slave->dev, "%s\n", __func__);
  579. return ret;
  580. }
  581. static int rt1316_sdw_probe(struct sdw_slave *slave,
  582. const struct sdw_device_id *id)
  583. {
  584. struct regmap *regmap;
  585. /* Regmap Initialization */
  586. regmap = devm_regmap_init_sdw(slave, &rt1316_sdw_regmap);
  587. if (IS_ERR(regmap))
  588. return PTR_ERR(regmap);
  589. return rt1316_sdw_init(&slave->dev, regmap, slave);
  590. }
  591. static int rt1316_sdw_remove(struct sdw_slave *slave)
  592. {
  593. struct rt1316_sdw_priv *rt1316 = dev_get_drvdata(&slave->dev);
  594. if (rt1316->first_hw_init)
  595. pm_runtime_disable(&slave->dev);
  596. return 0;
  597. }
  598. static const struct sdw_device_id rt1316_id[] = {
  599. SDW_SLAVE_ENTRY_EXT(0x025d, 0x1316, 0x3, 0x1, 0),
  600. {},
  601. };
  602. MODULE_DEVICE_TABLE(sdw, rt1316_id);
  603. static int __maybe_unused rt1316_dev_suspend(struct device *dev)
  604. {
  605. struct rt1316_sdw_priv *rt1316 = dev_get_drvdata(dev);
  606. if (!rt1316->hw_init)
  607. return 0;
  608. regcache_cache_only(rt1316->regmap, true);
  609. return 0;
  610. }
  611. #define RT1316_PROBE_TIMEOUT 5000
  612. static int __maybe_unused rt1316_dev_resume(struct device *dev)
  613. {
  614. struct sdw_slave *slave = dev_to_sdw_dev(dev);
  615. struct rt1316_sdw_priv *rt1316 = dev_get_drvdata(dev);
  616. unsigned long time;
  617. if (!rt1316->first_hw_init)
  618. return 0;
  619. if (!slave->unattach_request)
  620. goto regmap_sync;
  621. time = wait_for_completion_timeout(&slave->initialization_complete,
  622. msecs_to_jiffies(RT1316_PROBE_TIMEOUT));
  623. if (!time) {
  624. dev_err(&slave->dev, "Initialization not complete, timed out\n");
  625. sdw_show_ping_status(slave->bus, true);
  626. return -ETIMEDOUT;
  627. }
  628. regmap_sync:
  629. slave->unattach_request = 0;
  630. regcache_cache_only(rt1316->regmap, false);
  631. regcache_sync(rt1316->regmap);
  632. return 0;
  633. }
  634. static const struct dev_pm_ops rt1316_pm = {
  635. SET_SYSTEM_SLEEP_PM_OPS(rt1316_dev_suspend, rt1316_dev_resume)
  636. SET_RUNTIME_PM_OPS(rt1316_dev_suspend, rt1316_dev_resume, NULL)
  637. };
  638. static struct sdw_driver rt1316_sdw_driver = {
  639. .driver = {
  640. .name = "rt1316-sdca",
  641. .owner = THIS_MODULE,
  642. .pm = &rt1316_pm,
  643. },
  644. .probe = rt1316_sdw_probe,
  645. .remove = rt1316_sdw_remove,
  646. .ops = &rt1316_slave_ops,
  647. .id_table = rt1316_id,
  648. };
  649. module_sdw_driver(rt1316_sdw_driver);
  650. MODULE_DESCRIPTION("ASoC RT1316 driver SDCA SDW");
  651. MODULE_AUTHOR("Shuming Fan <[email protected]>");
  652. MODULE_LICENSE("GPL");