rk817_codec.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // rk817 ALSA SoC Audio driver
  4. //
  5. // Copyright (c) 2018, Fuzhou Rockchip Electronics Co., Ltd All rights reserved.
  6. #include <linux/clk.h>
  7. #include <linux/device.h>
  8. #include <linux/delay.h>
  9. #include <linux/mfd/rk808.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/of_gpio.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/regmap.h>
  15. #include <sound/core.h>
  16. #include <sound/pcm_params.h>
  17. #include <sound/soc.h>
  18. #include <sound/tlv.h>
  19. struct rk817_codec_priv {
  20. struct snd_soc_component *component;
  21. struct rk808 *rk808;
  22. struct clk *mclk;
  23. unsigned int stereo_sysclk;
  24. bool mic_in_differential;
  25. };
  26. /*
  27. * This sets the codec up with the values defined in the default implementation including the APLL
  28. * from the Rockchip vendor kernel. I do not know if these values are universal despite differing
  29. * from the default values defined above and taken from the datasheet, or implementation specific.
  30. * I don't have another implementation to compare from the Rockchip sources. Hard-coding for now.
  31. * Additionally, I do not know according to the documentation the units accepted for the clock
  32. * values, so for the moment those are left unvalidated.
  33. */
  34. static int rk817_init(struct snd_soc_component *component)
  35. {
  36. struct rk817_codec_priv *rk817 = snd_soc_component_get_drvdata(component);
  37. snd_soc_component_write(component, RK817_CODEC_DDAC_POPD_DACST, 0x02);
  38. snd_soc_component_write(component, RK817_CODEC_DDAC_SR_LMT0, 0x02);
  39. snd_soc_component_write(component, RK817_CODEC_DADC_SR_ACL0, 0x02);
  40. snd_soc_component_write(component, RK817_CODEC_DTOP_VUCTIME, 0xf4);
  41. if (rk817->mic_in_differential) {
  42. snd_soc_component_update_bits(component, RK817_CODEC_AMIC_CFG0, MIC_DIFF_MASK,
  43. MIC_DIFF_EN);
  44. }
  45. return 0;
  46. }
  47. static int rk817_set_component_pll(struct snd_soc_component *component,
  48. int pll_id, int source, unsigned int freq_in,
  49. unsigned int freq_out)
  50. {
  51. /* Set resistor value and charge pump current for PLL. */
  52. snd_soc_component_write(component, RK817_CODEC_APLL_CFG1, 0x58);
  53. /* Set the PLL feedback clock divide value (values not documented). */
  54. snd_soc_component_write(component, RK817_CODEC_APLL_CFG2, 0x2d);
  55. /* Set the PLL pre-divide value (values not documented). */
  56. snd_soc_component_write(component, RK817_CODEC_APLL_CFG3, 0x0c);
  57. /* Set the PLL VCO output clock divide and PLL divided ratio of PLL High Clk (values not
  58. * documented).
  59. */
  60. snd_soc_component_write(component, RK817_CODEC_APLL_CFG4, 0xa5);
  61. return 0;
  62. }
  63. /*
  64. * DDAC/DADC L/R volume setting
  65. * 0db~-95db, 0.375db/step, for example:
  66. * 0x00: 0dB
  67. * 0xff: -95dB
  68. */
  69. static const DECLARE_TLV_DB_MINMAX(rk817_vol_tlv, -9500, 0);
  70. /*
  71. * PGA GAIN L/R volume setting
  72. * 27db~-18db, 3db/step, for example:
  73. * 0x0: -18dB
  74. * 0xf: 27dB
  75. */
  76. static const DECLARE_TLV_DB_MINMAX(rk817_gain_tlv, -1800, 2700);
  77. static const struct snd_kcontrol_new rk817_volume_controls[] = {
  78. SOC_DOUBLE_R_RANGE_TLV("Master Playback Volume", RK817_CODEC_DDAC_VOLL,
  79. RK817_CODEC_DDAC_VOLR, 0, 0x00, 0xff, 1, rk817_vol_tlv),
  80. SOC_DOUBLE_R_RANGE_TLV("Master Capture Volume", RK817_CODEC_DADC_VOLL,
  81. RK817_CODEC_DADC_VOLR, 0, 0x00, 0xff, 1, rk817_vol_tlv),
  82. SOC_DOUBLE_TLV("Mic Capture Gain", RK817_CODEC_DMIC_PGA_GAIN, 4, 0, 0xf, 0,
  83. rk817_gain_tlv),
  84. };
  85. /* Since the speaker output and L headphone pin are internally the same, make audio path mutually
  86. * exclusive with a mux.
  87. */
  88. static const char *dac_mux_text[] = {
  89. "HP",
  90. "SPK",
  91. };
  92. static SOC_ENUM_SINGLE_VIRT_DECL(dac_enum, dac_mux_text);
  93. static const struct snd_kcontrol_new dac_mux =
  94. SOC_DAPM_ENUM("Playback Mux", dac_enum);
  95. static const struct snd_soc_dapm_widget rk817_dapm_widgets[] = {
  96. /* capture/playback common */
  97. SND_SOC_DAPM_SUPPLY("LDO Regulator", RK817_CODEC_AREF_RTCFG1, 6, 0, NULL, 0),
  98. SND_SOC_DAPM_SUPPLY("IBIAS Block", RK817_CODEC_AREF_RTCFG1, 2, 1, NULL, 0),
  99. SND_SOC_DAPM_SUPPLY("VAvg Buffer", RK817_CODEC_AREF_RTCFG1, 1, 1, NULL, 0),
  100. SND_SOC_DAPM_SUPPLY("PLL Power", RK817_CODEC_APLL_CFG5, 0, 1, NULL, 0),
  101. SND_SOC_DAPM_SUPPLY("I2S TX1 Transfer Start", RK817_CODEC_DI2S_RXCMD_TSD, 5, 0, NULL, 0),
  102. /* capture path common */
  103. SND_SOC_DAPM_SUPPLY("ADC Clock", RK817_CODEC_DTOP_DIGEN_CLKE, 7, 0, NULL, 0),
  104. SND_SOC_DAPM_SUPPLY("I2S TX Clock", RK817_CODEC_DTOP_DIGEN_CLKE, 6, 0, NULL, 0),
  105. SND_SOC_DAPM_SUPPLY("ADC Channel Enable", RK817_CODEC_DTOP_DIGEN_CLKE, 5, 0, NULL, 0),
  106. SND_SOC_DAPM_SUPPLY("I2S TX Channel Enable", RK817_CODEC_DTOP_DIGEN_CLKE, 4, 0, NULL, 0),
  107. SND_SOC_DAPM_SUPPLY("MIC Power On", RK817_CODEC_AMIC_CFG0, 6, 1, NULL, 0),
  108. SND_SOC_DAPM_SUPPLY("I2S TX3 Transfer Start", RK817_CODEC_DI2S_TXCR3_TXCMD, 7, 0, NULL, 0),
  109. SND_SOC_DAPM_SUPPLY("I2S TX3 Right Justified", RK817_CODEC_DI2S_TXCR3_TXCMD, 3, 0, NULL, 0),
  110. /* capture path L */
  111. SND_SOC_DAPM_ADC("ADC L", "Capture", RK817_CODEC_AADC_CFG0, 7, 1),
  112. SND_SOC_DAPM_SUPPLY("PGA L Power On", RK817_CODEC_AMIC_CFG0, 5, 1, NULL, 0),
  113. SND_SOC_DAPM_SUPPLY("Mic Boost L1", RK817_CODEC_AMIC_CFG0, 3, 0, NULL, 0),
  114. SND_SOC_DAPM_SUPPLY("Mic Boost L2", RK817_CODEC_AMIC_CFG0, 2, 0, NULL, 0),
  115. /* capture path R */
  116. SND_SOC_DAPM_ADC("ADC R", "Capture", RK817_CODEC_AADC_CFG0, 6, 1),
  117. SND_SOC_DAPM_SUPPLY("PGA R Power On", RK817_CODEC_AMIC_CFG0, 4, 1, NULL, 0),
  118. SND_SOC_DAPM_SUPPLY("Mic Boost R1", RK817_CODEC_AMIC_CFG0, 3, 0, NULL, 0),
  119. SND_SOC_DAPM_SUPPLY("Mic Boost R2", RK817_CODEC_AMIC_CFG0, 3, 0, NULL, 0),
  120. /* playback path common */
  121. SND_SOC_DAPM_SUPPLY("DAC Clock", RK817_CODEC_DTOP_DIGEN_CLKE, 3, 0, NULL, 0),
  122. SND_SOC_DAPM_SUPPLY("I2S RX Clock", RK817_CODEC_DTOP_DIGEN_CLKE, 2, 0, NULL, 0),
  123. SND_SOC_DAPM_SUPPLY("DAC Channel Enable", RK817_CODEC_DTOP_DIGEN_CLKE, 1, 0, NULL, 0),
  124. SND_SOC_DAPM_SUPPLY("I2S RX Channel Enable", RK817_CODEC_DTOP_DIGEN_CLKE, 0, 0, NULL, 0),
  125. SND_SOC_DAPM_SUPPLY("DAC Bias", RK817_CODEC_ADAC_CFG1, 3, 1, NULL, 0),
  126. SND_SOC_DAPM_SUPPLY("DAC Mute Off", RK817_CODEC_DDAC_MUTE_MIXCTL, 0, 1, NULL, 0),
  127. /* playback path speaker */
  128. SND_SOC_DAPM_SUPPLY("Class D Mode", RK817_CODEC_DDAC_MUTE_MIXCTL, 4, 0, NULL, 0),
  129. SND_SOC_DAPM_SUPPLY("High Pass Filter", RK817_CODEC_DDAC_MUTE_MIXCTL, 7, 0, NULL, 0),
  130. SND_SOC_DAPM_DAC("SPK DAC", "Playback", RK817_CODEC_ADAC_CFG1, 2, 1),
  131. SND_SOC_DAPM_SUPPLY("Enable Class D", RK817_CODEC_ACLASSD_CFG1, 7, 0, NULL, 0),
  132. SND_SOC_DAPM_SUPPLY("Disable Class D Mute Ramp", RK817_CODEC_ACLASSD_CFG1, 6, 1, NULL, 0),
  133. SND_SOC_DAPM_SUPPLY("Class D Mute Rate 1", RK817_CODEC_ACLASSD_CFG1, 3, 0, NULL, 0),
  134. SND_SOC_DAPM_SUPPLY("Class D Mute Rate 2", RK817_CODEC_ACLASSD_CFG1, 2, 1, NULL, 0),
  135. SND_SOC_DAPM_SUPPLY("Class D OCPP 2", RK817_CODEC_ACLASSD_CFG2, 5, 0, NULL, 0),
  136. SND_SOC_DAPM_SUPPLY("Class D OCPP 3", RK817_CODEC_ACLASSD_CFG2, 4, 0, NULL, 0),
  137. SND_SOC_DAPM_SUPPLY("Class D OCPN 2", RK817_CODEC_ACLASSD_CFG2, 1, 0, NULL, 0),
  138. SND_SOC_DAPM_SUPPLY("Class D OCPN 3", RK817_CODEC_ACLASSD_CFG2, 0, 0, NULL, 0),
  139. /* playback path headphones */
  140. SND_SOC_DAPM_SUPPLY("Headphone Charge Pump", RK817_CODEC_AHP_CP, 4, 0, NULL, 0),
  141. SND_SOC_DAPM_SUPPLY("Headphone CP Discharge LDO", RK817_CODEC_AHP_CP, 3, 1, NULL, 0),
  142. SND_SOC_DAPM_SUPPLY("Headphone OStage", RK817_CODEC_AHP_CFG0, 6, 1, NULL, 0),
  143. SND_SOC_DAPM_SUPPLY("Headphone Pre Amp", RK817_CODEC_AHP_CFG0, 5, 1, NULL, 0),
  144. SND_SOC_DAPM_DAC("DAC L", "Playback", RK817_CODEC_ADAC_CFG1, 1, 1),
  145. SND_SOC_DAPM_DAC("DAC R", "Playback", RK817_CODEC_ADAC_CFG1, 0, 1),
  146. /* Mux for input/output path selection */
  147. SND_SOC_DAPM_MUX("Playback Mux", SND_SOC_NOPM, 1, 0, &dac_mux),
  148. /* Pins for Simple Card Bindings */
  149. SND_SOC_DAPM_INPUT("MICL"),
  150. SND_SOC_DAPM_INPUT("MICR"),
  151. SND_SOC_DAPM_OUTPUT("HPOL"),
  152. SND_SOC_DAPM_OUTPUT("HPOR"),
  153. SND_SOC_DAPM_OUTPUT("SPKO"),
  154. };
  155. static const struct snd_soc_dapm_route rk817_dapm_routes[] = {
  156. /* capture path */
  157. /* left mic */
  158. {"ADC L", NULL, "LDO Regulator"},
  159. {"ADC L", NULL, "IBIAS Block"},
  160. {"ADC L", NULL, "VAvg Buffer"},
  161. {"ADC L", NULL, "PLL Power"},
  162. {"ADC L", NULL, "ADC Clock"},
  163. {"ADC L", NULL, "I2S TX Clock"},
  164. {"ADC L", NULL, "ADC Channel Enable"},
  165. {"ADC L", NULL, "I2S TX Channel Enable"},
  166. {"ADC L", NULL, "I2S TX1 Transfer Start"},
  167. {"MICL", NULL, "MIC Power On"},
  168. {"MICL", NULL, "PGA L Power On"},
  169. {"MICL", NULL, "Mic Boost L1"},
  170. {"MICL", NULL, "Mic Boost L2"},
  171. {"MICL", NULL, "I2S TX3 Transfer Start"},
  172. {"MICL", NULL, "I2S TX3 Right Justified"},
  173. {"ADC L", NULL, "MICL"},
  174. /* right mic */
  175. {"ADC R", NULL, "LDO Regulator"},
  176. {"ADC R", NULL, "IBIAS Block"},
  177. {"ADC R", NULL, "VAvg Buffer"},
  178. {"ADC R", NULL, "PLL Power"},
  179. {"ADC R", NULL, "ADC Clock"},
  180. {"ADC R", NULL, "I2S TX Clock"},
  181. {"ADC R", NULL, "ADC Channel Enable"},
  182. {"ADC R", NULL, "I2S TX Channel Enable"},
  183. {"ADC R", NULL, "I2S TX1 Transfer Start"},
  184. {"MICR", NULL, "MIC Power On"},
  185. {"MICR", NULL, "PGA R Power On"},
  186. {"MICR", NULL, "Mic Boost R1"},
  187. {"MICR", NULL, "Mic Boost R2"},
  188. {"MICR", NULL, "I2S TX3 Transfer Start"},
  189. {"MICR", NULL, "I2S TX3 Right Justified"},
  190. {"ADC R", NULL, "MICR"},
  191. /* playback path */
  192. /* speaker path */
  193. {"SPK DAC", NULL, "LDO Regulator"},
  194. {"SPK DAC", NULL, "IBIAS Block"},
  195. {"SPK DAC", NULL, "VAvg Buffer"},
  196. {"SPK DAC", NULL, "PLL Power"},
  197. {"SPK DAC", NULL, "I2S TX1 Transfer Start"},
  198. {"SPK DAC", NULL, "DAC Clock"},
  199. {"SPK DAC", NULL, "I2S RX Clock"},
  200. {"SPK DAC", NULL, "DAC Channel Enable"},
  201. {"SPK DAC", NULL, "I2S RX Channel Enable"},
  202. {"SPK DAC", NULL, "Class D Mode"},
  203. {"SPK DAC", NULL, "DAC Bias"},
  204. {"SPK DAC", NULL, "DAC Mute Off"},
  205. {"SPK DAC", NULL, "Enable Class D"},
  206. {"SPK DAC", NULL, "Disable Class D Mute Ramp"},
  207. {"SPK DAC", NULL, "Class D Mute Rate 1"},
  208. {"SPK DAC", NULL, "Class D Mute Rate 2"},
  209. {"SPK DAC", NULL, "Class D OCPP 2"},
  210. {"SPK DAC", NULL, "Class D OCPP 3"},
  211. {"SPK DAC", NULL, "Class D OCPN 2"},
  212. {"SPK DAC", NULL, "Class D OCPN 3"},
  213. {"SPK DAC", NULL, "High Pass Filter"},
  214. /* headphone path L */
  215. {"DAC L", NULL, "LDO Regulator"},
  216. {"DAC L", NULL, "IBIAS Block"},
  217. {"DAC L", NULL, "VAvg Buffer"},
  218. {"DAC L", NULL, "PLL Power"},
  219. {"DAC L", NULL, "I2S TX1 Transfer Start"},
  220. {"DAC L", NULL, "DAC Clock"},
  221. {"DAC L", NULL, "I2S RX Clock"},
  222. {"DAC L", NULL, "DAC Channel Enable"},
  223. {"DAC L", NULL, "I2S RX Channel Enable"},
  224. {"DAC L", NULL, "DAC Bias"},
  225. {"DAC L", NULL, "DAC Mute Off"},
  226. {"DAC L", NULL, "Headphone Charge Pump"},
  227. {"DAC L", NULL, "Headphone CP Discharge LDO"},
  228. {"DAC L", NULL, "Headphone OStage"},
  229. {"DAC L", NULL, "Headphone Pre Amp"},
  230. /* headphone path R */
  231. {"DAC R", NULL, "LDO Regulator"},
  232. {"DAC R", NULL, "IBIAS Block"},
  233. {"DAC R", NULL, "VAvg Buffer"},
  234. {"DAC R", NULL, "PLL Power"},
  235. {"DAC R", NULL, "I2S TX1 Transfer Start"},
  236. {"DAC R", NULL, "DAC Clock"},
  237. {"DAC R", NULL, "I2S RX Clock"},
  238. {"DAC R", NULL, "DAC Channel Enable"},
  239. {"DAC R", NULL, "I2S RX Channel Enable"},
  240. {"DAC R", NULL, "DAC Bias"},
  241. {"DAC R", NULL, "DAC Mute Off"},
  242. {"DAC R", NULL, "Headphone Charge Pump"},
  243. {"DAC R", NULL, "Headphone CP Discharge LDO"},
  244. {"DAC R", NULL, "Headphone OStage"},
  245. {"DAC R", NULL, "Headphone Pre Amp"},
  246. /* mux path for output selection */
  247. {"Playback Mux", "HP", "DAC L"},
  248. {"Playback Mux", "HP", "DAC R"},
  249. {"Playback Mux", "SPK", "SPK DAC"},
  250. {"SPKO", NULL, "Playback Mux"},
  251. {"HPOL", NULL, "Playback Mux"},
  252. {"HPOR", NULL, "Playback Mux"},
  253. };
  254. static int rk817_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  255. int clk_id, unsigned int freq, int dir)
  256. {
  257. struct snd_soc_component *component = codec_dai->component;
  258. struct rk817_codec_priv *rk817 = snd_soc_component_get_drvdata(component);
  259. rk817->stereo_sysclk = freq;
  260. return 0;
  261. }
  262. static int rk817_set_dai_fmt(struct snd_soc_dai *codec_dai,
  263. unsigned int fmt)
  264. {
  265. struct snd_soc_component *component = codec_dai->component;
  266. unsigned int i2s_mst = 0;
  267. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  268. case SND_SOC_DAIFMT_CBS_CFS:
  269. i2s_mst |= RK817_I2S_MODE_SLV;
  270. break;
  271. case SND_SOC_DAIFMT_CBM_CFM:
  272. i2s_mst |= RK817_I2S_MODE_MST;
  273. break;
  274. default:
  275. dev_err(component->dev, "%s : set master mask failed!\n", __func__);
  276. return -EINVAL;
  277. }
  278. snd_soc_component_update_bits(component, RK817_CODEC_DI2S_CKM,
  279. RK817_I2S_MODE_MASK, i2s_mst);
  280. return 0;
  281. }
  282. static int rk817_hw_params(struct snd_pcm_substream *substream,
  283. struct snd_pcm_hw_params *params,
  284. struct snd_soc_dai *dai)
  285. {
  286. struct snd_soc_component *component = dai->component;
  287. switch (params_format(params)) {
  288. case SNDRV_PCM_FORMAT_S16_LE:
  289. snd_soc_component_write(component, RK817_CODEC_DI2S_RXCR2,
  290. VDW_RX_16BITS);
  291. snd_soc_component_write(component, RK817_CODEC_DI2S_TXCR2,
  292. VDW_TX_16BITS);
  293. break;
  294. case SNDRV_PCM_FORMAT_S24_LE:
  295. case SNDRV_PCM_FORMAT_S32_LE:
  296. snd_soc_component_write(component, RK817_CODEC_DI2S_RXCR2,
  297. VDW_RX_24BITS);
  298. snd_soc_component_write(component, RK817_CODEC_DI2S_TXCR2,
  299. VDW_TX_24BITS);
  300. break;
  301. default:
  302. return -EINVAL;
  303. }
  304. return 0;
  305. }
  306. static int rk817_digital_mute(struct snd_soc_dai *dai, int mute, int stream)
  307. {
  308. struct snd_soc_component *component = dai->component;
  309. if (mute)
  310. snd_soc_component_update_bits(component,
  311. RK817_CODEC_DDAC_MUTE_MIXCTL,
  312. DACMT_MASK, DACMT_ENABLE);
  313. else
  314. snd_soc_component_update_bits(component,
  315. RK817_CODEC_DDAC_MUTE_MIXCTL,
  316. DACMT_MASK, DACMT_DISABLE);
  317. return 0;
  318. }
  319. #define RK817_PLAYBACK_RATES (SNDRV_PCM_RATE_8000 |\
  320. SNDRV_PCM_RATE_16000 | \
  321. SNDRV_PCM_RATE_32000 | \
  322. SNDRV_PCM_RATE_44100 | \
  323. SNDRV_PCM_RATE_48000 | \
  324. SNDRV_PCM_RATE_96000)
  325. #define RK817_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
  326. SNDRV_PCM_RATE_16000 | \
  327. SNDRV_PCM_RATE_32000 | \
  328. SNDRV_PCM_RATE_44100 | \
  329. SNDRV_PCM_RATE_48000 | \
  330. SNDRV_PCM_RATE_96000)
  331. #define RK817_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  332. SNDRV_PCM_FMTBIT_S20_3LE |\
  333. SNDRV_PCM_FMTBIT_S24_LE |\
  334. SNDRV_PCM_FMTBIT_S32_LE)
  335. static const struct snd_soc_dai_ops rk817_dai_ops = {
  336. .hw_params = rk817_hw_params,
  337. .set_fmt = rk817_set_dai_fmt,
  338. .set_sysclk = rk817_set_dai_sysclk,
  339. .mute_stream = rk817_digital_mute,
  340. .no_capture_mute = 1,
  341. };
  342. static struct snd_soc_dai_driver rk817_dai[] = {
  343. {
  344. .name = "rk817-hifi",
  345. .playback = {
  346. .stream_name = "Playback",
  347. .channels_min = 2,
  348. .channels_max = 8,
  349. .rates = RK817_PLAYBACK_RATES,
  350. .formats = RK817_FORMATS,
  351. },
  352. .capture = {
  353. .stream_name = "Capture",
  354. .channels_min = 1,
  355. .channels_max = 2,
  356. .rates = RK817_CAPTURE_RATES,
  357. .formats = RK817_FORMATS,
  358. },
  359. .ops = &rk817_dai_ops,
  360. },
  361. };
  362. static int rk817_probe(struct snd_soc_component *component)
  363. {
  364. struct rk817_codec_priv *rk817 = snd_soc_component_get_drvdata(component);
  365. struct rk808 *rk808 = dev_get_drvdata(component->dev->parent);
  366. snd_soc_component_init_regmap(component, rk808->regmap);
  367. rk817->component = component;
  368. snd_soc_component_write(component, RK817_CODEC_DTOP_LPT_SRST, 0x40);
  369. rk817_init(component);
  370. /* setting initial pll values so that we can continue to leverage simple-audio-card.
  371. * The values aren't important since no parameters are used.
  372. */
  373. snd_soc_component_set_pll(component, 0, 0, 0, 0);
  374. return 0;
  375. }
  376. static void rk817_remove(struct snd_soc_component *component)
  377. {
  378. snd_soc_component_exit_regmap(component);
  379. }
  380. static const struct snd_soc_component_driver soc_codec_dev_rk817 = {
  381. .probe = rk817_probe,
  382. .remove = rk817_remove,
  383. .idle_bias_on = 1,
  384. .use_pmdown_time = 1,
  385. .endianness = 1,
  386. .controls = rk817_volume_controls,
  387. .num_controls = ARRAY_SIZE(rk817_volume_controls),
  388. .dapm_routes = rk817_dapm_routes,
  389. .num_dapm_routes = ARRAY_SIZE(rk817_dapm_routes),
  390. .dapm_widgets = rk817_dapm_widgets,
  391. .num_dapm_widgets = ARRAY_SIZE(rk817_dapm_widgets),
  392. .set_pll = rk817_set_component_pll,
  393. };
  394. static void rk817_codec_parse_dt_property(struct device *dev,
  395. struct rk817_codec_priv *rk817)
  396. {
  397. struct device_node *node;
  398. node = of_get_child_by_name(dev->parent->of_node, "codec");
  399. if (!node) {
  400. dev_dbg(dev, "%s() Can not get child: codec\n",
  401. __func__);
  402. }
  403. rk817->mic_in_differential =
  404. of_property_read_bool(node, "rockchip,mic-in-differential");
  405. of_node_put(node);
  406. }
  407. static int rk817_platform_probe(struct platform_device *pdev)
  408. {
  409. struct rk808 *rk808 = dev_get_drvdata(pdev->dev.parent);
  410. struct rk817_codec_priv *rk817_codec_data;
  411. int ret;
  412. rk817_codec_data = devm_kzalloc(&pdev->dev,
  413. sizeof(struct rk817_codec_priv),
  414. GFP_KERNEL);
  415. if (!rk817_codec_data)
  416. return -ENOMEM;
  417. platform_set_drvdata(pdev, rk817_codec_data);
  418. rk817_codec_data->rk808 = rk808;
  419. rk817_codec_parse_dt_property(&pdev->dev, rk817_codec_data);
  420. rk817_codec_data->mclk = devm_clk_get(pdev->dev.parent, "mclk");
  421. if (IS_ERR(rk817_codec_data->mclk)) {
  422. dev_dbg(&pdev->dev, "Unable to get mclk\n");
  423. ret = -ENXIO;
  424. goto err_;
  425. }
  426. ret = clk_prepare_enable(rk817_codec_data->mclk);
  427. if (ret < 0) {
  428. dev_err(&pdev->dev, "%s() clock prepare error %d\n",
  429. __func__, ret);
  430. goto err_;
  431. }
  432. ret = devm_snd_soc_register_component(&pdev->dev, &soc_codec_dev_rk817,
  433. rk817_dai, ARRAY_SIZE(rk817_dai));
  434. if (ret < 0) {
  435. dev_err(&pdev->dev, "%s() register codec error %d\n",
  436. __func__, ret);
  437. goto err_clk;
  438. }
  439. return 0;
  440. err_clk:
  441. clk_disable_unprepare(rk817_codec_data->mclk);
  442. err_:
  443. return ret;
  444. }
  445. static int rk817_platform_remove(struct platform_device *pdev)
  446. {
  447. struct rk817_codec_priv *rk817 = platform_get_drvdata(pdev);
  448. clk_disable_unprepare(rk817->mclk);
  449. return 0;
  450. }
  451. static struct platform_driver rk817_codec_driver = {
  452. .driver = {
  453. .name = "rk817-codec",
  454. },
  455. .probe = rk817_platform_probe,
  456. .remove = rk817_platform_remove,
  457. };
  458. module_platform_driver(rk817_codec_driver);
  459. MODULE_DESCRIPTION("ASoC RK817 codec driver");
  460. MODULE_AUTHOR("binyuan <[email protected]>");
  461. MODULE_LICENSE("GPL v2");
  462. MODULE_ALIAS("platform:rk817-codec");