pcm512x.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Driver for the PCM512x CODECs
  4. *
  5. * Author: Mark Brown <[email protected]>
  6. * Copyright 2014 Linaro Ltd
  7. */
  8. #include <linux/init.h>
  9. #include <linux/module.h>
  10. #include <linux/clk.h>
  11. #include <linux/kernel.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/regmap.h>
  14. #include <linux/regulator/consumer.h>
  15. #include <linux/gcd.h>
  16. #include <sound/soc.h>
  17. #include <sound/soc-dapm.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/tlv.h>
  20. #include "pcm512x.h"
  21. #define PCM512x_NUM_SUPPLIES 3
  22. static const char * const pcm512x_supply_names[PCM512x_NUM_SUPPLIES] = {
  23. "AVDD",
  24. "DVDD",
  25. "CPVDD",
  26. };
  27. struct pcm512x_priv {
  28. struct regmap *regmap;
  29. struct clk *sclk;
  30. struct regulator_bulk_data supplies[PCM512x_NUM_SUPPLIES];
  31. struct notifier_block supply_nb[PCM512x_NUM_SUPPLIES];
  32. int fmt;
  33. int pll_in;
  34. int pll_out;
  35. int pll_r;
  36. int pll_j;
  37. int pll_d;
  38. int pll_p;
  39. unsigned long real_pll;
  40. unsigned long overclock_pll;
  41. unsigned long overclock_dac;
  42. unsigned long overclock_dsp;
  43. int mute;
  44. struct mutex mutex;
  45. unsigned int bclk_ratio;
  46. };
  47. /*
  48. * We can't use the same notifier block for more than one supply and
  49. * there's no way I can see to get from a callback to the caller
  50. * except container_of().
  51. */
  52. #define PCM512x_REGULATOR_EVENT(n) \
  53. static int pcm512x_regulator_event_##n(struct notifier_block *nb, \
  54. unsigned long event, void *data) \
  55. { \
  56. struct pcm512x_priv *pcm512x = container_of(nb, struct pcm512x_priv, \
  57. supply_nb[n]); \
  58. if (event & REGULATOR_EVENT_DISABLE) { \
  59. regcache_mark_dirty(pcm512x->regmap); \
  60. regcache_cache_only(pcm512x->regmap, true); \
  61. } \
  62. return 0; \
  63. }
  64. PCM512x_REGULATOR_EVENT(0)
  65. PCM512x_REGULATOR_EVENT(1)
  66. PCM512x_REGULATOR_EVENT(2)
  67. static const struct reg_default pcm512x_reg_defaults[] = {
  68. { PCM512x_RESET, 0x00 },
  69. { PCM512x_POWER, 0x00 },
  70. { PCM512x_MUTE, 0x00 },
  71. { PCM512x_DSP, 0x00 },
  72. { PCM512x_PLL_REF, 0x00 },
  73. { PCM512x_DAC_REF, 0x00 },
  74. { PCM512x_DAC_ROUTING, 0x11 },
  75. { PCM512x_DSP_PROGRAM, 0x01 },
  76. { PCM512x_CLKDET, 0x00 },
  77. { PCM512x_AUTO_MUTE, 0x00 },
  78. { PCM512x_ERROR_DETECT, 0x00 },
  79. { PCM512x_DIGITAL_VOLUME_1, 0x00 },
  80. { PCM512x_DIGITAL_VOLUME_2, 0x30 },
  81. { PCM512x_DIGITAL_VOLUME_3, 0x30 },
  82. { PCM512x_DIGITAL_MUTE_1, 0x22 },
  83. { PCM512x_DIGITAL_MUTE_2, 0x00 },
  84. { PCM512x_DIGITAL_MUTE_3, 0x07 },
  85. { PCM512x_OUTPUT_AMPLITUDE, 0x00 },
  86. { PCM512x_ANALOG_GAIN_CTRL, 0x00 },
  87. { PCM512x_UNDERVOLTAGE_PROT, 0x00 },
  88. { PCM512x_ANALOG_MUTE_CTRL, 0x00 },
  89. { PCM512x_ANALOG_GAIN_BOOST, 0x00 },
  90. { PCM512x_VCOM_CTRL_1, 0x00 },
  91. { PCM512x_VCOM_CTRL_2, 0x01 },
  92. { PCM512x_BCLK_LRCLK_CFG, 0x00 },
  93. { PCM512x_MASTER_MODE, 0x7c },
  94. { PCM512x_GPIO_DACIN, 0x00 },
  95. { PCM512x_GPIO_PLLIN, 0x00 },
  96. { PCM512x_SYNCHRONIZE, 0x10 },
  97. { PCM512x_PLL_COEFF_0, 0x00 },
  98. { PCM512x_PLL_COEFF_1, 0x00 },
  99. { PCM512x_PLL_COEFF_2, 0x00 },
  100. { PCM512x_PLL_COEFF_3, 0x00 },
  101. { PCM512x_PLL_COEFF_4, 0x00 },
  102. { PCM512x_DSP_CLKDIV, 0x00 },
  103. { PCM512x_DAC_CLKDIV, 0x00 },
  104. { PCM512x_NCP_CLKDIV, 0x00 },
  105. { PCM512x_OSR_CLKDIV, 0x00 },
  106. { PCM512x_MASTER_CLKDIV_1, 0x00 },
  107. { PCM512x_MASTER_CLKDIV_2, 0x00 },
  108. { PCM512x_FS_SPEED_MODE, 0x00 },
  109. { PCM512x_IDAC_1, 0x01 },
  110. { PCM512x_IDAC_2, 0x00 },
  111. { PCM512x_I2S_1, 0x02 },
  112. { PCM512x_I2S_2, 0x00 },
  113. };
  114. static bool pcm512x_readable(struct device *dev, unsigned int reg)
  115. {
  116. switch (reg) {
  117. case PCM512x_RESET:
  118. case PCM512x_POWER:
  119. case PCM512x_MUTE:
  120. case PCM512x_PLL_EN:
  121. case PCM512x_SPI_MISO_FUNCTION:
  122. case PCM512x_DSP:
  123. case PCM512x_GPIO_EN:
  124. case PCM512x_BCLK_LRCLK_CFG:
  125. case PCM512x_DSP_GPIO_INPUT:
  126. case PCM512x_MASTER_MODE:
  127. case PCM512x_PLL_REF:
  128. case PCM512x_DAC_REF:
  129. case PCM512x_GPIO_DACIN:
  130. case PCM512x_GPIO_PLLIN:
  131. case PCM512x_SYNCHRONIZE:
  132. case PCM512x_PLL_COEFF_0:
  133. case PCM512x_PLL_COEFF_1:
  134. case PCM512x_PLL_COEFF_2:
  135. case PCM512x_PLL_COEFF_3:
  136. case PCM512x_PLL_COEFF_4:
  137. case PCM512x_DSP_CLKDIV:
  138. case PCM512x_DAC_CLKDIV:
  139. case PCM512x_NCP_CLKDIV:
  140. case PCM512x_OSR_CLKDIV:
  141. case PCM512x_MASTER_CLKDIV_1:
  142. case PCM512x_MASTER_CLKDIV_2:
  143. case PCM512x_FS_SPEED_MODE:
  144. case PCM512x_IDAC_1:
  145. case PCM512x_IDAC_2:
  146. case PCM512x_ERROR_DETECT:
  147. case PCM512x_I2S_1:
  148. case PCM512x_I2S_2:
  149. case PCM512x_DAC_ROUTING:
  150. case PCM512x_DSP_PROGRAM:
  151. case PCM512x_CLKDET:
  152. case PCM512x_AUTO_MUTE:
  153. case PCM512x_DIGITAL_VOLUME_1:
  154. case PCM512x_DIGITAL_VOLUME_2:
  155. case PCM512x_DIGITAL_VOLUME_3:
  156. case PCM512x_DIGITAL_MUTE_1:
  157. case PCM512x_DIGITAL_MUTE_2:
  158. case PCM512x_DIGITAL_MUTE_3:
  159. case PCM512x_GPIO_OUTPUT_1:
  160. case PCM512x_GPIO_OUTPUT_2:
  161. case PCM512x_GPIO_OUTPUT_3:
  162. case PCM512x_GPIO_OUTPUT_4:
  163. case PCM512x_GPIO_OUTPUT_5:
  164. case PCM512x_GPIO_OUTPUT_6:
  165. case PCM512x_GPIO_CONTROL_1:
  166. case PCM512x_GPIO_CONTROL_2:
  167. case PCM512x_OVERFLOW:
  168. case PCM512x_RATE_DET_1:
  169. case PCM512x_RATE_DET_2:
  170. case PCM512x_RATE_DET_3:
  171. case PCM512x_RATE_DET_4:
  172. case PCM512x_CLOCK_STATUS:
  173. case PCM512x_ANALOG_MUTE_DET:
  174. case PCM512x_GPIN:
  175. case PCM512x_DIGITAL_MUTE_DET:
  176. case PCM512x_OUTPUT_AMPLITUDE:
  177. case PCM512x_ANALOG_GAIN_CTRL:
  178. case PCM512x_UNDERVOLTAGE_PROT:
  179. case PCM512x_ANALOG_MUTE_CTRL:
  180. case PCM512x_ANALOG_GAIN_BOOST:
  181. case PCM512x_VCOM_CTRL_1:
  182. case PCM512x_VCOM_CTRL_2:
  183. case PCM512x_CRAM_CTRL:
  184. case PCM512x_FLEX_A:
  185. case PCM512x_FLEX_B:
  186. return true;
  187. default:
  188. /* There are 256 raw register addresses */
  189. return reg < 0xff;
  190. }
  191. }
  192. static bool pcm512x_volatile(struct device *dev, unsigned int reg)
  193. {
  194. switch (reg) {
  195. case PCM512x_PLL_EN:
  196. case PCM512x_OVERFLOW:
  197. case PCM512x_RATE_DET_1:
  198. case PCM512x_RATE_DET_2:
  199. case PCM512x_RATE_DET_3:
  200. case PCM512x_RATE_DET_4:
  201. case PCM512x_CLOCK_STATUS:
  202. case PCM512x_ANALOG_MUTE_DET:
  203. case PCM512x_GPIN:
  204. case PCM512x_DIGITAL_MUTE_DET:
  205. case PCM512x_CRAM_CTRL:
  206. return true;
  207. default:
  208. /* There are 256 raw register addresses */
  209. return reg < 0xff;
  210. }
  211. }
  212. static int pcm512x_overclock_pll_get(struct snd_kcontrol *kcontrol,
  213. struct snd_ctl_elem_value *ucontrol)
  214. {
  215. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  216. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  217. ucontrol->value.integer.value[0] = pcm512x->overclock_pll;
  218. return 0;
  219. }
  220. static int pcm512x_overclock_pll_put(struct snd_kcontrol *kcontrol,
  221. struct snd_ctl_elem_value *ucontrol)
  222. {
  223. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  224. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  225. switch (snd_soc_component_get_bias_level(component)) {
  226. case SND_SOC_BIAS_OFF:
  227. case SND_SOC_BIAS_STANDBY:
  228. break;
  229. default:
  230. return -EBUSY;
  231. }
  232. pcm512x->overclock_pll = ucontrol->value.integer.value[0];
  233. return 0;
  234. }
  235. static int pcm512x_overclock_dsp_get(struct snd_kcontrol *kcontrol,
  236. struct snd_ctl_elem_value *ucontrol)
  237. {
  238. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  239. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  240. ucontrol->value.integer.value[0] = pcm512x->overclock_dsp;
  241. return 0;
  242. }
  243. static int pcm512x_overclock_dsp_put(struct snd_kcontrol *kcontrol,
  244. struct snd_ctl_elem_value *ucontrol)
  245. {
  246. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  247. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  248. switch (snd_soc_component_get_bias_level(component)) {
  249. case SND_SOC_BIAS_OFF:
  250. case SND_SOC_BIAS_STANDBY:
  251. break;
  252. default:
  253. return -EBUSY;
  254. }
  255. pcm512x->overclock_dsp = ucontrol->value.integer.value[0];
  256. return 0;
  257. }
  258. static int pcm512x_overclock_dac_get(struct snd_kcontrol *kcontrol,
  259. struct snd_ctl_elem_value *ucontrol)
  260. {
  261. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  262. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  263. ucontrol->value.integer.value[0] = pcm512x->overclock_dac;
  264. return 0;
  265. }
  266. static int pcm512x_overclock_dac_put(struct snd_kcontrol *kcontrol,
  267. struct snd_ctl_elem_value *ucontrol)
  268. {
  269. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  270. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  271. switch (snd_soc_component_get_bias_level(component)) {
  272. case SND_SOC_BIAS_OFF:
  273. case SND_SOC_BIAS_STANDBY:
  274. break;
  275. default:
  276. return -EBUSY;
  277. }
  278. pcm512x->overclock_dac = ucontrol->value.integer.value[0];
  279. return 0;
  280. }
  281. static const DECLARE_TLV_DB_SCALE(digital_tlv, -10350, 50, 1);
  282. static const DECLARE_TLV_DB_SCALE(analog_tlv, -600, 600, 0);
  283. static const DECLARE_TLV_DB_SCALE(boost_tlv, 0, 80, 0);
  284. static const char * const pcm512x_dsp_program_texts[] = {
  285. "FIR interpolation with de-emphasis",
  286. "Low latency IIR with de-emphasis",
  287. "High attenuation with de-emphasis",
  288. "Fixed process flow",
  289. "Ringing-less low latency FIR",
  290. };
  291. static const unsigned int pcm512x_dsp_program_values[] = {
  292. 1,
  293. 2,
  294. 3,
  295. 5,
  296. 7,
  297. };
  298. static SOC_VALUE_ENUM_SINGLE_DECL(pcm512x_dsp_program,
  299. PCM512x_DSP_PROGRAM, 0, 0x1f,
  300. pcm512x_dsp_program_texts,
  301. pcm512x_dsp_program_values);
  302. static const char * const pcm512x_clk_missing_text[] = {
  303. "1s", "2s", "3s", "4s", "5s", "6s", "7s", "8s"
  304. };
  305. static const struct soc_enum pcm512x_clk_missing =
  306. SOC_ENUM_SINGLE(PCM512x_CLKDET, 0, 8, pcm512x_clk_missing_text);
  307. static const char * const pcm512x_autom_text[] = {
  308. "21ms", "106ms", "213ms", "533ms", "1.07s", "2.13s", "5.33s", "10.66s"
  309. };
  310. static const struct soc_enum pcm512x_autom_l =
  311. SOC_ENUM_SINGLE(PCM512x_AUTO_MUTE, PCM512x_ATML_SHIFT, 8,
  312. pcm512x_autom_text);
  313. static const struct soc_enum pcm512x_autom_r =
  314. SOC_ENUM_SINGLE(PCM512x_AUTO_MUTE, PCM512x_ATMR_SHIFT, 8,
  315. pcm512x_autom_text);
  316. static const char * const pcm512x_ramp_rate_text[] = {
  317. "1 sample/update", "2 samples/update", "4 samples/update",
  318. "Immediate"
  319. };
  320. static const struct soc_enum pcm512x_vndf =
  321. SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_1, PCM512x_VNDF_SHIFT, 4,
  322. pcm512x_ramp_rate_text);
  323. static const struct soc_enum pcm512x_vnuf =
  324. SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_1, PCM512x_VNUF_SHIFT, 4,
  325. pcm512x_ramp_rate_text);
  326. static const struct soc_enum pcm512x_vedf =
  327. SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_2, PCM512x_VEDF_SHIFT, 4,
  328. pcm512x_ramp_rate_text);
  329. static const char * const pcm512x_ramp_step_text[] = {
  330. "4dB/step", "2dB/step", "1dB/step", "0.5dB/step"
  331. };
  332. static const struct soc_enum pcm512x_vnds =
  333. SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_1, PCM512x_VNDS_SHIFT, 4,
  334. pcm512x_ramp_step_text);
  335. static const struct soc_enum pcm512x_vnus =
  336. SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_1, PCM512x_VNUS_SHIFT, 4,
  337. pcm512x_ramp_step_text);
  338. static const struct soc_enum pcm512x_veds =
  339. SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_2, PCM512x_VEDS_SHIFT, 4,
  340. pcm512x_ramp_step_text);
  341. static int pcm512x_update_mute(struct pcm512x_priv *pcm512x)
  342. {
  343. return regmap_update_bits(
  344. pcm512x->regmap, PCM512x_MUTE, PCM512x_RQML | PCM512x_RQMR,
  345. (!!(pcm512x->mute & 0x5) << PCM512x_RQML_SHIFT)
  346. | (!!(pcm512x->mute & 0x3) << PCM512x_RQMR_SHIFT));
  347. }
  348. static int pcm512x_digital_playback_switch_get(struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol)
  350. {
  351. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  352. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  353. mutex_lock(&pcm512x->mutex);
  354. ucontrol->value.integer.value[0] = !(pcm512x->mute & 0x4);
  355. ucontrol->value.integer.value[1] = !(pcm512x->mute & 0x2);
  356. mutex_unlock(&pcm512x->mutex);
  357. return 0;
  358. }
  359. static int pcm512x_digital_playback_switch_put(struct snd_kcontrol *kcontrol,
  360. struct snd_ctl_elem_value *ucontrol)
  361. {
  362. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  363. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  364. int ret, changed = 0;
  365. mutex_lock(&pcm512x->mutex);
  366. if ((pcm512x->mute & 0x4) == (ucontrol->value.integer.value[0] << 2)) {
  367. pcm512x->mute ^= 0x4;
  368. changed = 1;
  369. }
  370. if ((pcm512x->mute & 0x2) == (ucontrol->value.integer.value[1] << 1)) {
  371. pcm512x->mute ^= 0x2;
  372. changed = 1;
  373. }
  374. if (changed) {
  375. ret = pcm512x_update_mute(pcm512x);
  376. if (ret != 0) {
  377. dev_err(component->dev,
  378. "Failed to update digital mute: %d\n", ret);
  379. mutex_unlock(&pcm512x->mutex);
  380. return ret;
  381. }
  382. }
  383. mutex_unlock(&pcm512x->mutex);
  384. return changed;
  385. }
  386. static const struct snd_kcontrol_new pcm512x_controls[] = {
  387. SOC_DOUBLE_R_TLV("Digital Playback Volume", PCM512x_DIGITAL_VOLUME_2,
  388. PCM512x_DIGITAL_VOLUME_3, 0, 255, 1, digital_tlv),
  389. SOC_DOUBLE_TLV("Analogue Playback Volume", PCM512x_ANALOG_GAIN_CTRL,
  390. PCM512x_LAGN_SHIFT, PCM512x_RAGN_SHIFT, 1, 1, analog_tlv),
  391. SOC_DOUBLE_TLV("Analogue Playback Boost Volume", PCM512x_ANALOG_GAIN_BOOST,
  392. PCM512x_AGBL_SHIFT, PCM512x_AGBR_SHIFT, 1, 0, boost_tlv),
  393. {
  394. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  395. .name = "Digital Playback Switch",
  396. .index = 0,
  397. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,
  398. .info = snd_ctl_boolean_stereo_info,
  399. .get = pcm512x_digital_playback_switch_get,
  400. .put = pcm512x_digital_playback_switch_put
  401. },
  402. SOC_SINGLE("Deemphasis Switch", PCM512x_DSP, PCM512x_DEMP_SHIFT, 1, 1),
  403. SOC_ENUM("DSP Program", pcm512x_dsp_program),
  404. SOC_ENUM("Clock Missing Period", pcm512x_clk_missing),
  405. SOC_ENUM("Auto Mute Time Left", pcm512x_autom_l),
  406. SOC_ENUM("Auto Mute Time Right", pcm512x_autom_r),
  407. SOC_SINGLE("Auto Mute Mono Switch", PCM512x_DIGITAL_MUTE_3,
  408. PCM512x_ACTL_SHIFT, 1, 0),
  409. SOC_DOUBLE("Auto Mute Switch", PCM512x_DIGITAL_MUTE_3, PCM512x_AMLE_SHIFT,
  410. PCM512x_AMRE_SHIFT, 1, 0),
  411. SOC_ENUM("Volume Ramp Down Rate", pcm512x_vndf),
  412. SOC_ENUM("Volume Ramp Down Step", pcm512x_vnds),
  413. SOC_ENUM("Volume Ramp Up Rate", pcm512x_vnuf),
  414. SOC_ENUM("Volume Ramp Up Step", pcm512x_vnus),
  415. SOC_ENUM("Volume Ramp Down Emergency Rate", pcm512x_vedf),
  416. SOC_ENUM("Volume Ramp Down Emergency Step", pcm512x_veds),
  417. SOC_SINGLE_EXT("Max Overclock PLL", SND_SOC_NOPM, 0, 20, 0,
  418. pcm512x_overclock_pll_get, pcm512x_overclock_pll_put),
  419. SOC_SINGLE_EXT("Max Overclock DSP", SND_SOC_NOPM, 0, 40, 0,
  420. pcm512x_overclock_dsp_get, pcm512x_overclock_dsp_put),
  421. SOC_SINGLE_EXT("Max Overclock DAC", SND_SOC_NOPM, 0, 40, 0,
  422. pcm512x_overclock_dac_get, pcm512x_overclock_dac_put),
  423. };
  424. static const struct snd_soc_dapm_widget pcm512x_dapm_widgets[] = {
  425. SND_SOC_DAPM_DAC("DACL", NULL, SND_SOC_NOPM, 0, 0),
  426. SND_SOC_DAPM_DAC("DACR", NULL, SND_SOC_NOPM, 0, 0),
  427. SND_SOC_DAPM_OUTPUT("OUTL"),
  428. SND_SOC_DAPM_OUTPUT("OUTR"),
  429. };
  430. static const struct snd_soc_dapm_route pcm512x_dapm_routes[] = {
  431. { "DACL", NULL, "Playback" },
  432. { "DACR", NULL, "Playback" },
  433. { "OUTL", NULL, "DACL" },
  434. { "OUTR", NULL, "DACR" },
  435. };
  436. static unsigned long pcm512x_pll_max(struct pcm512x_priv *pcm512x)
  437. {
  438. return 25000000 + 25000000 * pcm512x->overclock_pll / 100;
  439. }
  440. static unsigned long pcm512x_dsp_max(struct pcm512x_priv *pcm512x)
  441. {
  442. return 50000000 + 50000000 * pcm512x->overclock_dsp / 100;
  443. }
  444. static unsigned long pcm512x_dac_max(struct pcm512x_priv *pcm512x,
  445. unsigned long rate)
  446. {
  447. return rate + rate * pcm512x->overclock_dac / 100;
  448. }
  449. static unsigned long pcm512x_sck_max(struct pcm512x_priv *pcm512x)
  450. {
  451. if (!pcm512x->pll_out)
  452. return 25000000;
  453. return pcm512x_pll_max(pcm512x);
  454. }
  455. static unsigned long pcm512x_ncp_target(struct pcm512x_priv *pcm512x,
  456. unsigned long dac_rate)
  457. {
  458. /*
  459. * If the DAC is not actually overclocked, use the good old
  460. * NCP target rate...
  461. */
  462. if (dac_rate <= 6144000)
  463. return 1536000;
  464. /*
  465. * ...but if the DAC is in fact overclocked, bump the NCP target
  466. * rate to get the recommended dividers even when overclocking.
  467. */
  468. return pcm512x_dac_max(pcm512x, 1536000);
  469. }
  470. static const u32 pcm512x_dai_rates[] = {
  471. 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
  472. 88200, 96000, 176400, 192000, 384000,
  473. };
  474. static const struct snd_pcm_hw_constraint_list constraints_slave = {
  475. .count = ARRAY_SIZE(pcm512x_dai_rates),
  476. .list = pcm512x_dai_rates,
  477. };
  478. static int pcm512x_hw_rule_rate(struct snd_pcm_hw_params *params,
  479. struct snd_pcm_hw_rule *rule)
  480. {
  481. struct pcm512x_priv *pcm512x = rule->private;
  482. struct snd_interval ranges[2];
  483. int frame_size;
  484. frame_size = snd_soc_params_to_frame_size(params);
  485. if (frame_size < 0)
  486. return frame_size;
  487. switch (frame_size) {
  488. case 32:
  489. /* No hole when the frame size is 32. */
  490. return 0;
  491. case 48:
  492. case 64:
  493. /* There is only one hole in the range of supported
  494. * rates, but it moves with the frame size.
  495. */
  496. memset(ranges, 0, sizeof(ranges));
  497. ranges[0].min = 8000;
  498. ranges[0].max = pcm512x_sck_max(pcm512x) / frame_size / 2;
  499. ranges[1].min = DIV_ROUND_UP(16000000, frame_size);
  500. ranges[1].max = 384000;
  501. break;
  502. default:
  503. return -EINVAL;
  504. }
  505. return snd_interval_ranges(hw_param_interval(params, rule->var),
  506. ARRAY_SIZE(ranges), ranges, 0);
  507. }
  508. static int pcm512x_dai_startup_master(struct snd_pcm_substream *substream,
  509. struct snd_soc_dai *dai)
  510. {
  511. struct snd_soc_component *component = dai->component;
  512. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  513. struct device *dev = dai->dev;
  514. struct snd_pcm_hw_constraint_ratnums *constraints_no_pll;
  515. struct snd_ratnum *rats_no_pll;
  516. if (IS_ERR(pcm512x->sclk)) {
  517. dev_err(dev, "Need SCLK for master mode: %ld\n",
  518. PTR_ERR(pcm512x->sclk));
  519. return PTR_ERR(pcm512x->sclk);
  520. }
  521. if (pcm512x->pll_out)
  522. return snd_pcm_hw_rule_add(substream->runtime, 0,
  523. SNDRV_PCM_HW_PARAM_RATE,
  524. pcm512x_hw_rule_rate,
  525. pcm512x,
  526. SNDRV_PCM_HW_PARAM_FRAME_BITS,
  527. SNDRV_PCM_HW_PARAM_CHANNELS, -1);
  528. constraints_no_pll = devm_kzalloc(dev, sizeof(*constraints_no_pll),
  529. GFP_KERNEL);
  530. if (!constraints_no_pll)
  531. return -ENOMEM;
  532. constraints_no_pll->nrats = 1;
  533. rats_no_pll = devm_kzalloc(dev, sizeof(*rats_no_pll), GFP_KERNEL);
  534. if (!rats_no_pll)
  535. return -ENOMEM;
  536. constraints_no_pll->rats = rats_no_pll;
  537. rats_no_pll->num = clk_get_rate(pcm512x->sclk) / 64;
  538. rats_no_pll->den_min = 1;
  539. rats_no_pll->den_max = 128;
  540. rats_no_pll->den_step = 1;
  541. return snd_pcm_hw_constraint_ratnums(substream->runtime, 0,
  542. SNDRV_PCM_HW_PARAM_RATE,
  543. constraints_no_pll);
  544. }
  545. static int pcm512x_dai_startup_slave(struct snd_pcm_substream *substream,
  546. struct snd_soc_dai *dai)
  547. {
  548. struct snd_soc_component *component = dai->component;
  549. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  550. struct device *dev = dai->dev;
  551. struct regmap *regmap = pcm512x->regmap;
  552. if (IS_ERR(pcm512x->sclk)) {
  553. dev_info(dev, "No SCLK, using BCLK: %ld\n",
  554. PTR_ERR(pcm512x->sclk));
  555. /* Disable reporting of missing SCLK as an error */
  556. regmap_update_bits(regmap, PCM512x_ERROR_DETECT,
  557. PCM512x_IDCH, PCM512x_IDCH);
  558. /* Switch PLL input to BCLK */
  559. regmap_update_bits(regmap, PCM512x_PLL_REF,
  560. PCM512x_SREF, PCM512x_SREF_BCK);
  561. }
  562. return snd_pcm_hw_constraint_list(substream->runtime, 0,
  563. SNDRV_PCM_HW_PARAM_RATE,
  564. &constraints_slave);
  565. }
  566. static int pcm512x_dai_startup(struct snd_pcm_substream *substream,
  567. struct snd_soc_dai *dai)
  568. {
  569. struct snd_soc_component *component = dai->component;
  570. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  571. switch (pcm512x->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  572. case SND_SOC_DAIFMT_CBP_CFP:
  573. case SND_SOC_DAIFMT_CBP_CFC:
  574. return pcm512x_dai_startup_master(substream, dai);
  575. case SND_SOC_DAIFMT_CBC_CFC:
  576. return pcm512x_dai_startup_slave(substream, dai);
  577. default:
  578. return -EINVAL;
  579. }
  580. }
  581. static int pcm512x_set_bias_level(struct snd_soc_component *component,
  582. enum snd_soc_bias_level level)
  583. {
  584. struct pcm512x_priv *pcm512x = dev_get_drvdata(component->dev);
  585. int ret;
  586. switch (level) {
  587. case SND_SOC_BIAS_ON:
  588. case SND_SOC_BIAS_PREPARE:
  589. break;
  590. case SND_SOC_BIAS_STANDBY:
  591. ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
  592. PCM512x_RQST, 0);
  593. if (ret != 0) {
  594. dev_err(component->dev, "Failed to remove standby: %d\n",
  595. ret);
  596. return ret;
  597. }
  598. break;
  599. case SND_SOC_BIAS_OFF:
  600. ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
  601. PCM512x_RQST, PCM512x_RQST);
  602. if (ret != 0) {
  603. dev_err(component->dev, "Failed to request standby: %d\n",
  604. ret);
  605. return ret;
  606. }
  607. break;
  608. }
  609. return 0;
  610. }
  611. static unsigned long pcm512x_find_sck(struct snd_soc_dai *dai,
  612. unsigned long bclk_rate)
  613. {
  614. struct device *dev = dai->dev;
  615. struct snd_soc_component *component = dai->component;
  616. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  617. unsigned long sck_rate;
  618. int pow2;
  619. /* 64 MHz <= pll_rate <= 100 MHz, VREF mode */
  620. /* 16 MHz <= sck_rate <= 25 MHz, VREF mode */
  621. /* select sck_rate as a multiple of bclk_rate but still with
  622. * as many factors of 2 as possible, as that makes it easier
  623. * to find a fast DAC rate
  624. */
  625. pow2 = 1 << fls((pcm512x_pll_max(pcm512x) - 16000000) / bclk_rate);
  626. for (; pow2; pow2 >>= 1) {
  627. sck_rate = rounddown(pcm512x_pll_max(pcm512x),
  628. bclk_rate * pow2);
  629. if (sck_rate >= 16000000)
  630. break;
  631. }
  632. if (!pow2) {
  633. dev_err(dev, "Impossible to generate a suitable SCK\n");
  634. return 0;
  635. }
  636. dev_dbg(dev, "sck_rate %lu\n", sck_rate);
  637. return sck_rate;
  638. }
  639. /* pll_rate = pllin_rate * R * J.D / P
  640. * 1 <= R <= 16
  641. * 1 <= J <= 63
  642. * 0 <= D <= 9999
  643. * 1 <= P <= 15
  644. * 64 MHz <= pll_rate <= 100 MHz
  645. * if D == 0
  646. * 1 MHz <= pllin_rate / P <= 20 MHz
  647. * else if D > 0
  648. * 6.667 MHz <= pllin_rate / P <= 20 MHz
  649. * 4 <= J <= 11
  650. * R = 1
  651. */
  652. static int pcm512x_find_pll_coeff(struct snd_soc_dai *dai,
  653. unsigned long pllin_rate,
  654. unsigned long pll_rate)
  655. {
  656. struct device *dev = dai->dev;
  657. struct snd_soc_component *component = dai->component;
  658. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  659. unsigned long common;
  660. int R, J, D, P;
  661. unsigned long K; /* 10000 * J.D */
  662. unsigned long num;
  663. unsigned long den;
  664. common = gcd(pll_rate, pllin_rate);
  665. dev_dbg(dev, "pll %lu pllin %lu common %lu\n",
  666. pll_rate, pllin_rate, common);
  667. num = pll_rate / common;
  668. den = pllin_rate / common;
  669. /* pllin_rate / P (or here, den) cannot be greater than 20 MHz */
  670. if (pllin_rate / den > 20000000 && num < 8) {
  671. num *= DIV_ROUND_UP(pllin_rate / den, 20000000);
  672. den *= DIV_ROUND_UP(pllin_rate / den, 20000000);
  673. }
  674. dev_dbg(dev, "num / den = %lu / %lu\n", num, den);
  675. P = den;
  676. if (den <= 15 && num <= 16 * 63
  677. && 1000000 <= pllin_rate / P && pllin_rate / P <= 20000000) {
  678. /* Try the case with D = 0 */
  679. D = 0;
  680. /* factor 'num' into J and R, such that R <= 16 and J <= 63 */
  681. for (R = 16; R; R--) {
  682. if (num % R)
  683. continue;
  684. J = num / R;
  685. if (J == 0 || J > 63)
  686. continue;
  687. dev_dbg(dev, "R * J / P = %d * %d / %d\n", R, J, P);
  688. pcm512x->real_pll = pll_rate;
  689. goto done;
  690. }
  691. /* no luck */
  692. }
  693. R = 1;
  694. if (num > 0xffffffffUL / 10000)
  695. goto fallback;
  696. /* Try to find an exact pll_rate using the D > 0 case */
  697. common = gcd(10000 * num, den);
  698. num = 10000 * num / common;
  699. den /= common;
  700. dev_dbg(dev, "num %lu den %lu common %lu\n", num, den, common);
  701. for (P = den; P <= 15; P++) {
  702. if (pllin_rate / P < 6667000 || 200000000 < pllin_rate / P)
  703. continue;
  704. if (num * P % den)
  705. continue;
  706. K = num * P / den;
  707. /* J == 12 is ok if D == 0 */
  708. if (K < 40000 || K > 120000)
  709. continue;
  710. J = K / 10000;
  711. D = K % 10000;
  712. dev_dbg(dev, "J.D / P = %d.%04d / %d\n", J, D, P);
  713. pcm512x->real_pll = pll_rate;
  714. goto done;
  715. }
  716. /* Fall back to an approximate pll_rate */
  717. fallback:
  718. /* find smallest possible P */
  719. P = DIV_ROUND_UP(pllin_rate, 20000000);
  720. if (!P)
  721. P = 1;
  722. else if (P > 15) {
  723. dev_err(dev, "Need a slower clock as pll-input\n");
  724. return -EINVAL;
  725. }
  726. if (pllin_rate / P < 6667000) {
  727. dev_err(dev, "Need a faster clock as pll-input\n");
  728. return -EINVAL;
  729. }
  730. K = DIV_ROUND_CLOSEST_ULL(10000ULL * pll_rate * P, pllin_rate);
  731. if (K < 40000)
  732. K = 40000;
  733. /* J == 12 is ok if D == 0 */
  734. if (K > 120000)
  735. K = 120000;
  736. J = K / 10000;
  737. D = K % 10000;
  738. dev_dbg(dev, "J.D / P ~ %d.%04d / %d\n", J, D, P);
  739. pcm512x->real_pll = DIV_ROUND_DOWN_ULL((u64)K * pllin_rate, 10000 * P);
  740. done:
  741. pcm512x->pll_r = R;
  742. pcm512x->pll_j = J;
  743. pcm512x->pll_d = D;
  744. pcm512x->pll_p = P;
  745. return 0;
  746. }
  747. static unsigned long pcm512x_pllin_dac_rate(struct snd_soc_dai *dai,
  748. unsigned long osr_rate,
  749. unsigned long pllin_rate)
  750. {
  751. struct snd_soc_component *component = dai->component;
  752. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  753. unsigned long dac_rate;
  754. if (!pcm512x->pll_out)
  755. return 0; /* no PLL to bypass, force SCK as DAC input */
  756. if (pllin_rate % osr_rate)
  757. return 0; /* futile, quit early */
  758. /* run DAC no faster than 6144000 Hz */
  759. for (dac_rate = rounddown(pcm512x_dac_max(pcm512x, 6144000), osr_rate);
  760. dac_rate;
  761. dac_rate -= osr_rate) {
  762. if (pllin_rate / dac_rate > 128)
  763. return 0; /* DAC divider would be too big */
  764. if (!(pllin_rate % dac_rate))
  765. return dac_rate;
  766. dac_rate -= osr_rate;
  767. }
  768. return 0;
  769. }
  770. static int pcm512x_set_dividers(struct snd_soc_dai *dai,
  771. struct snd_pcm_hw_params *params)
  772. {
  773. struct device *dev = dai->dev;
  774. struct snd_soc_component *component = dai->component;
  775. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  776. unsigned long pllin_rate = 0;
  777. unsigned long pll_rate;
  778. unsigned long sck_rate;
  779. unsigned long mck_rate;
  780. unsigned long bclk_rate;
  781. unsigned long sample_rate;
  782. unsigned long osr_rate;
  783. unsigned long dacsrc_rate;
  784. int bclk_div;
  785. int lrclk_div;
  786. int dsp_div;
  787. int dac_div;
  788. unsigned long dac_rate;
  789. int ncp_div;
  790. int osr_div;
  791. int ret;
  792. int idac;
  793. int fssp;
  794. int gpio;
  795. if (pcm512x->bclk_ratio > 0) {
  796. lrclk_div = pcm512x->bclk_ratio;
  797. } else {
  798. lrclk_div = snd_soc_params_to_frame_size(params);
  799. if (lrclk_div == 0) {
  800. dev_err(dev, "No LRCLK?\n");
  801. return -EINVAL;
  802. }
  803. }
  804. if (!pcm512x->pll_out) {
  805. sck_rate = clk_get_rate(pcm512x->sclk);
  806. bclk_rate = params_rate(params) * lrclk_div;
  807. bclk_div = DIV_ROUND_CLOSEST(sck_rate, bclk_rate);
  808. mck_rate = sck_rate;
  809. } else {
  810. ret = snd_soc_params_to_bclk(params);
  811. if (ret < 0) {
  812. dev_err(dev, "Failed to find suitable BCLK: %d\n", ret);
  813. return ret;
  814. }
  815. if (ret == 0) {
  816. dev_err(dev, "No BCLK?\n");
  817. return -EINVAL;
  818. }
  819. bclk_rate = ret;
  820. pllin_rate = clk_get_rate(pcm512x->sclk);
  821. sck_rate = pcm512x_find_sck(dai, bclk_rate);
  822. if (!sck_rate)
  823. return -EINVAL;
  824. pll_rate = 4 * sck_rate;
  825. ret = pcm512x_find_pll_coeff(dai, pllin_rate, pll_rate);
  826. if (ret != 0)
  827. return ret;
  828. ret = regmap_write(pcm512x->regmap,
  829. PCM512x_PLL_COEFF_0, pcm512x->pll_p - 1);
  830. if (ret != 0) {
  831. dev_err(dev, "Failed to write PLL P: %d\n", ret);
  832. return ret;
  833. }
  834. ret = regmap_write(pcm512x->regmap,
  835. PCM512x_PLL_COEFF_1, pcm512x->pll_j);
  836. if (ret != 0) {
  837. dev_err(dev, "Failed to write PLL J: %d\n", ret);
  838. return ret;
  839. }
  840. ret = regmap_write(pcm512x->regmap,
  841. PCM512x_PLL_COEFF_2, pcm512x->pll_d >> 8);
  842. if (ret != 0) {
  843. dev_err(dev, "Failed to write PLL D msb: %d\n", ret);
  844. return ret;
  845. }
  846. ret = regmap_write(pcm512x->regmap,
  847. PCM512x_PLL_COEFF_3, pcm512x->pll_d & 0xff);
  848. if (ret != 0) {
  849. dev_err(dev, "Failed to write PLL D lsb: %d\n", ret);
  850. return ret;
  851. }
  852. ret = regmap_write(pcm512x->regmap,
  853. PCM512x_PLL_COEFF_4, pcm512x->pll_r - 1);
  854. if (ret != 0) {
  855. dev_err(dev, "Failed to write PLL R: %d\n", ret);
  856. return ret;
  857. }
  858. mck_rate = pcm512x->real_pll;
  859. bclk_div = DIV_ROUND_CLOSEST(sck_rate, bclk_rate);
  860. }
  861. if (bclk_div > 128) {
  862. dev_err(dev, "Failed to find BCLK divider\n");
  863. return -EINVAL;
  864. }
  865. /* the actual rate */
  866. sample_rate = sck_rate / bclk_div / lrclk_div;
  867. osr_rate = 16 * sample_rate;
  868. /* run DSP no faster than 50 MHz */
  869. dsp_div = mck_rate > pcm512x_dsp_max(pcm512x) ? 2 : 1;
  870. dac_rate = pcm512x_pllin_dac_rate(dai, osr_rate, pllin_rate);
  871. if (dac_rate) {
  872. /* the desired clock rate is "compatible" with the pll input
  873. * clock, so use that clock as dac input instead of the pll
  874. * output clock since the pll will introduce jitter and thus
  875. * noise.
  876. */
  877. dev_dbg(dev, "using pll input as dac input\n");
  878. ret = regmap_update_bits(pcm512x->regmap, PCM512x_DAC_REF,
  879. PCM512x_SDAC, PCM512x_SDAC_GPIO);
  880. if (ret != 0) {
  881. dev_err(component->dev,
  882. "Failed to set gpio as dacref: %d\n", ret);
  883. return ret;
  884. }
  885. gpio = PCM512x_GREF_GPIO1 + pcm512x->pll_in - 1;
  886. ret = regmap_update_bits(pcm512x->regmap, PCM512x_GPIO_DACIN,
  887. PCM512x_GREF, gpio);
  888. if (ret != 0) {
  889. dev_err(component->dev,
  890. "Failed to set gpio %d as dacin: %d\n",
  891. pcm512x->pll_in, ret);
  892. return ret;
  893. }
  894. dacsrc_rate = pllin_rate;
  895. } else {
  896. /* run DAC no faster than 6144000 Hz */
  897. unsigned long dac_mul = pcm512x_dac_max(pcm512x, 6144000)
  898. / osr_rate;
  899. unsigned long sck_mul = sck_rate / osr_rate;
  900. for (; dac_mul; dac_mul--) {
  901. if (!(sck_mul % dac_mul))
  902. break;
  903. }
  904. if (!dac_mul) {
  905. dev_err(dev, "Failed to find DAC rate\n");
  906. return -EINVAL;
  907. }
  908. dac_rate = dac_mul * osr_rate;
  909. dev_dbg(dev, "dac_rate %lu sample_rate %lu\n",
  910. dac_rate, sample_rate);
  911. ret = regmap_update_bits(pcm512x->regmap, PCM512x_DAC_REF,
  912. PCM512x_SDAC, PCM512x_SDAC_SCK);
  913. if (ret != 0) {
  914. dev_err(component->dev,
  915. "Failed to set sck as dacref: %d\n", ret);
  916. return ret;
  917. }
  918. dacsrc_rate = sck_rate;
  919. }
  920. osr_div = DIV_ROUND_CLOSEST(dac_rate, osr_rate);
  921. if (osr_div > 128) {
  922. dev_err(dev, "Failed to find OSR divider\n");
  923. return -EINVAL;
  924. }
  925. dac_div = DIV_ROUND_CLOSEST(dacsrc_rate, dac_rate);
  926. if (dac_div > 128) {
  927. dev_err(dev, "Failed to find DAC divider\n");
  928. return -EINVAL;
  929. }
  930. dac_rate = dacsrc_rate / dac_div;
  931. ncp_div = DIV_ROUND_CLOSEST(dac_rate,
  932. pcm512x_ncp_target(pcm512x, dac_rate));
  933. if (ncp_div > 128 || dac_rate / ncp_div > 2048000) {
  934. /* run NCP no faster than 2048000 Hz, but why? */
  935. ncp_div = DIV_ROUND_UP(dac_rate, 2048000);
  936. if (ncp_div > 128) {
  937. dev_err(dev, "Failed to find NCP divider\n");
  938. return -EINVAL;
  939. }
  940. }
  941. idac = mck_rate / (dsp_div * sample_rate);
  942. ret = regmap_write(pcm512x->regmap, PCM512x_DSP_CLKDIV, dsp_div - 1);
  943. if (ret != 0) {
  944. dev_err(dev, "Failed to write DSP divider: %d\n", ret);
  945. return ret;
  946. }
  947. ret = regmap_write(pcm512x->regmap, PCM512x_DAC_CLKDIV, dac_div - 1);
  948. if (ret != 0) {
  949. dev_err(dev, "Failed to write DAC divider: %d\n", ret);
  950. return ret;
  951. }
  952. ret = regmap_write(pcm512x->regmap, PCM512x_NCP_CLKDIV, ncp_div - 1);
  953. if (ret != 0) {
  954. dev_err(dev, "Failed to write NCP divider: %d\n", ret);
  955. return ret;
  956. }
  957. ret = regmap_write(pcm512x->regmap, PCM512x_OSR_CLKDIV, osr_div - 1);
  958. if (ret != 0) {
  959. dev_err(dev, "Failed to write OSR divider: %d\n", ret);
  960. return ret;
  961. }
  962. ret = regmap_write(pcm512x->regmap,
  963. PCM512x_MASTER_CLKDIV_1, bclk_div - 1);
  964. if (ret != 0) {
  965. dev_err(dev, "Failed to write BCLK divider: %d\n", ret);
  966. return ret;
  967. }
  968. ret = regmap_write(pcm512x->regmap,
  969. PCM512x_MASTER_CLKDIV_2, lrclk_div - 1);
  970. if (ret != 0) {
  971. dev_err(dev, "Failed to write LRCLK divider: %d\n", ret);
  972. return ret;
  973. }
  974. ret = regmap_write(pcm512x->regmap, PCM512x_IDAC_1, idac >> 8);
  975. if (ret != 0) {
  976. dev_err(dev, "Failed to write IDAC msb divider: %d\n", ret);
  977. return ret;
  978. }
  979. ret = regmap_write(pcm512x->regmap, PCM512x_IDAC_2, idac & 0xff);
  980. if (ret != 0) {
  981. dev_err(dev, "Failed to write IDAC lsb divider: %d\n", ret);
  982. return ret;
  983. }
  984. if (sample_rate <= pcm512x_dac_max(pcm512x, 48000))
  985. fssp = PCM512x_FSSP_48KHZ;
  986. else if (sample_rate <= pcm512x_dac_max(pcm512x, 96000))
  987. fssp = PCM512x_FSSP_96KHZ;
  988. else if (sample_rate <= pcm512x_dac_max(pcm512x, 192000))
  989. fssp = PCM512x_FSSP_192KHZ;
  990. else
  991. fssp = PCM512x_FSSP_384KHZ;
  992. ret = regmap_update_bits(pcm512x->regmap, PCM512x_FS_SPEED_MODE,
  993. PCM512x_FSSP, fssp);
  994. if (ret != 0) {
  995. dev_err(component->dev, "Failed to set fs speed: %d\n", ret);
  996. return ret;
  997. }
  998. dev_dbg(component->dev, "DSP divider %d\n", dsp_div);
  999. dev_dbg(component->dev, "DAC divider %d\n", dac_div);
  1000. dev_dbg(component->dev, "NCP divider %d\n", ncp_div);
  1001. dev_dbg(component->dev, "OSR divider %d\n", osr_div);
  1002. dev_dbg(component->dev, "BCK divider %d\n", bclk_div);
  1003. dev_dbg(component->dev, "LRCK divider %d\n", lrclk_div);
  1004. dev_dbg(component->dev, "IDAC %d\n", idac);
  1005. dev_dbg(component->dev, "1<<FSSP %d\n", 1 << fssp);
  1006. return 0;
  1007. }
  1008. static int pcm512x_hw_params(struct snd_pcm_substream *substream,
  1009. struct snd_pcm_hw_params *params,
  1010. struct snd_soc_dai *dai)
  1011. {
  1012. struct snd_soc_component *component = dai->component;
  1013. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  1014. int alen;
  1015. int gpio;
  1016. int ret;
  1017. dev_dbg(component->dev, "hw_params %u Hz, %u channels\n",
  1018. params_rate(params),
  1019. params_channels(params));
  1020. switch (params_width(params)) {
  1021. case 16:
  1022. alen = PCM512x_ALEN_16;
  1023. break;
  1024. case 20:
  1025. alen = PCM512x_ALEN_20;
  1026. break;
  1027. case 24:
  1028. alen = PCM512x_ALEN_24;
  1029. break;
  1030. case 32:
  1031. alen = PCM512x_ALEN_32;
  1032. break;
  1033. default:
  1034. dev_err(component->dev, "Bad frame size: %d\n",
  1035. params_width(params));
  1036. return -EINVAL;
  1037. }
  1038. ret = regmap_update_bits(pcm512x->regmap, PCM512x_I2S_1,
  1039. PCM512x_ALEN, alen);
  1040. if (ret != 0) {
  1041. dev_err(component->dev, "Failed to set frame size: %d\n", ret);
  1042. return ret;
  1043. }
  1044. if ((pcm512x->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) ==
  1045. SND_SOC_DAIFMT_CBC_CFC) {
  1046. ret = regmap_update_bits(pcm512x->regmap, PCM512x_ERROR_DETECT,
  1047. PCM512x_DCAS, 0);
  1048. if (ret != 0) {
  1049. dev_err(component->dev,
  1050. "Failed to enable clock divider autoset: %d\n",
  1051. ret);
  1052. return ret;
  1053. }
  1054. goto skip_pll;
  1055. }
  1056. if (pcm512x->pll_out) {
  1057. ret = regmap_write(pcm512x->regmap, PCM512x_FLEX_A, 0x11);
  1058. if (ret != 0) {
  1059. dev_err(component->dev, "Failed to set FLEX_A: %d\n", ret);
  1060. return ret;
  1061. }
  1062. ret = regmap_write(pcm512x->regmap, PCM512x_FLEX_B, 0xff);
  1063. if (ret != 0) {
  1064. dev_err(component->dev, "Failed to set FLEX_B: %d\n", ret);
  1065. return ret;
  1066. }
  1067. ret = regmap_update_bits(pcm512x->regmap, PCM512x_ERROR_DETECT,
  1068. PCM512x_IDFS | PCM512x_IDBK
  1069. | PCM512x_IDSK | PCM512x_IDCH
  1070. | PCM512x_IDCM | PCM512x_DCAS
  1071. | PCM512x_IPLK,
  1072. PCM512x_IDFS | PCM512x_IDBK
  1073. | PCM512x_IDSK | PCM512x_IDCH
  1074. | PCM512x_DCAS);
  1075. if (ret != 0) {
  1076. dev_err(component->dev,
  1077. "Failed to ignore auto-clock failures: %d\n",
  1078. ret);
  1079. return ret;
  1080. }
  1081. } else {
  1082. ret = regmap_update_bits(pcm512x->regmap, PCM512x_ERROR_DETECT,
  1083. PCM512x_IDFS | PCM512x_IDBK
  1084. | PCM512x_IDSK | PCM512x_IDCH
  1085. | PCM512x_IDCM | PCM512x_DCAS
  1086. | PCM512x_IPLK,
  1087. PCM512x_IDFS | PCM512x_IDBK
  1088. | PCM512x_IDSK | PCM512x_IDCH
  1089. | PCM512x_DCAS | PCM512x_IPLK);
  1090. if (ret != 0) {
  1091. dev_err(component->dev,
  1092. "Failed to ignore auto-clock failures: %d\n",
  1093. ret);
  1094. return ret;
  1095. }
  1096. ret = regmap_update_bits(pcm512x->regmap, PCM512x_PLL_EN,
  1097. PCM512x_PLLE, 0);
  1098. if (ret != 0) {
  1099. dev_err(component->dev, "Failed to disable pll: %d\n", ret);
  1100. return ret;
  1101. }
  1102. }
  1103. ret = pcm512x_set_dividers(dai, params);
  1104. if (ret != 0)
  1105. return ret;
  1106. if (pcm512x->pll_out) {
  1107. ret = regmap_update_bits(pcm512x->regmap, PCM512x_PLL_REF,
  1108. PCM512x_SREF, PCM512x_SREF_GPIO);
  1109. if (ret != 0) {
  1110. dev_err(component->dev,
  1111. "Failed to set gpio as pllref: %d\n", ret);
  1112. return ret;
  1113. }
  1114. gpio = PCM512x_GREF_GPIO1 + pcm512x->pll_in - 1;
  1115. ret = regmap_update_bits(pcm512x->regmap, PCM512x_GPIO_PLLIN,
  1116. PCM512x_GREF, gpio);
  1117. if (ret != 0) {
  1118. dev_err(component->dev,
  1119. "Failed to set gpio %d as pllin: %d\n",
  1120. pcm512x->pll_in, ret);
  1121. return ret;
  1122. }
  1123. ret = regmap_update_bits(pcm512x->regmap, PCM512x_PLL_EN,
  1124. PCM512x_PLLE, PCM512x_PLLE);
  1125. if (ret != 0) {
  1126. dev_err(component->dev, "Failed to enable pll: %d\n", ret);
  1127. return ret;
  1128. }
  1129. gpio = PCM512x_G1OE << (pcm512x->pll_out - 1);
  1130. ret = regmap_update_bits(pcm512x->regmap, PCM512x_GPIO_EN,
  1131. gpio, gpio);
  1132. if (ret != 0) {
  1133. dev_err(component->dev, "Failed to enable gpio %d: %d\n",
  1134. pcm512x->pll_out, ret);
  1135. return ret;
  1136. }
  1137. gpio = PCM512x_GPIO_OUTPUT_1 + pcm512x->pll_out - 1;
  1138. ret = regmap_update_bits(pcm512x->regmap, gpio,
  1139. PCM512x_GxSL, PCM512x_GxSL_PLLCK);
  1140. if (ret != 0) {
  1141. dev_err(component->dev, "Failed to output pll on %d: %d\n",
  1142. ret, pcm512x->pll_out);
  1143. return ret;
  1144. }
  1145. }
  1146. ret = regmap_update_bits(pcm512x->regmap, PCM512x_SYNCHRONIZE,
  1147. PCM512x_RQSY, PCM512x_RQSY_HALT);
  1148. if (ret != 0) {
  1149. dev_err(component->dev, "Failed to halt clocks: %d\n", ret);
  1150. return ret;
  1151. }
  1152. ret = regmap_update_bits(pcm512x->regmap, PCM512x_SYNCHRONIZE,
  1153. PCM512x_RQSY, PCM512x_RQSY_RESUME);
  1154. if (ret != 0) {
  1155. dev_err(component->dev, "Failed to resume clocks: %d\n", ret);
  1156. return ret;
  1157. }
  1158. skip_pll:
  1159. return 0;
  1160. }
  1161. static int pcm512x_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1162. {
  1163. struct snd_soc_component *component = dai->component;
  1164. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  1165. int afmt;
  1166. int offset = 0;
  1167. int clock_output;
  1168. int provider_mode;
  1169. int ret;
  1170. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  1171. case SND_SOC_DAIFMT_CBC_CFC:
  1172. clock_output = 0;
  1173. provider_mode = 0;
  1174. break;
  1175. case SND_SOC_DAIFMT_CBP_CFP:
  1176. clock_output = PCM512x_BCKO | PCM512x_LRKO;
  1177. provider_mode = PCM512x_RLRK | PCM512x_RBCK;
  1178. break;
  1179. case SND_SOC_DAIFMT_CBP_CFC:
  1180. clock_output = PCM512x_BCKO;
  1181. provider_mode = PCM512x_RBCK;
  1182. break;
  1183. default:
  1184. return -EINVAL;
  1185. }
  1186. ret = regmap_update_bits(pcm512x->regmap, PCM512x_BCLK_LRCLK_CFG,
  1187. PCM512x_BCKP | PCM512x_BCKO | PCM512x_LRKO,
  1188. clock_output);
  1189. if (ret != 0) {
  1190. dev_err(component->dev, "Failed to enable clock output: %d\n", ret);
  1191. return ret;
  1192. }
  1193. ret = regmap_update_bits(pcm512x->regmap, PCM512x_MASTER_MODE,
  1194. PCM512x_RLRK | PCM512x_RBCK,
  1195. provider_mode);
  1196. if (ret != 0) {
  1197. dev_err(component->dev, "Failed to enable provider mode: %d\n", ret);
  1198. return ret;
  1199. }
  1200. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1201. case SND_SOC_DAIFMT_I2S:
  1202. afmt = PCM512x_AFMT_I2S;
  1203. break;
  1204. case SND_SOC_DAIFMT_RIGHT_J:
  1205. afmt = PCM512x_AFMT_RTJ;
  1206. break;
  1207. case SND_SOC_DAIFMT_LEFT_J:
  1208. afmt = PCM512x_AFMT_LTJ;
  1209. break;
  1210. case SND_SOC_DAIFMT_DSP_A:
  1211. offset = 1;
  1212. fallthrough;
  1213. case SND_SOC_DAIFMT_DSP_B:
  1214. afmt = PCM512x_AFMT_DSP;
  1215. break;
  1216. default:
  1217. dev_err(component->dev, "unsupported DAI format: 0x%x\n",
  1218. pcm512x->fmt);
  1219. return -EINVAL;
  1220. }
  1221. ret = regmap_update_bits(pcm512x->regmap, PCM512x_I2S_1,
  1222. PCM512x_AFMT, afmt);
  1223. if (ret != 0) {
  1224. dev_err(component->dev, "Failed to set data format: %d\n", ret);
  1225. return ret;
  1226. }
  1227. ret = regmap_update_bits(pcm512x->regmap, PCM512x_I2S_2,
  1228. 0xFF, offset);
  1229. if (ret != 0) {
  1230. dev_err(component->dev, "Failed to set data offset: %d\n", ret);
  1231. return ret;
  1232. }
  1233. pcm512x->fmt = fmt;
  1234. return 0;
  1235. }
  1236. static int pcm512x_set_bclk_ratio(struct snd_soc_dai *dai, unsigned int ratio)
  1237. {
  1238. struct snd_soc_component *component = dai->component;
  1239. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  1240. if (ratio > 256)
  1241. return -EINVAL;
  1242. pcm512x->bclk_ratio = ratio;
  1243. return 0;
  1244. }
  1245. static int pcm512x_mute(struct snd_soc_dai *dai, int mute, int direction)
  1246. {
  1247. struct snd_soc_component *component = dai->component;
  1248. struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
  1249. int ret;
  1250. unsigned int mute_det;
  1251. mutex_lock(&pcm512x->mutex);
  1252. if (mute) {
  1253. pcm512x->mute |= 0x1;
  1254. ret = regmap_update_bits(pcm512x->regmap, PCM512x_MUTE,
  1255. PCM512x_RQML | PCM512x_RQMR,
  1256. PCM512x_RQML | PCM512x_RQMR);
  1257. if (ret != 0) {
  1258. dev_err(component->dev,
  1259. "Failed to set digital mute: %d\n", ret);
  1260. goto unlock;
  1261. }
  1262. regmap_read_poll_timeout(pcm512x->regmap,
  1263. PCM512x_ANALOG_MUTE_DET,
  1264. mute_det, (mute_det & 0x3) == 0,
  1265. 200, 10000);
  1266. } else {
  1267. pcm512x->mute &= ~0x1;
  1268. ret = pcm512x_update_mute(pcm512x);
  1269. if (ret != 0) {
  1270. dev_err(component->dev,
  1271. "Failed to update digital mute: %d\n", ret);
  1272. goto unlock;
  1273. }
  1274. regmap_read_poll_timeout(pcm512x->regmap,
  1275. PCM512x_ANALOG_MUTE_DET,
  1276. mute_det,
  1277. (mute_det & 0x3)
  1278. == ((~pcm512x->mute >> 1) & 0x3),
  1279. 200, 10000);
  1280. }
  1281. unlock:
  1282. mutex_unlock(&pcm512x->mutex);
  1283. return ret;
  1284. }
  1285. static const struct snd_soc_dai_ops pcm512x_dai_ops = {
  1286. .startup = pcm512x_dai_startup,
  1287. .hw_params = pcm512x_hw_params,
  1288. .set_fmt = pcm512x_set_fmt,
  1289. .mute_stream = pcm512x_mute,
  1290. .set_bclk_ratio = pcm512x_set_bclk_ratio,
  1291. .no_capture_mute = 1,
  1292. };
  1293. static struct snd_soc_dai_driver pcm512x_dai = {
  1294. .name = "pcm512x-hifi",
  1295. .playback = {
  1296. .stream_name = "Playback",
  1297. .channels_min = 2,
  1298. .channels_max = 2,
  1299. .rates = SNDRV_PCM_RATE_CONTINUOUS,
  1300. .rate_min = 8000,
  1301. .rate_max = 384000,
  1302. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1303. SNDRV_PCM_FMTBIT_S24_LE |
  1304. SNDRV_PCM_FMTBIT_S32_LE
  1305. },
  1306. .ops = &pcm512x_dai_ops,
  1307. };
  1308. static const struct snd_soc_component_driver pcm512x_component_driver = {
  1309. .set_bias_level = pcm512x_set_bias_level,
  1310. .controls = pcm512x_controls,
  1311. .num_controls = ARRAY_SIZE(pcm512x_controls),
  1312. .dapm_widgets = pcm512x_dapm_widgets,
  1313. .num_dapm_widgets = ARRAY_SIZE(pcm512x_dapm_widgets),
  1314. .dapm_routes = pcm512x_dapm_routes,
  1315. .num_dapm_routes = ARRAY_SIZE(pcm512x_dapm_routes),
  1316. .use_pmdown_time = 1,
  1317. .endianness = 1,
  1318. };
  1319. static const struct regmap_range_cfg pcm512x_range = {
  1320. .name = "Pages", .range_min = PCM512x_VIRT_BASE,
  1321. .range_max = PCM512x_MAX_REGISTER,
  1322. .selector_reg = PCM512x_PAGE,
  1323. .selector_mask = 0xff,
  1324. .window_start = 0, .window_len = 0x100,
  1325. };
  1326. const struct regmap_config pcm512x_regmap = {
  1327. .reg_bits = 8,
  1328. .val_bits = 8,
  1329. .readable_reg = pcm512x_readable,
  1330. .volatile_reg = pcm512x_volatile,
  1331. .ranges = &pcm512x_range,
  1332. .num_ranges = 1,
  1333. .max_register = PCM512x_MAX_REGISTER,
  1334. .reg_defaults = pcm512x_reg_defaults,
  1335. .num_reg_defaults = ARRAY_SIZE(pcm512x_reg_defaults),
  1336. .cache_type = REGCACHE_RBTREE,
  1337. };
  1338. EXPORT_SYMBOL_GPL(pcm512x_regmap);
  1339. int pcm512x_probe(struct device *dev, struct regmap *regmap)
  1340. {
  1341. struct pcm512x_priv *pcm512x;
  1342. int i, ret;
  1343. pcm512x = devm_kzalloc(dev, sizeof(struct pcm512x_priv), GFP_KERNEL);
  1344. if (!pcm512x)
  1345. return -ENOMEM;
  1346. mutex_init(&pcm512x->mutex);
  1347. dev_set_drvdata(dev, pcm512x);
  1348. pcm512x->regmap = regmap;
  1349. for (i = 0; i < ARRAY_SIZE(pcm512x->supplies); i++)
  1350. pcm512x->supplies[i].supply = pcm512x_supply_names[i];
  1351. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(pcm512x->supplies),
  1352. pcm512x->supplies);
  1353. if (ret != 0) {
  1354. dev_err(dev, "Failed to get supplies: %d\n", ret);
  1355. return ret;
  1356. }
  1357. pcm512x->supply_nb[0].notifier_call = pcm512x_regulator_event_0;
  1358. pcm512x->supply_nb[1].notifier_call = pcm512x_regulator_event_1;
  1359. pcm512x->supply_nb[2].notifier_call = pcm512x_regulator_event_2;
  1360. for (i = 0; i < ARRAY_SIZE(pcm512x->supplies); i++) {
  1361. ret = devm_regulator_register_notifier(
  1362. pcm512x->supplies[i].consumer,
  1363. &pcm512x->supply_nb[i]);
  1364. if (ret != 0) {
  1365. dev_err(dev,
  1366. "Failed to register regulator notifier: %d\n",
  1367. ret);
  1368. }
  1369. }
  1370. ret = regulator_bulk_enable(ARRAY_SIZE(pcm512x->supplies),
  1371. pcm512x->supplies);
  1372. if (ret != 0) {
  1373. dev_err(dev, "Failed to enable supplies: %d\n", ret);
  1374. return ret;
  1375. }
  1376. /* Reset the device, verifying I/O in the process for I2C */
  1377. ret = regmap_write(regmap, PCM512x_RESET,
  1378. PCM512x_RSTM | PCM512x_RSTR);
  1379. if (ret != 0) {
  1380. dev_err(dev, "Failed to reset device: %d\n", ret);
  1381. goto err;
  1382. }
  1383. ret = regmap_write(regmap, PCM512x_RESET, 0);
  1384. if (ret != 0) {
  1385. dev_err(dev, "Failed to reset device: %d\n", ret);
  1386. goto err;
  1387. }
  1388. pcm512x->sclk = devm_clk_get(dev, NULL);
  1389. if (PTR_ERR(pcm512x->sclk) == -EPROBE_DEFER) {
  1390. ret = -EPROBE_DEFER;
  1391. goto err;
  1392. }
  1393. if (!IS_ERR(pcm512x->sclk)) {
  1394. ret = clk_prepare_enable(pcm512x->sclk);
  1395. if (ret != 0) {
  1396. dev_err(dev, "Failed to enable SCLK: %d\n", ret);
  1397. goto err;
  1398. }
  1399. }
  1400. /* Default to standby mode */
  1401. ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
  1402. PCM512x_RQST, PCM512x_RQST);
  1403. if (ret != 0) {
  1404. dev_err(dev, "Failed to request standby: %d\n",
  1405. ret);
  1406. goto err_clk;
  1407. }
  1408. pm_runtime_set_active(dev);
  1409. pm_runtime_enable(dev);
  1410. pm_runtime_idle(dev);
  1411. #ifdef CONFIG_OF
  1412. if (dev->of_node) {
  1413. const struct device_node *np = dev->of_node;
  1414. u32 val;
  1415. if (of_property_read_u32(np, "pll-in", &val) >= 0) {
  1416. if (val > 6) {
  1417. dev_err(dev, "Invalid pll-in\n");
  1418. ret = -EINVAL;
  1419. goto err_pm;
  1420. }
  1421. pcm512x->pll_in = val;
  1422. }
  1423. if (of_property_read_u32(np, "pll-out", &val) >= 0) {
  1424. if (val > 6) {
  1425. dev_err(dev, "Invalid pll-out\n");
  1426. ret = -EINVAL;
  1427. goto err_pm;
  1428. }
  1429. pcm512x->pll_out = val;
  1430. }
  1431. if (!pcm512x->pll_in != !pcm512x->pll_out) {
  1432. dev_err(dev,
  1433. "Error: both pll-in and pll-out, or none\n");
  1434. ret = -EINVAL;
  1435. goto err_pm;
  1436. }
  1437. if (pcm512x->pll_in && pcm512x->pll_in == pcm512x->pll_out) {
  1438. dev_err(dev, "Error: pll-in == pll-out\n");
  1439. ret = -EINVAL;
  1440. goto err_pm;
  1441. }
  1442. }
  1443. #endif
  1444. ret = devm_snd_soc_register_component(dev, &pcm512x_component_driver,
  1445. &pcm512x_dai, 1);
  1446. if (ret != 0) {
  1447. dev_err(dev, "Failed to register CODEC: %d\n", ret);
  1448. goto err_pm;
  1449. }
  1450. return 0;
  1451. err_pm:
  1452. pm_runtime_disable(dev);
  1453. err_clk:
  1454. if (!IS_ERR(pcm512x->sclk))
  1455. clk_disable_unprepare(pcm512x->sclk);
  1456. err:
  1457. regulator_bulk_disable(ARRAY_SIZE(pcm512x->supplies),
  1458. pcm512x->supplies);
  1459. return ret;
  1460. }
  1461. EXPORT_SYMBOL_GPL(pcm512x_probe);
  1462. void pcm512x_remove(struct device *dev)
  1463. {
  1464. struct pcm512x_priv *pcm512x = dev_get_drvdata(dev);
  1465. pm_runtime_disable(dev);
  1466. if (!IS_ERR(pcm512x->sclk))
  1467. clk_disable_unprepare(pcm512x->sclk);
  1468. regulator_bulk_disable(ARRAY_SIZE(pcm512x->supplies),
  1469. pcm512x->supplies);
  1470. }
  1471. EXPORT_SYMBOL_GPL(pcm512x_remove);
  1472. #ifdef CONFIG_PM
  1473. static int pcm512x_suspend(struct device *dev)
  1474. {
  1475. struct pcm512x_priv *pcm512x = dev_get_drvdata(dev);
  1476. int ret;
  1477. ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
  1478. PCM512x_RQPD, PCM512x_RQPD);
  1479. if (ret != 0) {
  1480. dev_err(dev, "Failed to request power down: %d\n", ret);
  1481. return ret;
  1482. }
  1483. ret = regulator_bulk_disable(ARRAY_SIZE(pcm512x->supplies),
  1484. pcm512x->supplies);
  1485. if (ret != 0) {
  1486. dev_err(dev, "Failed to disable supplies: %d\n", ret);
  1487. return ret;
  1488. }
  1489. if (!IS_ERR(pcm512x->sclk))
  1490. clk_disable_unprepare(pcm512x->sclk);
  1491. return 0;
  1492. }
  1493. static int pcm512x_resume(struct device *dev)
  1494. {
  1495. struct pcm512x_priv *pcm512x = dev_get_drvdata(dev);
  1496. int ret;
  1497. if (!IS_ERR(pcm512x->sclk)) {
  1498. ret = clk_prepare_enable(pcm512x->sclk);
  1499. if (ret != 0) {
  1500. dev_err(dev, "Failed to enable SCLK: %d\n", ret);
  1501. return ret;
  1502. }
  1503. }
  1504. ret = regulator_bulk_enable(ARRAY_SIZE(pcm512x->supplies),
  1505. pcm512x->supplies);
  1506. if (ret != 0) {
  1507. dev_err(dev, "Failed to enable supplies: %d\n", ret);
  1508. return ret;
  1509. }
  1510. regcache_cache_only(pcm512x->regmap, false);
  1511. ret = regcache_sync(pcm512x->regmap);
  1512. if (ret != 0) {
  1513. dev_err(dev, "Failed to sync cache: %d\n", ret);
  1514. return ret;
  1515. }
  1516. ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
  1517. PCM512x_RQPD, 0);
  1518. if (ret != 0) {
  1519. dev_err(dev, "Failed to remove power down: %d\n", ret);
  1520. return ret;
  1521. }
  1522. return 0;
  1523. }
  1524. #endif
  1525. const struct dev_pm_ops pcm512x_pm_ops = {
  1526. SET_RUNTIME_PM_OPS(pcm512x_suspend, pcm512x_resume, NULL)
  1527. };
  1528. EXPORT_SYMBOL_GPL(pcm512x_pm_ops);
  1529. MODULE_DESCRIPTION("ASoC PCM512x codec driver");
  1530. MODULE_AUTHOR("Mark Brown <[email protected]>");
  1531. MODULE_LICENSE("GPL v2");