max98520.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2021, Maxim Integrated
  3. #include <linux/acpi.h>
  4. #include <linux/delay.h>
  5. #include <linux/i2c.h>
  6. #include <linux/module.h>
  7. #include <linux/regmap.h>
  8. #include <linux/slab.h>
  9. #include <linux/cdev.h>
  10. #include <sound/pcm.h>
  11. #include <sound/pcm_params.h>
  12. #include <sound/soc.h>
  13. #include <linux/gpio.h>
  14. #include <linux/gpio/consumer.h>
  15. #include <linux/of.h>
  16. #include <linux/of_gpio.h>
  17. #include <sound/tlv.h>
  18. #include "max98520.h"
  19. static struct reg_default max98520_reg[] = {
  20. {MAX98520_R2000_SW_RESET, 0x00},
  21. {MAX98520_R2001_STATUS_1, 0x00},
  22. {MAX98520_R2002_STATUS_2, 0x00},
  23. {MAX98520_R2020_THERM_WARN_THRESH, 0x46},
  24. {MAX98520_R2021_THERM_SHDN_THRESH, 0x64},
  25. {MAX98520_R2022_THERM_HYSTERESIS, 0x02},
  26. {MAX98520_R2023_THERM_FOLDBACK_SET, 0x31},
  27. {MAX98520_R2027_THERM_FOLDBACK_EN, 0x01},
  28. {MAX98520_R2030_CLK_MON_CTRL, 0x00},
  29. {MAX98520_R2037_ERR_MON_CTRL, 0x01},
  30. {MAX98520_R2040_PCM_MODE_CFG, 0xC0},
  31. {MAX98520_R2041_PCM_CLK_SETUP, 0x04},
  32. {MAX98520_R2042_PCM_SR_SETUP, 0x08},
  33. {MAX98520_R2043_PCM_RX_SRC1, 0x00},
  34. {MAX98520_R2044_PCM_RX_SRC2, 0x00},
  35. {MAX98520_R204F_PCM_RX_EN, 0x00},
  36. {MAX98520_R2090_AMP_VOL_CTRL, 0x00},
  37. {MAX98520_R2091_AMP_PATH_GAIN, 0x03},
  38. {MAX98520_R2092_AMP_DSP_CFG, 0x02},
  39. {MAX98520_R2094_SSM_CFG, 0x01},
  40. {MAX98520_R2095_AMP_CFG, 0xF0},
  41. {MAX98520_R209F_AMP_EN, 0x00},
  42. {MAX98520_R20B0_ADC_SR, 0x00},
  43. {MAX98520_R20B1_ADC_RESOLUTION, 0x00},
  44. {MAX98520_R20B2_ADC_PVDD0_CFG, 0x02},
  45. {MAX98520_R20B3_ADC_THERMAL_CFG, 0x02},
  46. {MAX98520_R20B4_ADC_READBACK_CTRL, 0x00},
  47. {MAX98520_R20B5_ADC_READBACK_UPDATE, 0x00},
  48. {MAX98520_R20B6_ADC_PVDD_READBACK_MSB, 0x00},
  49. {MAX98520_R20B7_ADC_PVDD_READBACK_LSB, 0x00},
  50. {MAX98520_R20B8_ADC_TEMP_READBACK_MSB, 0x00},
  51. {MAX98520_R20B9_ADC_TEMP_READBACK_LSB, 0x00},
  52. {MAX98520_R20BA_ADC_LOW_PVDD_READBACK_MSB, 0xFF},
  53. {MAX98520_R20BB_ADC_LOW_READBACK_LSB, 0x01},
  54. {MAX98520_R20BC_ADC_HIGH_TEMP_READBACK_MSB, 0x00},
  55. {MAX98520_R20BD_ADC_HIGH_TEMP_READBACK_LSB, 0x00},
  56. {MAX98520_R20CF_MEAS_ADC_CFG, 0x00},
  57. {MAX98520_R20D0_DHT_CFG1, 0x00},
  58. {MAX98520_R20D1_LIMITER_CFG1, 0x08},
  59. {MAX98520_R20D2_LIMITER_CFG2, 0x00},
  60. {MAX98520_R20D3_DHT_CFG2, 0x14},
  61. {MAX98520_R20D4_DHT_CFG3, 0x02},
  62. {MAX98520_R20D5_DHT_CFG4, 0x04},
  63. {MAX98520_R20D6_DHT_HYSTERESIS_CFG, 0x07},
  64. {MAX98520_R20D8_DHT_EN, 0x00},
  65. {MAX98520_R210E_AUTO_RESTART_BEHAVIOR, 0x00},
  66. {MAX98520_R210F_GLOBAL_EN, 0x00},
  67. {MAX98520_R21FF_REVISION_ID, 0x00},
  68. };
  69. static int max98520_dai_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  70. {
  71. struct snd_soc_component *component = codec_dai->component;
  72. struct max98520_priv *max98520 =
  73. snd_soc_component_get_drvdata(component);
  74. unsigned int format = 0;
  75. unsigned int invert = 0;
  76. dev_dbg(component->dev, "%s: fmt 0x%08X\n", __func__, fmt);
  77. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  78. case SND_SOC_DAIFMT_NB_NF:
  79. break;
  80. case SND_SOC_DAIFMT_IB_NF:
  81. invert = MAX98520_PCM_MODE_CFG_PCM_BCLKEDGE;
  82. break;
  83. default:
  84. dev_err(component->dev, "DAI invert mode unsupported\n");
  85. return -EINVAL;
  86. }
  87. regmap_update_bits(max98520->regmap,
  88. MAX98520_R2041_PCM_CLK_SETUP,
  89. MAX98520_PCM_MODE_CFG_PCM_BCLKEDGE,
  90. invert);
  91. /* interface format */
  92. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  93. case SND_SOC_DAIFMT_I2S:
  94. format = MAX98520_PCM_FORMAT_I2S;
  95. break;
  96. case SND_SOC_DAIFMT_LEFT_J:
  97. format = MAX98520_PCM_FORMAT_LJ;
  98. break;
  99. case SND_SOC_DAIFMT_DSP_A:
  100. format = MAX98520_PCM_FORMAT_TDM_MODE1;
  101. break;
  102. case SND_SOC_DAIFMT_DSP_B:
  103. format = MAX98520_PCM_FORMAT_TDM_MODE0;
  104. break;
  105. default:
  106. return -EINVAL;
  107. }
  108. regmap_update_bits(max98520->regmap,
  109. MAX98520_R2040_PCM_MODE_CFG,
  110. MAX98520_PCM_MODE_CFG_FORMAT_MASK,
  111. format << MAX98520_PCM_MODE_CFG_FORMAT_SHIFT);
  112. return 0;
  113. }
  114. /* BCLKs per LRCLK */
  115. static const int bclk_sel_table[] = {
  116. 32, 48, 64, 96, 128, 192, 256, 384, 512, 320,
  117. };
  118. static int max98520_get_bclk_sel(int bclk)
  119. {
  120. int i;
  121. /* match BCLKs per LRCLK */
  122. for (i = 0; i < ARRAY_SIZE(bclk_sel_table); i++) {
  123. if (bclk_sel_table[i] == bclk)
  124. return i + 2;
  125. }
  126. return 0;
  127. }
  128. static int max98520_set_clock(struct snd_soc_component *component,
  129. struct snd_pcm_hw_params *params)
  130. {
  131. struct max98520_priv *max98520 =
  132. snd_soc_component_get_drvdata(component);
  133. /* BCLK/LRCLK ratio calculation */
  134. int blr_clk_ratio = params_channels(params) * max98520->ch_size;
  135. int value;
  136. if (!max98520->tdm_mode) {
  137. /* BCLK configuration */
  138. value = max98520_get_bclk_sel(blr_clk_ratio);
  139. if (!value) {
  140. dev_err(component->dev, "format unsupported %d\n",
  141. params_format(params));
  142. return -EINVAL;
  143. }
  144. regmap_update_bits(max98520->regmap,
  145. MAX98520_R2041_PCM_CLK_SETUP,
  146. MAX98520_PCM_CLK_SETUP_BSEL_MASK,
  147. value);
  148. }
  149. dev_dbg(component->dev, "%s tdm_mode:%d out\n", __func__, max98520->tdm_mode);
  150. return 0;
  151. }
  152. static int max98520_dai_hw_params(struct snd_pcm_substream *substream,
  153. struct snd_pcm_hw_params *params,
  154. struct snd_soc_dai *dai)
  155. {
  156. struct snd_soc_component *component = dai->component;
  157. struct max98520_priv *max98520 =
  158. snd_soc_component_get_drvdata(component);
  159. unsigned int sampling_rate = 0;
  160. unsigned int chan_sz = 0;
  161. /* pcm mode configuration */
  162. switch (snd_pcm_format_width(params_format(params))) {
  163. case 16:
  164. chan_sz = MAX98520_PCM_MODE_CFG_CHANSZ_16;
  165. break;
  166. case 24:
  167. chan_sz = MAX98520_PCM_MODE_CFG_CHANSZ_24;
  168. break;
  169. case 32:
  170. chan_sz = MAX98520_PCM_MODE_CFG_CHANSZ_32;
  171. break;
  172. default:
  173. dev_err(component->dev, "format unsupported %d\n",
  174. params_format(params));
  175. goto err;
  176. }
  177. max98520->ch_size = snd_pcm_format_width(params_format(params));
  178. regmap_update_bits(max98520->regmap,
  179. MAX98520_R2040_PCM_MODE_CFG,
  180. MAX98520_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
  181. dev_dbg(component->dev, "format supported %d",
  182. params_format(params));
  183. /* sampling rate configuration */
  184. switch (params_rate(params)) {
  185. case 8000:
  186. sampling_rate = MAX98520_PCM_SR_8000;
  187. break;
  188. case 11025:
  189. sampling_rate = MAX98520_PCM_SR_11025;
  190. break;
  191. case 12000:
  192. sampling_rate = MAX98520_PCM_SR_12000;
  193. break;
  194. case 16000:
  195. sampling_rate = MAX98520_PCM_SR_16000;
  196. break;
  197. case 22050:
  198. sampling_rate = MAX98520_PCM_SR_22050;
  199. break;
  200. case 24000:
  201. sampling_rate = MAX98520_PCM_SR_24000;
  202. break;
  203. case 32000:
  204. sampling_rate = MAX98520_PCM_SR_32000;
  205. break;
  206. case 44100:
  207. sampling_rate = MAX98520_PCM_SR_44100;
  208. break;
  209. case 48000:
  210. sampling_rate = MAX98520_PCM_SR_48000;
  211. break;
  212. case 88200:
  213. sampling_rate = MAX98520_PCM_SR_88200;
  214. break;
  215. case 96000:
  216. sampling_rate = MAX98520_PCM_SR_96000;
  217. break;
  218. case 176400:
  219. sampling_rate = MAX98520_PCM_SR_176400;
  220. break;
  221. case 192000:
  222. sampling_rate = MAX98520_PCM_SR_192000;
  223. break;
  224. default:
  225. dev_err(component->dev, "rate %d not supported\n",
  226. params_rate(params));
  227. goto err;
  228. }
  229. dev_dbg(component->dev, " %s ch_size: %d, sampling rate : %d out\n", __func__,
  230. snd_pcm_format_width(params_format(params)), params_rate(params));
  231. /* set DAI_SR to correct LRCLK frequency */
  232. regmap_update_bits(max98520->regmap,
  233. MAX98520_R2042_PCM_SR_SETUP,
  234. MAX98520_PCM_SR_MASK,
  235. sampling_rate);
  236. return max98520_set_clock(component, params);
  237. err:
  238. dev_dbg(component->dev, "%s out error", __func__);
  239. return -EINVAL;
  240. }
  241. static int max98520_dai_tdm_slot(struct snd_soc_dai *dai,
  242. unsigned int tx_mask, unsigned int rx_mask,
  243. int slots, int slot_width)
  244. {
  245. struct snd_soc_component *component = dai->component;
  246. struct max98520_priv *max98520 =
  247. snd_soc_component_get_drvdata(component);
  248. int bsel;
  249. unsigned int chan_sz = 0;
  250. if (!tx_mask && !rx_mask && !slots && !slot_width)
  251. max98520->tdm_mode = false;
  252. else
  253. max98520->tdm_mode = true;
  254. /* BCLK configuration */
  255. bsel = max98520_get_bclk_sel(slots * slot_width);
  256. if (bsel == 0) {
  257. dev_err(component->dev, "BCLK %d not supported\n",
  258. slots * slot_width);
  259. return -EINVAL;
  260. }
  261. regmap_update_bits(max98520->regmap,
  262. MAX98520_R2041_PCM_CLK_SETUP,
  263. MAX98520_PCM_CLK_SETUP_BSEL_MASK,
  264. bsel);
  265. /* Channel size configuration */
  266. switch (slot_width) {
  267. case 16:
  268. chan_sz = MAX98520_PCM_MODE_CFG_CHANSZ_16;
  269. break;
  270. case 24:
  271. chan_sz = MAX98520_PCM_MODE_CFG_CHANSZ_24;
  272. break;
  273. case 32:
  274. chan_sz = MAX98520_PCM_MODE_CFG_CHANSZ_32;
  275. break;
  276. default:
  277. dev_err(component->dev, "format unsupported %d\n",
  278. slot_width);
  279. return -EINVAL;
  280. }
  281. regmap_update_bits(max98520->regmap,
  282. MAX98520_R2040_PCM_MODE_CFG,
  283. MAX98520_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
  284. /* Rx slot configuration */
  285. regmap_update_bits(max98520->regmap,
  286. MAX98520_R2044_PCM_RX_SRC2,
  287. MAX98520_PCM_DMIX_CH0_SRC_MASK,
  288. rx_mask);
  289. regmap_update_bits(max98520->regmap,
  290. MAX98520_R2044_PCM_RX_SRC2,
  291. MAX98520_PCM_DMIX_CH1_SRC_MASK,
  292. rx_mask << MAX98520_PCM_DMIX_CH1_SHIFT);
  293. return 0;
  294. }
  295. #define MAX98520_RATES SNDRV_PCM_RATE_8000_192000
  296. #define MAX98520_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
  297. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  298. static const struct snd_soc_dai_ops max98520_dai_ops = {
  299. .set_fmt = max98520_dai_set_fmt,
  300. .hw_params = max98520_dai_hw_params,
  301. .set_tdm_slot = max98520_dai_tdm_slot,
  302. };
  303. static int max98520_dac_event(struct snd_soc_dapm_widget *w,
  304. struct snd_kcontrol *kcontrol, int event)
  305. {
  306. struct snd_soc_component *component =
  307. snd_soc_dapm_to_component(w->dapm);
  308. struct max98520_priv *max98520 =
  309. snd_soc_component_get_drvdata(component);
  310. switch (event) {
  311. case SND_SOC_DAPM_POST_PMU:
  312. dev_dbg(component->dev, " AMP ON\n");
  313. regmap_write(max98520->regmap, MAX98520_R209F_AMP_EN, 1);
  314. regmap_write(max98520->regmap, MAX98520_R210F_GLOBAL_EN, 1);
  315. usleep_range(30000, 31000);
  316. break;
  317. case SND_SOC_DAPM_POST_PMD:
  318. dev_dbg(component->dev, " AMP OFF\n");
  319. regmap_write(max98520->regmap, MAX98520_R210F_GLOBAL_EN, 0);
  320. regmap_write(max98520->regmap, MAX98520_R209F_AMP_EN, 0);
  321. usleep_range(30000, 31000);
  322. break;
  323. default:
  324. return 0;
  325. }
  326. return 0;
  327. }
  328. static const char * const max98520_switch_text[] = {
  329. "Left", "Right", "LeftRight"};
  330. static const struct soc_enum dai_sel_enum =
  331. SOC_ENUM_SINGLE(MAX98520_R2043_PCM_RX_SRC1,
  332. 0, 3, max98520_switch_text);
  333. static const struct snd_kcontrol_new max98520_dai_controls =
  334. SOC_DAPM_ENUM("DAI Sel", dai_sel_enum);
  335. static const struct snd_kcontrol_new max98520_left_input_mixer_controls[] = {
  336. SOC_DAPM_SINGLE("PCM_INPUT_CH0", MAX98520_R2044_PCM_RX_SRC2, 0, 0x0, 0),
  337. SOC_DAPM_SINGLE("PCM_INPUT_CH1", MAX98520_R2044_PCM_RX_SRC2, 0, 0x1, 0),
  338. SOC_DAPM_SINGLE("PCM_INPUT_CH2", MAX98520_R2044_PCM_RX_SRC2, 0, 0x2, 0),
  339. SOC_DAPM_SINGLE("PCM_INPUT_CH3", MAX98520_R2044_PCM_RX_SRC2, 0, 0x3, 0),
  340. SOC_DAPM_SINGLE("PCM_INPUT_CH4", MAX98520_R2044_PCM_RX_SRC2, 0, 0x4, 0),
  341. SOC_DAPM_SINGLE("PCM_INPUT_CH5", MAX98520_R2044_PCM_RX_SRC2, 0, 0x5, 0),
  342. SOC_DAPM_SINGLE("PCM_INPUT_CH6", MAX98520_R2044_PCM_RX_SRC2, 0, 0x6, 0),
  343. SOC_DAPM_SINGLE("PCM_INPUT_CH7", MAX98520_R2044_PCM_RX_SRC2, 0, 0x7, 0),
  344. SOC_DAPM_SINGLE("PCM_INPUT_CH8", MAX98520_R2044_PCM_RX_SRC2, 0, 0x8, 0),
  345. SOC_DAPM_SINGLE("PCM_INPUT_CH9", MAX98520_R2044_PCM_RX_SRC2, 0, 0x9, 0),
  346. SOC_DAPM_SINGLE("PCM_INPUT_CH10", MAX98520_R2044_PCM_RX_SRC2, 0, 0xa, 0),
  347. SOC_DAPM_SINGLE("PCM_INPUT_CH11", MAX98520_R2044_PCM_RX_SRC2, 0, 0xb, 0),
  348. SOC_DAPM_SINGLE("PCM_INPUT_CH12", MAX98520_R2044_PCM_RX_SRC2, 0, 0xc, 0),
  349. SOC_DAPM_SINGLE("PCM_INPUT_CH13", MAX98520_R2044_PCM_RX_SRC2, 0, 0xd, 0),
  350. SOC_DAPM_SINGLE("PCM_INPUT_CH14", MAX98520_R2044_PCM_RX_SRC2, 0, 0xe, 0),
  351. SOC_DAPM_SINGLE("PCM_INPUT_CH15", MAX98520_R2044_PCM_RX_SRC2, 0, 0xf, 0),
  352. };
  353. static const struct snd_kcontrol_new max98520_right_input_mixer_controls[] = {
  354. SOC_DAPM_SINGLE("PCM_INPUT_CH0", MAX98520_R2044_PCM_RX_SRC2, 4, 0x0, 0),
  355. SOC_DAPM_SINGLE("PCM_INPUT_CH1", MAX98520_R2044_PCM_RX_SRC2, 4, 0x1, 0),
  356. SOC_DAPM_SINGLE("PCM_INPUT_CH2", MAX98520_R2044_PCM_RX_SRC2, 4, 0x2, 0),
  357. SOC_DAPM_SINGLE("PCM_INPUT_CH3", MAX98520_R2044_PCM_RX_SRC2, 4, 0x3, 0),
  358. SOC_DAPM_SINGLE("PCM_INPUT_CH4", MAX98520_R2044_PCM_RX_SRC2, 4, 0x4, 0),
  359. SOC_DAPM_SINGLE("PCM_INPUT_CH5", MAX98520_R2044_PCM_RX_SRC2, 4, 0x5, 0),
  360. SOC_DAPM_SINGLE("PCM_INPUT_CH6", MAX98520_R2044_PCM_RX_SRC2, 4, 0x6, 0),
  361. SOC_DAPM_SINGLE("PCM_INPUT_CH7", MAX98520_R2044_PCM_RX_SRC2, 4, 0x7, 0),
  362. SOC_DAPM_SINGLE("PCM_INPUT_CH8", MAX98520_R2044_PCM_RX_SRC2, 4, 0x8, 0),
  363. SOC_DAPM_SINGLE("PCM_INPUT_CH9", MAX98520_R2044_PCM_RX_SRC2, 4, 0x9, 0),
  364. SOC_DAPM_SINGLE("PCM_INPUT_CH10", MAX98520_R2044_PCM_RX_SRC2, 4, 0xa, 0),
  365. SOC_DAPM_SINGLE("PCM_INPUT_CH11", MAX98520_R2044_PCM_RX_SRC2, 4, 0xb, 0),
  366. SOC_DAPM_SINGLE("PCM_INPUT_CH12", MAX98520_R2044_PCM_RX_SRC2, 4, 0xc, 0),
  367. SOC_DAPM_SINGLE("PCM_INPUT_CH13", MAX98520_R2044_PCM_RX_SRC2, 4, 0xd, 0),
  368. SOC_DAPM_SINGLE("PCM_INPUT_CH14", MAX98520_R2044_PCM_RX_SRC2, 4, 0xe, 0),
  369. SOC_DAPM_SINGLE("PCM_INPUT_CH15", MAX98520_R2044_PCM_RX_SRC2, 4, 0xf, 0),
  370. };
  371. static const struct snd_soc_dapm_widget max98520_dapm_widgets[] = {
  372. SND_SOC_DAPM_DAC_E("Amp Enable", "HiFi Playback",
  373. SND_SOC_NOPM, 0, 0, max98520_dac_event,
  374. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  375. SND_SOC_DAPM_MUX("DAI Sel Mux", SND_SOC_NOPM, 0, 0, &max98520_dai_controls),
  376. SND_SOC_DAPM_OUTPUT("BE_OUT"),
  377. /* Left Input Selection */
  378. SND_SOC_DAPM_MIXER("Left Input Selection", SND_SOC_NOPM, 0, 0,
  379. &max98520_left_input_mixer_controls[0],
  380. ARRAY_SIZE(max98520_left_input_mixer_controls)),
  381. /* Right Input Selection */
  382. SND_SOC_DAPM_MIXER("Right Input Selection", SND_SOC_NOPM, 0, 0,
  383. &max98520_right_input_mixer_controls[0],
  384. ARRAY_SIZE(max98520_right_input_mixer_controls)),
  385. };
  386. static const DECLARE_TLV_DB_SCALE(max98520_digital_tlv, -6300, 50, 1);
  387. static const DECLARE_TLV_DB_SCALE(max98520_spk_tlv, -600, 300, 0);
  388. static const DECLARE_TLV_DB_RANGE(max98520_dht_lim_thresh_tlv,
  389. 0, 15, TLV_DB_SCALE_ITEM(-1500, 100, 0),
  390. );
  391. static const DECLARE_TLV_DB_RANGE(max98520_dht_hysteresis_tlv,
  392. 0, 3, TLV_DB_SCALE_ITEM(100, 100, 0),
  393. 4, 7, TLV_DB_SCALE_ITEM(600, 200, 0),
  394. );
  395. static const DECLARE_TLV_DB_RANGE(max98520_dht_rotation_point_tlv,
  396. 0, 1, TLV_DB_SCALE_ITEM(-1500, 300, 0),
  397. 2, 4, TLV_DB_SCALE_ITEM(-1000, 200, 0),
  398. 5, 10, TLV_DB_SCALE_ITEM(-500, 100, 0),
  399. );
  400. static const DECLARE_TLV_DB_RANGE(max98520_dht_supply_hr_tlv,
  401. 0, 16, TLV_DB_SCALE_ITEM(-2000, 250, 0),
  402. );
  403. static const DECLARE_TLV_DB_RANGE(max98520_dht_max_atten_tlv,
  404. 1, 20, TLV_DB_SCALE_ITEM(-2000, 100, 0),
  405. );
  406. static const char * const max98520_dht_attack_rate_text[] = {
  407. "20us", "40us", "80us", "160us", "320us", "640us",
  408. "1.28ms", "2.56ms", "5.12ms", "10.24ms", "20.48ms", "40.96ms",
  409. "81.92ms", "163.84ms"
  410. };
  411. static SOC_ENUM_SINGLE_DECL(max98520_dht_attack_rate_enum,
  412. MAX98520_R20D4_DHT_CFG3, 0,
  413. max98520_dht_attack_rate_text);
  414. static const char * const max98520_dht_release_rate_text[] = {
  415. "2ms", "4ms", "8ms", "16ms", "32ms", "64ms", "128ms", "256ms", "512ms",
  416. "1.024s", "2.048s", "4.096s", "8.192s", "16.384s"
  417. };
  418. static SOC_ENUM_SINGLE_DECL(max98520_dht_release_rate_enum,
  419. MAX98520_R20D5_DHT_CFG4, 0,
  420. max98520_dht_release_rate_text);
  421. static bool max98520_readable_register(struct device *dev, unsigned int reg)
  422. {
  423. switch (reg) {
  424. case MAX98520_R2000_SW_RESET:
  425. case MAX98520_R2027_THERM_FOLDBACK_EN:
  426. case MAX98520_R2030_CLK_MON_CTRL:
  427. case MAX98520_R2037_ERR_MON_CTRL:
  428. case MAX98520_R204F_PCM_RX_EN:
  429. case MAX98520_R209F_AMP_EN:
  430. case MAX98520_R20CF_MEAS_ADC_CFG:
  431. case MAX98520_R20D8_DHT_EN:
  432. case MAX98520_R21FF_REVISION_ID:
  433. case MAX98520_R2001_STATUS_1... MAX98520_R2002_STATUS_2:
  434. case MAX98520_R2020_THERM_WARN_THRESH... MAX98520_R2023_THERM_FOLDBACK_SET:
  435. case MAX98520_R2040_PCM_MODE_CFG... MAX98520_R2044_PCM_RX_SRC2:
  436. case MAX98520_R2090_AMP_VOL_CTRL... MAX98520_R2092_AMP_DSP_CFG:
  437. case MAX98520_R2094_SSM_CFG... MAX98520_R2095_AMP_CFG:
  438. case MAX98520_R20B0_ADC_SR... MAX98520_R20BD_ADC_HIGH_TEMP_READBACK_LSB:
  439. case MAX98520_R20D0_DHT_CFG1... MAX98520_R20D6_DHT_HYSTERESIS_CFG:
  440. case MAX98520_R210E_AUTO_RESTART_BEHAVIOR... MAX98520_R210F_GLOBAL_EN:
  441. case MAX98520_R2161_BOOST_TM1... MAX98520_R2163_BOOST_TM3:
  442. return true;
  443. default:
  444. return false;
  445. }
  446. };
  447. static bool max98520_volatile_reg(struct device *dev, unsigned int reg)
  448. {
  449. switch (reg) {
  450. case MAX98520_R210F_GLOBAL_EN:
  451. case MAX98520_R21FF_REVISION_ID:
  452. case MAX98520_R2000_SW_RESET:
  453. case MAX98520_R2001_STATUS_1 ... MAX98520_R2002_STATUS_2:
  454. case MAX98520_R20B4_ADC_READBACK_CTRL
  455. ... MAX98520_R20BD_ADC_HIGH_TEMP_READBACK_LSB:
  456. return true;
  457. default:
  458. return false;
  459. }
  460. }
  461. static const struct snd_kcontrol_new max98520_snd_controls[] = {
  462. /* Volume */
  463. SOC_SINGLE_TLV("Digital Volume", MAX98520_R2090_AMP_VOL_CTRL,
  464. 0, 0x7F, 1, max98520_digital_tlv),
  465. SOC_SINGLE_TLV("Speaker Volume", MAX98520_R2091_AMP_PATH_GAIN,
  466. 0, 0x5, 0, max98520_spk_tlv),
  467. /* Volume Ramp Up/Down Enable*/
  468. SOC_SINGLE("Ramp Up Switch", MAX98520_R2092_AMP_DSP_CFG,
  469. MAX98520_DSP_SPK_VOL_RMPUP_SHIFT, 1, 0),
  470. SOC_SINGLE("Ramp Down Switch", MAX98520_R2092_AMP_DSP_CFG,
  471. MAX98520_DSP_SPK_VOL_RMPDN_SHIFT, 1, 0),
  472. /* Clock Monitor Enable */
  473. SOC_SINGLE("CLK Monitor Switch", MAX98520_R2037_ERR_MON_CTRL,
  474. MAX98520_CTRL_CMON_EN_SHIFT, 1, 0),
  475. /* Clock Monitor Config */
  476. SOC_SINGLE("CLKMON Autorestart Switch", MAX98520_R2030_CLK_MON_CTRL,
  477. MAX98520_CMON_AUTORESTART_SHIFT, 1, 0),
  478. /* Dither Enable */
  479. SOC_SINGLE("Dither Switch", MAX98520_R2092_AMP_DSP_CFG,
  480. MAX98520_DSP_SPK_DITH_EN_SHIFT, 1, 0),
  481. /* DC Blocker Enable */
  482. SOC_SINGLE("DC Blocker Switch", MAX98520_R2092_AMP_DSP_CFG,
  483. MAX98520_DSP_SPK_DCBLK_EN_SHIFT, 1, 0),
  484. /* Speaker Safe Mode Enable */
  485. SOC_SINGLE("Speaker Safemode Switch", MAX98520_R2092_AMP_DSP_CFG,
  486. MAX98520_DSP_SPK_SAFE_EN_SHIFT, 1, 0),
  487. /* AMP SSM Enable */
  488. SOC_SINGLE("CP Bypass Switch", MAX98520_R2094_SSM_CFG,
  489. MAX98520_SSM_RCVR_MODE_SHIFT, 1, 0),
  490. /* Dynamic Headroom Tracking */
  491. SOC_SINGLE("DHT Switch", MAX98520_R20D8_DHT_EN, 0, 1, 0),
  492. SOC_SINGLE("DHT Limiter Mode", MAX98520_R20D2_LIMITER_CFG2,
  493. MAX98520_DHT_LIMITER_MODE_SHIFT, 1, 0),
  494. SOC_SINGLE("DHT Hysteresis Switch", MAX98520_R20D6_DHT_HYSTERESIS_CFG,
  495. MAX98520_DHT_HYSTERESIS_SWITCH_SHIFT, 1, 0),
  496. SOC_SINGLE_TLV("DHT Rot Pnt", MAX98520_R20D0_DHT_CFG1,
  497. MAX98520_DHT_VROT_PNT_SHIFT, 10, 1, max98520_dht_rotation_point_tlv),
  498. SOC_SINGLE_TLV("DHT Supply Headroom", MAX98520_R20D1_LIMITER_CFG1,
  499. MAX98520_DHT_SUPPLY_HR_SHIFT, 16, 0, max98520_dht_supply_hr_tlv),
  500. SOC_SINGLE_TLV("DHT Limiter Threshold", MAX98520_R20D2_LIMITER_CFG2,
  501. MAX98520_DHT_LIMITER_THRESHOLD_SHIFT, 0xF, 1, max98520_dht_lim_thresh_tlv),
  502. SOC_SINGLE_TLV("DHT Max Attenuation", MAX98520_R20D3_DHT_CFG2,
  503. MAX98520_DHT_MAX_ATTEN_SHIFT, 20, 1, max98520_dht_max_atten_tlv),
  504. SOC_SINGLE_TLV("DHT Hysteresis", MAX98520_R20D6_DHT_HYSTERESIS_CFG,
  505. MAX98520_DHT_HYSTERESIS_SHIFT, 0x7, 0, max98520_dht_hysteresis_tlv),
  506. SOC_ENUM("DHT Attack Rate", max98520_dht_attack_rate_enum),
  507. SOC_ENUM("DHT Release Rate", max98520_dht_release_rate_enum),
  508. /* ADC configuration */
  509. SOC_SINGLE("ADC PVDD CH Switch", MAX98520_R20CF_MEAS_ADC_CFG, 0, 1, 0),
  510. SOC_SINGLE("ADC PVDD FLT Switch", MAX98520_R20B2_ADC_PVDD0_CFG, MAX98520_FLT_EN_SHIFT, 1, 0),
  511. SOC_SINGLE("ADC TEMP FLT Switch", MAX98520_R20B3_ADC_THERMAL_CFG, MAX98520_FLT_EN_SHIFT, 1, 0),
  512. SOC_SINGLE("ADC PVDD MSB", MAX98520_R20B6_ADC_PVDD_READBACK_MSB, 0, 0xFF, 0),
  513. SOC_SINGLE("ADC PVDD LSB", MAX98520_R20B7_ADC_PVDD_READBACK_LSB, 0, 0x01, 0),
  514. SOC_SINGLE("ADC TEMP MSB", MAX98520_R20B8_ADC_TEMP_READBACK_MSB, 0, 0xFF, 0),
  515. SOC_SINGLE("ADC TEMP LSB", MAX98520_R20B9_ADC_TEMP_READBACK_LSB, 0, 0x01, 0),
  516. };
  517. static const struct snd_soc_dapm_route max98520_audio_map[] = {
  518. /* Plabyack */
  519. {"DAI Sel Mux", "Left", "Amp Enable"},
  520. {"DAI Sel Mux", "Right", "Amp Enable"},
  521. {"DAI Sel Mux", "LeftRight", "Amp Enable"},
  522. {"BE_OUT", NULL, "DAI Sel Mux"},
  523. };
  524. static struct snd_soc_dai_driver max98520_dai[] = {
  525. {
  526. .name = "max98520-aif1",
  527. .playback = {
  528. .stream_name = "HiFi Playback",
  529. .channels_min = 1,
  530. .channels_max = 2,
  531. .rates = MAX98520_RATES,
  532. .formats = MAX98520_FORMATS,
  533. },
  534. .ops = &max98520_dai_ops,
  535. }
  536. };
  537. static int max98520_probe(struct snd_soc_component *component)
  538. {
  539. struct max98520_priv *max98520 =
  540. snd_soc_component_get_drvdata(component);
  541. /* Software Reset */
  542. regmap_write(max98520->regmap, MAX98520_R2000_SW_RESET, 1);
  543. /* L/R mono mix configuration : "DAI Sel" for 0x2043 */
  544. regmap_write(max98520->regmap, MAX98520_R2043_PCM_RX_SRC1, 0x2);
  545. /* PCM input channles configuration : "Left Input Selection" for 0x2044 */
  546. /* PCM input channles configuration : "Right Input Selection" for 0x2044 */
  547. regmap_write(max98520->regmap, MAX98520_R2044_PCM_RX_SRC2, 0x10);
  548. /* Enable DC blocker */
  549. regmap_update_bits(max98520->regmap, MAX98520_R2092_AMP_DSP_CFG, 1, 1);
  550. /* Enable Clock Monitor Auto-restart */
  551. regmap_write(max98520->regmap, MAX98520_R2030_CLK_MON_CTRL, 0x1);
  552. /* set Rx Enable */
  553. regmap_update_bits(max98520->regmap,
  554. MAX98520_R204F_PCM_RX_EN,
  555. MAX98520_PCM_RX_EN_MASK,
  556. 1);
  557. return 0;
  558. }
  559. static int __maybe_unused max98520_suspend(struct device *dev)
  560. {
  561. struct max98520_priv *max98520 = dev_get_drvdata(dev);
  562. regcache_cache_only(max98520->regmap, true);
  563. regcache_mark_dirty(max98520->regmap);
  564. return 0;
  565. }
  566. static int __maybe_unused max98520_resume(struct device *dev)
  567. {
  568. struct max98520_priv *max98520 = dev_get_drvdata(dev);
  569. regcache_cache_only(max98520->regmap, false);
  570. regmap_write(max98520->regmap, MAX98520_R2000_SW_RESET, 1);
  571. regcache_sync(max98520->regmap);
  572. return 0;
  573. }
  574. static const struct dev_pm_ops max98520_pm = {
  575. SET_SYSTEM_SLEEP_PM_OPS(max98520_suspend, max98520_resume)
  576. };
  577. static const struct snd_soc_component_driver soc_codec_dev_max98520 = {
  578. .probe = max98520_probe,
  579. .controls = max98520_snd_controls,
  580. .num_controls = ARRAY_SIZE(max98520_snd_controls),
  581. .dapm_widgets = max98520_dapm_widgets,
  582. .num_dapm_widgets = ARRAY_SIZE(max98520_dapm_widgets),
  583. .dapm_routes = max98520_audio_map,
  584. .num_dapm_routes = ARRAY_SIZE(max98520_audio_map),
  585. .idle_bias_on = 1,
  586. .use_pmdown_time = 1,
  587. .endianness = 1,
  588. };
  589. static const struct regmap_config max98520_regmap = {
  590. .reg_bits = 16,
  591. .val_bits = 8,
  592. .max_register = MAX98520_R21FF_REVISION_ID,
  593. .reg_defaults = max98520_reg,
  594. .num_reg_defaults = ARRAY_SIZE(max98520_reg),
  595. .readable_reg = max98520_readable_register,
  596. .volatile_reg = max98520_volatile_reg,
  597. .cache_type = REGCACHE_RBTREE,
  598. };
  599. static void max98520_power_on(struct max98520_priv *max98520, bool poweron)
  600. {
  601. if (max98520->reset_gpio)
  602. gpiod_set_value_cansleep(max98520->reset_gpio, !poweron);
  603. }
  604. static int max98520_i2c_probe(struct i2c_client *i2c)
  605. {
  606. int ret;
  607. int reg = 0;
  608. struct max98520_priv *max98520;
  609. struct i2c_adapter *adapter = to_i2c_adapter(i2c->dev.parent);
  610. ret = i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE | I2C_FUNC_SMBUS_BYTE_DATA);
  611. if (!ret) {
  612. dev_err(&i2c->dev, "I2C check functionality failed\n");
  613. return -ENXIO;
  614. }
  615. max98520 = devm_kzalloc(&i2c->dev, sizeof(*max98520), GFP_KERNEL);
  616. if (!max98520)
  617. return -ENOMEM;
  618. i2c_set_clientdata(i2c, max98520);
  619. /* regmap initialization */
  620. max98520->regmap = devm_regmap_init_i2c(i2c, &max98520_regmap);
  621. if (IS_ERR(max98520->regmap)) {
  622. ret = PTR_ERR(max98520->regmap);
  623. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  624. return ret;
  625. }
  626. /* Power on device */
  627. max98520->reset_gpio = devm_gpiod_get_optional(&i2c->dev, "reset", GPIOD_OUT_HIGH);
  628. if (max98520->reset_gpio) {
  629. if (IS_ERR(max98520->reset_gpio)) {
  630. ret = PTR_ERR(max98520->reset_gpio);
  631. dev_err(&i2c->dev, "Unable to request GPIO pin: %d.\n", ret);
  632. return ret;
  633. }
  634. max98520_power_on(max98520, 1);
  635. }
  636. /* Check Revision ID */
  637. ret = regmap_read(max98520->regmap, MAX98520_R21FF_REVISION_ID, &reg);
  638. if (ret < 0) {
  639. dev_err(&i2c->dev,
  640. "Failed to read: 0x%02X\n", MAX98520_R21FF_REVISION_ID);
  641. return ret;
  642. }
  643. dev_info(&i2c->dev, "MAX98520 revisionID: 0x%02X\n", reg);
  644. /* codec registration */
  645. ret = devm_snd_soc_register_component(&i2c->dev,
  646. &soc_codec_dev_max98520,
  647. max98520_dai, ARRAY_SIZE(max98520_dai));
  648. if (ret < 0)
  649. dev_err(&i2c->dev, "Failed to register codec: %d\n", ret);
  650. return ret;
  651. }
  652. static const struct i2c_device_id max98520_i2c_id[] = {
  653. { "max98520", 0},
  654. { },
  655. };
  656. MODULE_DEVICE_TABLE(i2c, max98520_i2c_id);
  657. #if defined(CONFIG_OF)
  658. static const struct of_device_id max98520_of_match[] = {
  659. { .compatible = "maxim,max98520", },
  660. { }
  661. };
  662. MODULE_DEVICE_TABLE(of, max98520_of_match);
  663. #endif
  664. static struct i2c_driver max98520_i2c_driver = {
  665. .driver = {
  666. .name = "max98520",
  667. .of_match_table = of_match_ptr(max98520_of_match),
  668. .pm = &max98520_pm,
  669. },
  670. .probe_new = max98520_i2c_probe,
  671. .id_table = max98520_i2c_id,
  672. };
  673. module_i2c_driver(max98520_i2c_driver)
  674. MODULE_DESCRIPTION("ALSA SoC MAX98520 driver");
  675. MODULE_AUTHOR("George Song <[email protected]>");
  676. MODULE_LICENSE("GPL");