max98373.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2017, Maxim Integrated
  3. #include <linux/acpi.h>
  4. #include <linux/delay.h>
  5. #include <linux/i2c.h>
  6. #include <linux/module.h>
  7. #include <linux/pm_runtime.h>
  8. #include <linux/regmap.h>
  9. #include <linux/slab.h>
  10. #include <linux/cdev.h>
  11. #include <sound/pcm.h>
  12. #include <sound/pcm_params.h>
  13. #include <sound/soc.h>
  14. #include <linux/gpio.h>
  15. #include <linux/of.h>
  16. #include <linux/of_gpio.h>
  17. #include <sound/tlv.h>
  18. #include "max98373.h"
  19. static int max98373_dac_event(struct snd_soc_dapm_widget *w,
  20. struct snd_kcontrol *kcontrol, int event)
  21. {
  22. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  23. struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component);
  24. switch (event) {
  25. case SND_SOC_DAPM_POST_PMU:
  26. regmap_update_bits(max98373->regmap,
  27. MAX98373_R20FF_GLOBAL_SHDN,
  28. MAX98373_GLOBAL_EN_MASK, 1);
  29. usleep_range(30000, 31000);
  30. break;
  31. case SND_SOC_DAPM_POST_PMD:
  32. regmap_update_bits(max98373->regmap,
  33. MAX98373_R20FF_GLOBAL_SHDN,
  34. MAX98373_GLOBAL_EN_MASK, 0);
  35. usleep_range(30000, 31000);
  36. max98373->tdm_mode = false;
  37. break;
  38. default:
  39. return 0;
  40. }
  41. return 0;
  42. }
  43. static const char * const max98373_switch_text[] = {
  44. "Left", "Right", "LeftRight"};
  45. static const struct soc_enum dai_sel_enum =
  46. SOC_ENUM_SINGLE(MAX98373_R2029_PCM_TO_SPK_MONO_MIX_1,
  47. MAX98373_PCM_TO_SPK_MONOMIX_CFG_SHIFT,
  48. 3, max98373_switch_text);
  49. static const struct snd_kcontrol_new max98373_dai_controls =
  50. SOC_DAPM_ENUM("DAI Sel", dai_sel_enum);
  51. static const struct snd_kcontrol_new max98373_vi_control =
  52. SOC_DAPM_SINGLE("Switch", MAX98373_R202C_PCM_TX_EN, 0, 1, 0);
  53. static const struct snd_kcontrol_new max98373_spkfb_control =
  54. SOC_DAPM_SINGLE("Switch", MAX98373_R2043_AMP_EN, 1, 1, 0);
  55. static const struct snd_soc_dapm_widget max98373_dapm_widgets[] = {
  56. SND_SOC_DAPM_DAC_E("Amp Enable", "HiFi Playback",
  57. MAX98373_R202B_PCM_RX_EN, 0, 0, max98373_dac_event,
  58. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  59. SND_SOC_DAPM_MUX("DAI Sel Mux", SND_SOC_NOPM, 0, 0,
  60. &max98373_dai_controls),
  61. SND_SOC_DAPM_OUTPUT("BE_OUT"),
  62. SND_SOC_DAPM_AIF_OUT("Voltage Sense", "HiFi Capture", 0,
  63. MAX98373_R2047_IV_SENSE_ADC_EN, 0, 0),
  64. SND_SOC_DAPM_AIF_OUT("Current Sense", "HiFi Capture", 0,
  65. MAX98373_R2047_IV_SENSE_ADC_EN, 1, 0),
  66. SND_SOC_DAPM_AIF_OUT("Speaker FB Sense", "HiFi Capture", 0,
  67. SND_SOC_NOPM, 0, 0),
  68. SND_SOC_DAPM_SWITCH("VI Sense", SND_SOC_NOPM, 0, 0,
  69. &max98373_vi_control),
  70. SND_SOC_DAPM_SWITCH("SpkFB Sense", SND_SOC_NOPM, 0, 0,
  71. &max98373_spkfb_control),
  72. SND_SOC_DAPM_SIGGEN("VMON"),
  73. SND_SOC_DAPM_SIGGEN("IMON"),
  74. SND_SOC_DAPM_SIGGEN("FBMON"),
  75. };
  76. static DECLARE_TLV_DB_SCALE(max98373_digital_tlv, -6350, 50, 1);
  77. static const DECLARE_TLV_DB_RANGE(max98373_spk_tlv,
  78. 0, 8, TLV_DB_SCALE_ITEM(0, 50, 0),
  79. 9, 10, TLV_DB_SCALE_ITEM(500, 100, 0),
  80. );
  81. static const DECLARE_TLV_DB_RANGE(max98373_spkgain_max_tlv,
  82. 0, 9, TLV_DB_SCALE_ITEM(800, 100, 0),
  83. );
  84. static const DECLARE_TLV_DB_RANGE(max98373_dht_step_size_tlv,
  85. 0, 1, TLV_DB_SCALE_ITEM(25, 25, 0),
  86. 2, 4, TLV_DB_SCALE_ITEM(100, 100, 0),
  87. );
  88. static const DECLARE_TLV_DB_RANGE(max98373_dht_spkgain_min_tlv,
  89. 0, 9, TLV_DB_SCALE_ITEM(800, 100, 0),
  90. );
  91. static const DECLARE_TLV_DB_RANGE(max98373_dht_rotation_point_tlv,
  92. 0, 1, TLV_DB_SCALE_ITEM(-3000, 500, 0),
  93. 2, 4, TLV_DB_SCALE_ITEM(-2200, 200, 0),
  94. 5, 6, TLV_DB_SCALE_ITEM(-1500, 300, 0),
  95. 7, 9, TLV_DB_SCALE_ITEM(-1000, 200, 0),
  96. 10, 13, TLV_DB_SCALE_ITEM(-500, 100, 0),
  97. 14, 15, TLV_DB_SCALE_ITEM(-100, 50, 0),
  98. );
  99. static const DECLARE_TLV_DB_RANGE(max98373_limiter_thresh_tlv,
  100. 0, 15, TLV_DB_SCALE_ITEM(-1500, 100, 0),
  101. );
  102. static const DECLARE_TLV_DB_RANGE(max98373_bde_gain_tlv,
  103. 0, 60, TLV_DB_SCALE_ITEM(-1500, 25, 0),
  104. );
  105. static const char * const max98373_output_voltage_lvl_text[] = {
  106. "5.43V", "6.09V", "6.83V", "7.67V", "8.60V",
  107. "9.65V", "10.83V", "12.15V", "13.63V", "15.29V"
  108. };
  109. static SOC_ENUM_SINGLE_DECL(max98373_out_volt_enum,
  110. MAX98373_R203E_AMP_PATH_GAIN, 0,
  111. max98373_output_voltage_lvl_text);
  112. static const char * const max98373_dht_attack_rate_text[] = {
  113. "17.5us", "35us", "70us", "140us",
  114. "280us", "560us", "1120us", "2240us"
  115. };
  116. static SOC_ENUM_SINGLE_DECL(max98373_dht_attack_rate_enum,
  117. MAX98373_R20D2_DHT_ATTACK_CFG, 0,
  118. max98373_dht_attack_rate_text);
  119. static const char * const max98373_dht_release_rate_text[] = {
  120. "45ms", "225ms", "450ms", "1150ms",
  121. "2250ms", "3100ms", "4500ms", "6750ms"
  122. };
  123. static SOC_ENUM_SINGLE_DECL(max98373_dht_release_rate_enum,
  124. MAX98373_R20D3_DHT_RELEASE_CFG, 0,
  125. max98373_dht_release_rate_text);
  126. static const char * const max98373_limiter_attack_rate_text[] = {
  127. "10us", "20us", "40us", "80us",
  128. "160us", "320us", "640us", "1.28ms",
  129. "2.56ms", "5.12ms", "10.24ms", "20.48ms",
  130. "40.96ms", "81.92ms", "16.384ms", "32.768ms"
  131. };
  132. static SOC_ENUM_SINGLE_DECL(max98373_limiter_attack_rate_enum,
  133. MAX98373_R20E1_LIMITER_ATK_REL_RATES, 4,
  134. max98373_limiter_attack_rate_text);
  135. static const char * const max98373_limiter_release_rate_text[] = {
  136. "40us", "80us", "160us", "320us",
  137. "640us", "1.28ms", "2.56ms", "5.120ms",
  138. "10.24ms", "20.48ms", "40.96ms", "81.92ms",
  139. "163.84ms", "327.68ms", "655.36ms", "1310.72ms"
  140. };
  141. static SOC_ENUM_SINGLE_DECL(max98373_limiter_release_rate_enum,
  142. MAX98373_R20E1_LIMITER_ATK_REL_RATES, 0,
  143. max98373_limiter_release_rate_text);
  144. static const char * const max98373_ADC_samplerate_text[] = {
  145. "333kHz", "192kHz", "64kHz", "48kHz"
  146. };
  147. static SOC_ENUM_SINGLE_DECL(max98373_adc_samplerate_enum,
  148. MAX98373_R2051_MEAS_ADC_SAMPLING_RATE, 0,
  149. max98373_ADC_samplerate_text);
  150. static int max98373_feedback_get(struct snd_kcontrol *kcontrol,
  151. struct snd_ctl_elem_value *ucontrol)
  152. {
  153. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  154. struct soc_mixer_control *mc =
  155. (struct soc_mixer_control *)kcontrol->private_value;
  156. struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component);
  157. int i;
  158. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
  159. /*
  160. * Register values will be cached before suspend. The cached value
  161. * will be a valid value and userspace will happy with that.
  162. */
  163. for (i = 0; i < max98373->cache_num; i++) {
  164. if (mc->reg == max98373->cache[i].reg) {
  165. ucontrol->value.integer.value[0] = max98373->cache[i].val;
  166. return 0;
  167. }
  168. }
  169. }
  170. return snd_soc_get_volsw(kcontrol, ucontrol);
  171. }
  172. static const struct snd_kcontrol_new max98373_snd_controls[] = {
  173. SOC_SINGLE("Digital Vol Sel Switch", MAX98373_R203F_AMP_DSP_CFG,
  174. MAX98373_AMP_VOL_SEL_SHIFT, 1, 0),
  175. SOC_SINGLE("Volume Location Switch", MAX98373_R203F_AMP_DSP_CFG,
  176. MAX98373_AMP_VOL_SEL_SHIFT, 1, 0),
  177. SOC_SINGLE("Ramp Up Switch", MAX98373_R203F_AMP_DSP_CFG,
  178. MAX98373_AMP_DSP_CFG_RMP_UP_SHIFT, 1, 0),
  179. SOC_SINGLE("Ramp Down Switch", MAX98373_R203F_AMP_DSP_CFG,
  180. MAX98373_AMP_DSP_CFG_RMP_DN_SHIFT, 1, 0),
  181. /* Speaker Amplifier Overcurrent Automatic Restart Enable */
  182. SOC_SINGLE("OVC Autorestart Switch", MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG,
  183. MAX98373_OVC_AUTORESTART_SHIFT, 1, 0),
  184. /* Thermal Shutdown Automatic Restart Enable */
  185. SOC_SINGLE("THERM Autorestart Switch", MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG,
  186. MAX98373_THERM_AUTORESTART_SHIFT, 1, 0),
  187. /* Clock Monitor Automatic Restart Enable */
  188. SOC_SINGLE("CMON Autorestart Switch", MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG,
  189. MAX98373_CMON_AUTORESTART_SHIFT, 1, 0),
  190. SOC_SINGLE("CLK Monitor Switch", MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG,
  191. MAX98373_CLOCK_MON_SHIFT, 1, 0),
  192. SOC_SINGLE("Dither Switch", MAX98373_R203F_AMP_DSP_CFG,
  193. MAX98373_AMP_DSP_CFG_DITH_SHIFT, 1, 0),
  194. SOC_SINGLE("DC Blocker Switch", MAX98373_R203F_AMP_DSP_CFG,
  195. MAX98373_AMP_DSP_CFG_DCBLK_SHIFT, 1, 0),
  196. SOC_SINGLE_TLV("Digital Volume", MAX98373_R203D_AMP_DIG_VOL_CTRL,
  197. 0, 0x7F, 1, max98373_digital_tlv),
  198. SOC_SINGLE_TLV("Speaker Volume", MAX98373_R203E_AMP_PATH_GAIN,
  199. MAX98373_SPK_DIGI_GAIN_SHIFT, 10, 0, max98373_spk_tlv),
  200. SOC_SINGLE_TLV("FS Max Volume", MAX98373_R203E_AMP_PATH_GAIN,
  201. MAX98373_FS_GAIN_MAX_SHIFT, 9, 0, max98373_spkgain_max_tlv),
  202. SOC_ENUM("Output Voltage", max98373_out_volt_enum),
  203. /* Dynamic Headroom Tracking */
  204. SOC_SINGLE("DHT Switch", MAX98373_R20D4_DHT_EN,
  205. MAX98373_DHT_EN_SHIFT, 1, 0),
  206. SOC_SINGLE_TLV("DHT Min Volume", MAX98373_R20D1_DHT_CFG,
  207. MAX98373_DHT_SPK_GAIN_MIN_SHIFT, 9, 0, max98373_dht_spkgain_min_tlv),
  208. SOC_SINGLE_TLV("DHT Rot Pnt Volume", MAX98373_R20D1_DHT_CFG,
  209. MAX98373_DHT_ROT_PNT_SHIFT, 15, 1, max98373_dht_rotation_point_tlv),
  210. SOC_SINGLE_TLV("DHT Attack Step Volume", MAX98373_R20D2_DHT_ATTACK_CFG,
  211. MAX98373_DHT_ATTACK_STEP_SHIFT, 4, 0, max98373_dht_step_size_tlv),
  212. SOC_SINGLE_TLV("DHT Release Step Volume", MAX98373_R20D3_DHT_RELEASE_CFG,
  213. MAX98373_DHT_RELEASE_STEP_SHIFT, 4, 0, max98373_dht_step_size_tlv),
  214. SOC_ENUM("DHT Attack Rate", max98373_dht_attack_rate_enum),
  215. SOC_ENUM("DHT Release Rate", max98373_dht_release_rate_enum),
  216. /* ADC configuration */
  217. SOC_SINGLE("ADC PVDD CH Switch", MAX98373_R2056_MEAS_ADC_PVDD_CH_EN, 0, 1, 0),
  218. SOC_SINGLE("ADC PVDD FLT Switch", MAX98373_R2052_MEAS_ADC_PVDD_FLT_CFG,
  219. MAX98373_FLT_EN_SHIFT, 1, 0),
  220. SOC_SINGLE("ADC TEMP FLT Switch", MAX98373_R2053_MEAS_ADC_THERM_FLT_CFG,
  221. MAX98373_FLT_EN_SHIFT, 1, 0),
  222. SOC_SINGLE_EXT("ADC PVDD", MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK, 0, 0xFF, 0,
  223. max98373_feedback_get, NULL),
  224. SOC_SINGLE_EXT("ADC TEMP", MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK, 0, 0xFF, 0,
  225. max98373_feedback_get, NULL),
  226. SOC_SINGLE("ADC PVDD FLT Coeff", MAX98373_R2052_MEAS_ADC_PVDD_FLT_CFG,
  227. 0, 0x3, 0),
  228. SOC_SINGLE("ADC TEMP FLT Coeff", MAX98373_R2053_MEAS_ADC_THERM_FLT_CFG,
  229. 0, 0x3, 0),
  230. SOC_ENUM("ADC SampleRate", max98373_adc_samplerate_enum),
  231. /* Brownout Detection Engine */
  232. SOC_SINGLE("BDE Switch", MAX98373_R20B5_BDE_EN, MAX98373_BDE_EN_SHIFT, 1, 0),
  233. SOC_SINGLE("BDE LVL4 Mute Switch", MAX98373_R20B2_BDE_L4_CFG_2,
  234. MAX98373_LVL4_MUTE_EN_SHIFT, 1, 0),
  235. SOC_SINGLE("BDE LVL4 Hold Switch", MAX98373_R20B2_BDE_L4_CFG_2,
  236. MAX98373_LVL4_HOLD_EN_SHIFT, 1, 0),
  237. SOC_SINGLE("BDE LVL1 Thresh", MAX98373_R2097_BDE_L1_THRESH, 0, 0xFF, 0),
  238. SOC_SINGLE("BDE LVL2 Thresh", MAX98373_R2098_BDE_L2_THRESH, 0, 0xFF, 0),
  239. SOC_SINGLE("BDE LVL3 Thresh", MAX98373_R2099_BDE_L3_THRESH, 0, 0xFF, 0),
  240. SOC_SINGLE("BDE LVL4 Thresh", MAX98373_R209A_BDE_L4_THRESH, 0, 0xFF, 0),
  241. SOC_SINGLE_EXT("BDE Active Level", MAX98373_R20B6_BDE_CUR_STATE_READBACK, 0, 8, 0,
  242. max98373_feedback_get, NULL),
  243. SOC_SINGLE("BDE Clip Mode Switch", MAX98373_R2092_BDE_CLIPPER_MODE, 0, 1, 0),
  244. SOC_SINGLE("BDE Thresh Hysteresis", MAX98373_R209B_BDE_THRESH_HYST, 0, 0xFF, 0),
  245. SOC_SINGLE("BDE Hold Time", MAX98373_R2090_BDE_LVL_HOLD, 0, 0xFF, 0),
  246. SOC_SINGLE("BDE Attack Rate", MAX98373_R2091_BDE_GAIN_ATK_REL_RATE, 4, 0xF, 0),
  247. SOC_SINGLE("BDE Release Rate", MAX98373_R2091_BDE_GAIN_ATK_REL_RATE, 0, 0xF, 0),
  248. SOC_SINGLE_TLV("BDE LVL1 Clip Thresh Volume", MAX98373_R20A9_BDE_L1_CFG_2,
  249. 0, 0x3C, 1, max98373_bde_gain_tlv),
  250. SOC_SINGLE_TLV("BDE LVL2 Clip Thresh Volume", MAX98373_R20AC_BDE_L2_CFG_2,
  251. 0, 0x3C, 1, max98373_bde_gain_tlv),
  252. SOC_SINGLE_TLV("BDE LVL3 Clip Thresh Volume", MAX98373_R20AF_BDE_L3_CFG_2,
  253. 0, 0x3C, 1, max98373_bde_gain_tlv),
  254. SOC_SINGLE_TLV("BDE LVL4 Clip Thresh Volume", MAX98373_R20B2_BDE_L4_CFG_2,
  255. 0, 0x3C, 1, max98373_bde_gain_tlv),
  256. SOC_SINGLE_TLV("BDE LVL1 Clip Reduction Volume", MAX98373_R20AA_BDE_L1_CFG_3,
  257. 0, 0x3C, 1, max98373_bde_gain_tlv),
  258. SOC_SINGLE_TLV("BDE LVL2 Clip Reduction Volume", MAX98373_R20AD_BDE_L2_CFG_3,
  259. 0, 0x3C, 1, max98373_bde_gain_tlv),
  260. SOC_SINGLE_TLV("BDE LVL3 Clip Reduction Volume", MAX98373_R20B0_BDE_L3_CFG_3,
  261. 0, 0x3C, 1, max98373_bde_gain_tlv),
  262. SOC_SINGLE_TLV("BDE LVL4 Clip Reduction Volume", MAX98373_R20B3_BDE_L4_CFG_3,
  263. 0, 0x3C, 1, max98373_bde_gain_tlv),
  264. SOC_SINGLE_TLV("BDE LVL1 Limiter Thresh Volume", MAX98373_R20A8_BDE_L1_CFG_1,
  265. 0, 0xF, 1, max98373_limiter_thresh_tlv),
  266. SOC_SINGLE_TLV("BDE LVL2 Limiter Thresh Volume", MAX98373_R20AB_BDE_L2_CFG_1,
  267. 0, 0xF, 1, max98373_limiter_thresh_tlv),
  268. SOC_SINGLE_TLV("BDE LVL3 Limiter Thresh Volume", MAX98373_R20AE_BDE_L3_CFG_1,
  269. 0, 0xF, 1, max98373_limiter_thresh_tlv),
  270. SOC_SINGLE_TLV("BDE LVL4 Limiter Thresh Volume", MAX98373_R20B1_BDE_L4_CFG_1,
  271. 0, 0xF, 1, max98373_limiter_thresh_tlv),
  272. /* Limiter */
  273. SOC_SINGLE("Limiter Switch", MAX98373_R20E2_LIMITER_EN,
  274. MAX98373_LIMITER_EN_SHIFT, 1, 0),
  275. SOC_SINGLE("Limiter Src Switch", MAX98373_R20E0_LIMITER_THRESH_CFG,
  276. MAX98373_LIMITER_THRESH_SRC_SHIFT, 1, 0),
  277. SOC_SINGLE_TLV("Limiter Thresh Volume", MAX98373_R20E0_LIMITER_THRESH_CFG,
  278. MAX98373_LIMITER_THRESH_SHIFT, 15, 0, max98373_limiter_thresh_tlv),
  279. SOC_ENUM("Limiter Attack Rate", max98373_limiter_attack_rate_enum),
  280. SOC_ENUM("Limiter Release Rate", max98373_limiter_release_rate_enum),
  281. };
  282. static const struct snd_soc_dapm_route max98373_audio_map[] = {
  283. /* Plabyack */
  284. {"DAI Sel Mux", "Left", "Amp Enable"},
  285. {"DAI Sel Mux", "Right", "Amp Enable"},
  286. {"DAI Sel Mux", "LeftRight", "Amp Enable"},
  287. {"BE_OUT", NULL, "DAI Sel Mux"},
  288. /* Capture */
  289. { "VI Sense", "Switch", "VMON" },
  290. { "VI Sense", "Switch", "IMON" },
  291. { "SpkFB Sense", "Switch", "FBMON" },
  292. { "Voltage Sense", NULL, "VI Sense" },
  293. { "Current Sense", NULL, "VI Sense" },
  294. { "Speaker FB Sense", NULL, "SpkFB Sense" },
  295. };
  296. void max98373_reset(struct max98373_priv *max98373, struct device *dev)
  297. {
  298. int ret, reg, count;
  299. /* Software Reset */
  300. ret = regmap_update_bits(max98373->regmap,
  301. MAX98373_R2000_SW_RESET,
  302. MAX98373_SOFT_RESET,
  303. MAX98373_SOFT_RESET);
  304. if (ret)
  305. dev_err(dev, "Reset command failed. (ret:%d)\n", ret);
  306. count = 0;
  307. while (count < 3) {
  308. usleep_range(10000, 11000);
  309. /* Software Reset Verification */
  310. ret = regmap_read(max98373->regmap,
  311. MAX98373_R21FF_REV_ID, &reg);
  312. if (!ret) {
  313. dev_info(dev, "Reset completed (retry:%d)\n", count);
  314. return;
  315. }
  316. count++;
  317. }
  318. dev_err(dev, "Reset failed. (ret:%d)\n", ret);
  319. }
  320. EXPORT_SYMBOL_GPL(max98373_reset);
  321. static int max98373_probe(struct snd_soc_component *component)
  322. {
  323. struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component);
  324. /* Software Reset */
  325. max98373_reset(max98373, component->dev);
  326. /* IV default slot configuration */
  327. regmap_write(max98373->regmap,
  328. MAX98373_R2020_PCM_TX_HIZ_EN_1,
  329. 0xFF);
  330. regmap_write(max98373->regmap,
  331. MAX98373_R2021_PCM_TX_HIZ_EN_2,
  332. 0xFF);
  333. /* L/R mix configuration */
  334. regmap_write(max98373->regmap,
  335. MAX98373_R2029_PCM_TO_SPK_MONO_MIX_1,
  336. 0x80);
  337. regmap_write(max98373->regmap,
  338. MAX98373_R202A_PCM_TO_SPK_MONO_MIX_2,
  339. 0x1);
  340. /* Enable DC blocker */
  341. regmap_write(max98373->regmap,
  342. MAX98373_R203F_AMP_DSP_CFG,
  343. 0x3);
  344. /* Enable IMON VMON DC blocker */
  345. regmap_write(max98373->regmap,
  346. MAX98373_R2046_IV_SENSE_ADC_DSP_CFG,
  347. 0x7);
  348. /* voltage, current slot configuration */
  349. regmap_write(max98373->regmap,
  350. MAX98373_R2022_PCM_TX_SRC_1,
  351. (max98373->i_slot << MAX98373_PCM_TX_CH_SRC_A_I_SHIFT |
  352. max98373->v_slot) & 0xFF);
  353. if (max98373->v_slot < 8)
  354. regmap_update_bits(max98373->regmap,
  355. MAX98373_R2020_PCM_TX_HIZ_EN_1,
  356. 1 << max98373->v_slot, 0);
  357. else
  358. regmap_update_bits(max98373->regmap,
  359. MAX98373_R2021_PCM_TX_HIZ_EN_2,
  360. 1 << (max98373->v_slot - 8), 0);
  361. if (max98373->i_slot < 8)
  362. regmap_update_bits(max98373->regmap,
  363. MAX98373_R2020_PCM_TX_HIZ_EN_1,
  364. 1 << max98373->i_slot, 0);
  365. else
  366. regmap_update_bits(max98373->regmap,
  367. MAX98373_R2021_PCM_TX_HIZ_EN_2,
  368. 1 << (max98373->i_slot - 8), 0);
  369. /* enable auto restart function by default */
  370. regmap_write(max98373->regmap,
  371. MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG,
  372. 0xF);
  373. /* speaker feedback slot configuration */
  374. regmap_write(max98373->regmap,
  375. MAX98373_R2023_PCM_TX_SRC_2,
  376. max98373->spkfb_slot & 0xFF);
  377. /* Set interleave mode */
  378. if (max98373->interleave_mode)
  379. regmap_update_bits(max98373->regmap,
  380. MAX98373_R2024_PCM_DATA_FMT_CFG,
  381. MAX98373_PCM_TX_CH_INTERLEAVE_MASK,
  382. MAX98373_PCM_TX_CH_INTERLEAVE_MASK);
  383. /* Speaker enable */
  384. regmap_update_bits(max98373->regmap,
  385. MAX98373_R2043_AMP_EN,
  386. MAX98373_SPK_EN_MASK, 1);
  387. return 0;
  388. }
  389. const struct snd_soc_component_driver soc_codec_dev_max98373 = {
  390. .probe = max98373_probe,
  391. .controls = max98373_snd_controls,
  392. .num_controls = ARRAY_SIZE(max98373_snd_controls),
  393. .dapm_widgets = max98373_dapm_widgets,
  394. .num_dapm_widgets = ARRAY_SIZE(max98373_dapm_widgets),
  395. .dapm_routes = max98373_audio_map,
  396. .num_dapm_routes = ARRAY_SIZE(max98373_audio_map),
  397. .use_pmdown_time = 1,
  398. .endianness = 1,
  399. };
  400. EXPORT_SYMBOL_GPL(soc_codec_dev_max98373);
  401. static int max98373_sdw_probe(struct snd_soc_component *component)
  402. {
  403. int ret;
  404. ret = pm_runtime_resume(component->dev);
  405. if (ret < 0 && ret != -EACCES)
  406. return ret;
  407. return 0;
  408. }
  409. const struct snd_soc_component_driver soc_codec_dev_max98373_sdw = {
  410. .probe = max98373_sdw_probe,
  411. .controls = max98373_snd_controls,
  412. .num_controls = ARRAY_SIZE(max98373_snd_controls),
  413. .dapm_widgets = max98373_dapm_widgets,
  414. .num_dapm_widgets = ARRAY_SIZE(max98373_dapm_widgets),
  415. .dapm_routes = max98373_audio_map,
  416. .num_dapm_routes = ARRAY_SIZE(max98373_audio_map),
  417. .use_pmdown_time = 1,
  418. .endianness = 1,
  419. };
  420. EXPORT_SYMBOL_GPL(soc_codec_dev_max98373_sdw);
  421. void max98373_slot_config(struct device *dev,
  422. struct max98373_priv *max98373)
  423. {
  424. int value;
  425. if (!device_property_read_u32(dev, "maxim,vmon-slot-no", &value))
  426. max98373->v_slot = value & 0xF;
  427. else
  428. max98373->v_slot = 0;
  429. if (!device_property_read_u32(dev, "maxim,imon-slot-no", &value))
  430. max98373->i_slot = value & 0xF;
  431. else
  432. max98373->i_slot = 1;
  433. if (dev->of_node) {
  434. max98373->reset_gpio = of_get_named_gpio(dev->of_node,
  435. "maxim,reset-gpio", 0);
  436. if (!gpio_is_valid(max98373->reset_gpio)) {
  437. dev_err(dev, "Looking up %s property in node %s failed %d\n",
  438. "maxim,reset-gpio", dev->of_node->full_name,
  439. max98373->reset_gpio);
  440. } else {
  441. dev_dbg(dev, "maxim,reset-gpio=%d",
  442. max98373->reset_gpio);
  443. }
  444. } else {
  445. /* this makes reset_gpio as invalid */
  446. max98373->reset_gpio = -1;
  447. }
  448. if (!device_property_read_u32(dev, "maxim,spkfb-slot-no", &value))
  449. max98373->spkfb_slot = value & 0xF;
  450. else
  451. max98373->spkfb_slot = 2;
  452. }
  453. EXPORT_SYMBOL_GPL(max98373_slot_config);
  454. MODULE_DESCRIPTION("ALSA SoC MAX98373 driver");
  455. MODULE_AUTHOR("Ryan Lee <[email protected]>");
  456. MODULE_LICENSE("GPL");